xref: /openbmc/qemu/hw/riscv/sifive_u.c (revision 7cfbb17f023dc014d366b2f30af852aa62a5c3b1)
1a7240d1eSMichael Clark /*
2a7240d1eSMichael Clark  * QEMU RISC-V Board Compatible with SiFive Freedom U SDK
3a7240d1eSMichael Clark  *
4a7240d1eSMichael Clark  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5a7240d1eSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
67b6bb66fSBin Meng  * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com>
7a7240d1eSMichael Clark  *
8a7240d1eSMichael Clark  * Provides a board compatible with the SiFive Freedom U SDK:
9a7240d1eSMichael Clark  *
10a7240d1eSMichael Clark  * 0) UART
11a7240d1eSMichael Clark  * 1) CLINT (Core Level Interruptor)
12a7240d1eSMichael Clark  * 2) PLIC (Platform Level Interrupt Controller)
13af14c840SBin Meng  * 3) PRCI (Power, Reset, Clock, Interrupt)
148a88b9f5SBin Meng  * 4) GPIO (General Purpose Input/Output Controller)
158a88b9f5SBin Meng  * 5) OTP (One-Time Programmable) memory with stored serial number
168a88b9f5SBin Meng  * 6) GEM (Gigabit Ethernet Controller) and management block
17834e027aSBin Meng  * 7) DMA (Direct Memory Access Controller)
18145b2991SBin Meng  * 8) SPI0 connected to an SPI flash
19722f1352SBin Meng  * 9) SPI2 connected to an SD card
20a7240d1eSMichael Clark  *
21f3d47d58SBin Meng  * This board currently generates devicetree dynamically that indicates at least
22ecdfe393SBin Meng  * two harts and up to five harts.
23a7240d1eSMichael Clark  *
24a7240d1eSMichael Clark  * This program is free software; you can redistribute it and/or modify it
25a7240d1eSMichael Clark  * under the terms and conditions of the GNU General Public License,
26a7240d1eSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
27a7240d1eSMichael Clark  *
28a7240d1eSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
29a7240d1eSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
30a7240d1eSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
31a7240d1eSMichael Clark  * more details.
32a7240d1eSMichael Clark  *
33a7240d1eSMichael Clark  * You should have received a copy of the GNU General Public License along with
34a7240d1eSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
35a7240d1eSMichael Clark  */
36a7240d1eSMichael Clark 
37a7240d1eSMichael Clark #include "qemu/osdep.h"
38a7240d1eSMichael Clark #include "qemu/error-report.h"
39a7240d1eSMichael Clark #include "qapi/error.h"
403ca109c3SBin Meng #include "qapi/visitor.h"
41a7240d1eSMichael Clark #include "hw/boards.h"
425133ed17SBin Meng #include "hw/irq.h"
43a7240d1eSMichael Clark #include "hw/loader.h"
44a7240d1eSMichael Clark #include "hw/sysbus.h"
45a7240d1eSMichael Clark #include "hw/char/serial.h"
46ecdfe393SBin Meng #include "hw/cpu/cluster.h"
477b6bb66fSBin Meng #include "hw/misc/unimp.h"
48145b2991SBin Meng #include "hw/ssi/ssi.h"
49a7240d1eSMichael Clark #include "target/riscv/cpu.h"
50a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h"
51a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h"
520ac24d56SAlistair Francis #include "hw/riscv/boot.h"
53b609b7e3SBin Meng #include "hw/char/sifive_uart.h"
54406fafd5SBin Meng #include "hw/intc/sifive_clint.h"
5584fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
56a7240d1eSMichael Clark #include "chardev/char.h"
577b6bb66fSBin Meng #include "net/eth.h"
58a7240d1eSMichael Clark #include "sysemu/arch_init.h"
59a7240d1eSMichael Clark #include "sysemu/device_tree.h"
605133ed17SBin Meng #include "sysemu/runstate.h"
6146517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
62a7240d1eSMichael Clark 
635aec3247SMichael Clark #include <libfdt.h>
645aec3247SMichael Clark 
6573261285SBin Meng static const MemMapEntry sifive_u_memmap[] = {
6613b8c354SEduardo Habkost     [SIFIVE_U_DEV_DEBUG] =    {        0x0,      0x100 },
6713b8c354SEduardo Habkost     [SIFIVE_U_DEV_MROM] =     {     0x1000,     0xf000 },
6813b8c354SEduardo Habkost     [SIFIVE_U_DEV_CLINT] =    {  0x2000000,    0x10000 },
6913b8c354SEduardo Habkost     [SIFIVE_U_DEV_L2CC] =     {  0x2010000,     0x1000 },
7013b8c354SEduardo Habkost     [SIFIVE_U_DEV_PDMA] =     {  0x3000000,   0x100000 },
7113b8c354SEduardo Habkost     [SIFIVE_U_DEV_L2LIM] =    {  0x8000000,  0x2000000 },
7213b8c354SEduardo Habkost     [SIFIVE_U_DEV_PLIC] =     {  0xc000000,  0x4000000 },
7313b8c354SEduardo Habkost     [SIFIVE_U_DEV_PRCI] =     { 0x10000000,     0x1000 },
7413b8c354SEduardo Habkost     [SIFIVE_U_DEV_UART0] =    { 0x10010000,     0x1000 },
7513b8c354SEduardo Habkost     [SIFIVE_U_DEV_UART1] =    { 0x10011000,     0x1000 },
76145b2991SBin Meng     [SIFIVE_U_DEV_QSPI0] =    { 0x10040000,     0x1000 },
77722f1352SBin Meng     [SIFIVE_U_DEV_QSPI2] =    { 0x10050000,     0x1000 },
7813b8c354SEduardo Habkost     [SIFIVE_U_DEV_GPIO] =     { 0x10060000,     0x1000 },
7913b8c354SEduardo Habkost     [SIFIVE_U_DEV_OTP] =      { 0x10070000,     0x1000 },
8013b8c354SEduardo Habkost     [SIFIVE_U_DEV_GEM] =      { 0x10090000,     0x2000 },
8113b8c354SEduardo Habkost     [SIFIVE_U_DEV_GEM_MGMT] = { 0x100a0000,     0x1000 },
8213b8c354SEduardo Habkost     [SIFIVE_U_DEV_DMC] =      { 0x100b0000,    0x10000 },
8313b8c354SEduardo Habkost     [SIFIVE_U_DEV_FLASH0] =   { 0x20000000, 0x10000000 },
8413b8c354SEduardo Habkost     [SIFIVE_U_DEV_DRAM] =     { 0x80000000,        0x0 },
85a7240d1eSMichael Clark };
86a7240d1eSMichael Clark 
875461c4feSBin Meng #define OTP_SERIAL          1
885a7f76a3SAlistair Francis #define GEM_REVISION        0x10070109
895a7f76a3SAlistair Francis 
9073261285SBin Meng static void create_fdt(SiFiveUState *s, const MemMapEntry *memmap,
912206ffa6SAlistair Francis                        uint64_t mem_size, const char *cmdline, bool is_32_bit)
92a7240d1eSMichael Clark {
93ecdfe393SBin Meng     MachineState *ms = MACHINE(qdev_get_machine());
94a7240d1eSMichael Clark     void *fdt;
95a7240d1eSMichael Clark     int cpu;
96a7240d1eSMichael Clark     uint32_t *cells;
97a7240d1eSMichael Clark     char *nodename;
985133ed17SBin Meng     uint32_t plic_phandle, prci_phandle, gpio_phandle, phandle = 1;
997b6bb66fSBin Meng     uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle;
100cb53b283SBin Meng     static const char * const ethclk_names[2] = { "pclk", "hclk" };
101*7cfbb17fSBin Meng     static const char * const clint_compat[2] = {
102*7cfbb17fSBin Meng         "sifive,clint0", "riscv,clint0"
103*7cfbb17fSBin Meng     };
104a7240d1eSMichael Clark 
105f2ce39b4SPaolo Bonzini     if (ms->dtb) {
106f2ce39b4SPaolo Bonzini         fdt = s->fdt = load_device_tree(ms->dtb, &s->fdt_size);
107d5c90cf3SAnup Patel         if (!fdt) {
108d5c90cf3SAnup Patel             error_report("load_device_tree() failed");
109d5c90cf3SAnup Patel             exit(1);
110d5c90cf3SAnup Patel         }
111d5c90cf3SAnup Patel         goto update_bootargs;
112d5c90cf3SAnup Patel     } else {
113a7240d1eSMichael Clark         fdt = s->fdt = create_device_tree(&s->fdt_size);
114a7240d1eSMichael Clark         if (!fdt) {
115a7240d1eSMichael Clark             error_report("create_device_tree() failed");
116a7240d1eSMichael Clark             exit(1);
117a7240d1eSMichael Clark         }
118d5c90cf3SAnup Patel     }
119a7240d1eSMichael Clark 
120d372e748SBin Meng     qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00");
121d372e748SBin Meng     qemu_fdt_setprop_string(fdt, "/", "compatible",
122d372e748SBin Meng                             "sifive,hifive-unleashed-a00");
123a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
124a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
125a7240d1eSMichael Clark 
126a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
127a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
1282a1a6f6dSAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
129a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
130a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
131a7240d1eSMichael Clark 
132e1724d09SBin Meng     hfclk_phandle = phandle++;
133e1724d09SBin Meng     nodename = g_strdup_printf("/hfclk");
134e1724d09SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
135e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle);
136e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk");
137e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
138e1724d09SBin Meng         SIFIVE_U_HFCLK_FREQ);
139e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
140e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
141e1724d09SBin Meng     g_free(nodename);
142e1724d09SBin Meng 
143e1724d09SBin Meng     rtcclk_phandle = phandle++;
144e1724d09SBin Meng     nodename = g_strdup_printf("/rtcclk");
145e1724d09SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
146e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle);
147e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk");
148e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
149e1724d09SBin Meng         SIFIVE_U_RTCCLK_FREQ);
150e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
151e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
152e1724d09SBin Meng     g_free(nodename);
153e1724d09SBin Meng 
154a7240d1eSMichael Clark     nodename = g_strdup_printf("/memory@%lx",
15513b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_DRAM].base);
156a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
157a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
15813b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_DRAM].base >> 32, memmap[SIFIVE_U_DEV_DRAM].base,
159a7240d1eSMichael Clark         mem_size >> 32, mem_size);
160a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
161a7240d1eSMichael Clark     g_free(nodename);
162a7240d1eSMichael Clark 
163a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
1642a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
1652a8756edSMichael Clark         SIFIVE_CLINT_TIMEBASE_FREQ);
166a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
167a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
168a7240d1eSMichael Clark 
169ecdfe393SBin Meng     for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) {
170382cb439SBin Meng         int cpu_phandle = phandle++;
171a7240d1eSMichael Clark         nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
172a7240d1eSMichael Clark         char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
173ecdfe393SBin Meng         char *isa;
174a7240d1eSMichael Clark         qemu_fdt_add_subnode(fdt, nodename);
175ecdfe393SBin Meng         /* cpu 0 is the management hart that does not have mmu */
176ecdfe393SBin Meng         if (cpu != 0) {
1772206ffa6SAlistair Francis             if (is_32_bit) {
178e883e992SBin Meng                 qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32");
1792206ffa6SAlistair Francis             } else {
180a7240d1eSMichael Clark                 qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
1812206ffa6SAlistair Francis             }
182ecdfe393SBin Meng             isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]);
183ecdfe393SBin Meng         } else {
184ecdfe393SBin Meng             isa = riscv_isa_string(&s->soc.e_cpus.harts[0]);
185ecdfe393SBin Meng         }
186a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
187a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
188a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "status", "okay");
189a7240d1eSMichael Clark         qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
190a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu");
191a7240d1eSMichael Clark         qemu_fdt_add_subnode(fdt, intc);
192382cb439SBin Meng         qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle);
193a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc");
194a7240d1eSMichael Clark         qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0);
195a7240d1eSMichael Clark         qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1);
196a7240d1eSMichael Clark         g_free(isa);
197a7240d1eSMichael Clark         g_free(intc);
198a7240d1eSMichael Clark         g_free(nodename);
199a7240d1eSMichael Clark     }
200a7240d1eSMichael Clark 
201ecdfe393SBin Meng     cells =  g_new0(uint32_t, ms->smp.cpus * 4);
202ecdfe393SBin Meng     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
203a7240d1eSMichael Clark         nodename =
204a7240d1eSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
205a7240d1eSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
206a7240d1eSMichael Clark         cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
207a7240d1eSMichael Clark         cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
208a7240d1eSMichael Clark         cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
209a7240d1eSMichael Clark         cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
210a7240d1eSMichael Clark         g_free(nodename);
211a7240d1eSMichael Clark     }
212a7240d1eSMichael Clark     nodename = g_strdup_printf("/soc/clint@%lx",
21313b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_CLINT].base);
214a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
215*7cfbb17fSBin Meng     qemu_fdt_setprop_string_array(fdt, nodename, "compatible",
216*7cfbb17fSBin Meng         (char **)&clint_compat, ARRAY_SIZE(clint_compat));
217a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
21813b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_CLINT].base,
21913b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_CLINT].size);
220a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
221ecdfe393SBin Meng         cells, ms->smp.cpus * sizeof(uint32_t) * 4);
222a7240d1eSMichael Clark     g_free(cells);
223a7240d1eSMichael Clark     g_free(nodename);
224a7240d1eSMichael Clark 
225ea85f27dSBin Meng     nodename = g_strdup_printf("/soc/otp@%lx",
22613b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_OTP].base);
227ea85f27dSBin Meng     qemu_fdt_add_subnode(fdt, nodename);
228ea85f27dSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "fuse-count", SIFIVE_U_OTP_REG_SIZE);
229ea85f27dSBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
23013b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_OTP].base,
23113b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_OTP].size);
232ea85f27dSBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
233ea85f27dSBin Meng         "sifive,fu540-c000-otp");
234ea85f27dSBin Meng     g_free(nodename);
235ea85f27dSBin Meng 
236af14c840SBin Meng     prci_phandle = phandle++;
237af14c840SBin Meng     nodename = g_strdup_printf("/soc/clock-controller@%lx",
23813b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_PRCI].base);
239af14c840SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
240af14c840SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle);
241af14c840SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1);
242af14c840SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
243af14c840SBin Meng         hfclk_phandle, rtcclk_phandle);
244af14c840SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
24513b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PRCI].base,
24613b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PRCI].size);
247af14c840SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
248af14c840SBin Meng         "sifive,fu540-c000-prci");
249af14c840SBin Meng     g_free(nodename);
250af14c840SBin Meng 
251382cb439SBin Meng     plic_phandle = phandle++;
252ecdfe393SBin Meng     cells =  g_new0(uint32_t, ms->smp.cpus * 4 - 2);
253ecdfe393SBin Meng     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
254a7240d1eSMichael Clark         nodename =
255a7240d1eSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
256a7240d1eSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
257ecdfe393SBin Meng         /* cpu 0 is the management hart that does not have S-mode */
258ecdfe393SBin Meng         if (cpu == 0) {
259ecdfe393SBin Meng             cells[0] = cpu_to_be32(intc_phandle);
260ecdfe393SBin Meng             cells[1] = cpu_to_be32(IRQ_M_EXT);
261ecdfe393SBin Meng         } else {
262ecdfe393SBin Meng             cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle);
263ecdfe393SBin Meng             cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT);
264a7240d1eSMichael Clark             cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
265ecdfe393SBin Meng             cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT);
266ecdfe393SBin Meng         }
267a7240d1eSMichael Clark         g_free(nodename);
268a7240d1eSMichael Clark     }
269a7240d1eSMichael Clark     nodename = g_strdup_printf("/soc/interrupt-controller@%lx",
27013b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_PLIC].base);
271a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
272a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1);
273a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0");
274a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
275a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
276ecdfe393SBin Meng         cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t));
277a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
27813b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PLIC].base,
27913b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PLIC].size);
28098ceee7fSAlistair Francis     qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35);
28104e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle);
282a7240d1eSMichael Clark     plic_phandle = qemu_fdt_get_phandle(fdt, nodename);
283a7240d1eSMichael Clark     g_free(cells);
284a7240d1eSMichael Clark     g_free(nodename);
285a7240d1eSMichael Clark 
2865133ed17SBin Meng     gpio_phandle = phandle++;
2878a88b9f5SBin Meng     nodename = g_strdup_printf("/soc/gpio@%lx",
28813b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_GPIO].base);
2898a88b9f5SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
2905133ed17SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", gpio_phandle);
2918a88b9f5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
2928a88b9f5SBin Meng         prci_phandle, PRCI_CLK_TLCLK);
2938a88b9f5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 2);
2948a88b9f5SBin Meng     qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
2958a88b9f5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#gpio-cells", 2);
2968a88b9f5SBin Meng     qemu_fdt_setprop(fdt, nodename, "gpio-controller", NULL, 0);
2978a88b9f5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
29813b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GPIO].base,
29913b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GPIO].size);
3008a88b9f5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_GPIO_IRQ0,
3018a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ1, SIFIVE_U_GPIO_IRQ2, SIFIVE_U_GPIO_IRQ3,
3028a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ4, SIFIVE_U_GPIO_IRQ5, SIFIVE_U_GPIO_IRQ6,
3038a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ7, SIFIVE_U_GPIO_IRQ8, SIFIVE_U_GPIO_IRQ9,
3048a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ10, SIFIVE_U_GPIO_IRQ11, SIFIVE_U_GPIO_IRQ12,
3058a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ13, SIFIVE_U_GPIO_IRQ14, SIFIVE_U_GPIO_IRQ15);
3068a88b9f5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
3078a88b9f5SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,gpio0");
3088a88b9f5SBin Meng     g_free(nodename);
3098a88b9f5SBin Meng 
3105133ed17SBin Meng     nodename = g_strdup_printf("/gpio-restart");
3115133ed17SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
3125133ed17SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "gpios", gpio_phandle, 10, 1);
3135133ed17SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "gpio-restart");
3145133ed17SBin Meng     g_free(nodename);
3155133ed17SBin Meng 
316834e027aSBin Meng     nodename = g_strdup_printf("/soc/dma@%lx",
31713b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_PDMA].base);
318834e027aSBin Meng     qemu_fdt_add_subnode(fdt, nodename);
319834e027aSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#dma-cells", 1);
320834e027aSBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "interrupts",
321834e027aSBin Meng         SIFIVE_U_PDMA_IRQ0, SIFIVE_U_PDMA_IRQ1, SIFIVE_U_PDMA_IRQ2,
322834e027aSBin Meng         SIFIVE_U_PDMA_IRQ3, SIFIVE_U_PDMA_IRQ4, SIFIVE_U_PDMA_IRQ5,
323834e027aSBin Meng         SIFIVE_U_PDMA_IRQ6, SIFIVE_U_PDMA_IRQ7);
324834e027aSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
325834e027aSBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
32613b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PDMA].base,
32713b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PDMA].size);
328834e027aSBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
329834e027aSBin Meng                             "sifive,fu540-c000-pdma");
330834e027aSBin Meng     g_free(nodename);
331834e027aSBin Meng 
3326eaf9cf5SBin Meng     nodename = g_strdup_printf("/soc/cache-controller@%lx",
33313b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_L2CC].base);
3346eaf9cf5SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
3356eaf9cf5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
33613b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_L2CC].base,
33713b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_L2CC].size);
3386eaf9cf5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "interrupts",
3396eaf9cf5SBin Meng         SIFIVE_U_L2CC_IRQ0, SIFIVE_U_L2CC_IRQ1, SIFIVE_U_L2CC_IRQ2);
3406eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
3416eaf9cf5SBin Meng     qemu_fdt_setprop(fdt, nodename, "cache-unified", NULL, 0);
3426eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "cache-size", 2097152);
3436eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "cache-sets", 1024);
3446eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "cache-level", 2);
3456eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "cache-block-size", 64);
3466eaf9cf5SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
3476eaf9cf5SBin Meng                             "sifive,fu540-c000-ccache");
3486eaf9cf5SBin Meng     g_free(nodename);
3496eaf9cf5SBin Meng 
350145b2991SBin Meng     nodename = g_strdup_printf("/soc/spi@%lx",
351722f1352SBin Meng         (long)memmap[SIFIVE_U_DEV_QSPI2].base);
352722f1352SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
353722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0);
354722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1);
355722f1352SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
356722f1352SBin Meng         prci_phandle, PRCI_CLK_TLCLK);
357722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI2_IRQ);
358722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
359722f1352SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
360722f1352SBin Meng         0x0, memmap[SIFIVE_U_DEV_QSPI2].base,
361722f1352SBin Meng         0x0, memmap[SIFIVE_U_DEV_QSPI2].size);
362722f1352SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0");
363722f1352SBin Meng     g_free(nodename);
364722f1352SBin Meng 
365722f1352SBin Meng     nodename = g_strdup_printf("/soc/spi@%lx/mmc@0",
366722f1352SBin Meng         (long)memmap[SIFIVE_U_DEV_QSPI2].base);
367722f1352SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
368722f1352SBin Meng     qemu_fdt_setprop(fdt, nodename, "disable-wp", NULL, 0);
369722f1352SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "voltage-ranges", 3300, 3300);
370722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 20000000);
371722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "reg", 0);
372722f1352SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "mmc-spi-slot");
373722f1352SBin Meng     g_free(nodename);
374722f1352SBin Meng 
375722f1352SBin Meng     nodename = g_strdup_printf("/soc/spi@%lx",
376145b2991SBin Meng         (long)memmap[SIFIVE_U_DEV_QSPI0].base);
377145b2991SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
378145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0);
379145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1);
380145b2991SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
381145b2991SBin Meng         prci_phandle, PRCI_CLK_TLCLK);
382145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI0_IRQ);
383145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
384145b2991SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
385145b2991SBin Meng         0x0, memmap[SIFIVE_U_DEV_QSPI0].base,
386145b2991SBin Meng         0x0, memmap[SIFIVE_U_DEV_QSPI0].size);
387145b2991SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0");
388145b2991SBin Meng     g_free(nodename);
389145b2991SBin Meng 
390145b2991SBin Meng     nodename = g_strdup_printf("/soc/spi@%lx/flash@0",
391145b2991SBin Meng         (long)memmap[SIFIVE_U_DEV_QSPI0].base);
392145b2991SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
393145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "spi-rx-bus-width", 4);
394145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "spi-tx-bus-width", 4);
395145b2991SBin Meng     qemu_fdt_setprop(fdt, nodename, "m25p,fast-read", NULL, 0);
396145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 50000000);
397145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "reg", 0);
398145b2991SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "jedec,spi-nor");
399145b2991SBin Meng     g_free(nodename);
400145b2991SBin Meng 
4017b6bb66fSBin Meng     phy_phandle = phandle++;
4025a7f76a3SAlistair Francis     nodename = g_strdup_printf("/soc/ethernet@%lx",
40313b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_GEM].base);
4045a7f76a3SAlistair Francis     qemu_fdt_add_subnode(fdt, nodename);
4057b6bb66fSBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
4067b6bb66fSBin Meng         "sifive,fu540-c000-gem");
4075a7f76a3SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "reg",
40813b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GEM].base,
40913b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GEM].size,
41013b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].base,
41113b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].size);
4125a7f76a3SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control");
4135a7f76a3SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii");
4147b6bb66fSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle);
41504e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
41604e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ);
417fe93582cSAnup Patel     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
418806c64b7SBin Meng         prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL);
419cb53b283SBin Meng     qemu_fdt_setprop_string_array(fdt, nodename, "clock-names",
420cb53b283SBin Meng         (char **)&ethclk_names, ARRAY_SIZE(ethclk_names));
4217b6bb66fSBin Meng     qemu_fdt_setprop(fdt, nodename, "local-mac-address",
4227b6bb66fSBin Meng         s->soc.gem.conf.macaddr.a, ETH_ALEN);
42304e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1);
42404e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0);
425c3a28b5dSBin Meng 
426c3a28b5dSBin Meng     qemu_fdt_add_subnode(fdt, "/aliases");
427c3a28b5dSBin Meng     qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename);
428c3a28b5dSBin Meng 
4295a7f76a3SAlistair Francis     g_free(nodename);
4305a7f76a3SAlistair Francis 
4315a7f76a3SAlistair Francis     nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0",
43213b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_GEM].base);
4335a7f76a3SAlistair Francis     qemu_fdt_add_subnode(fdt, nodename);
4347b6bb66fSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle);
43504e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0);
4365a7f76a3SAlistair Francis     g_free(nodename);
4375a7f76a3SAlistair Francis 
4385f7134d3SBin Meng     nodename = g_strdup_printf("/soc/serial@%lx",
43910b43754SAnup Patel         (long)memmap[SIFIVE_U_DEV_UART1].base);
44010b43754SAnup Patel     qemu_fdt_add_subnode(fdt, nodename);
44110b43754SAnup Patel     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0");
44210b43754SAnup Patel     qemu_fdt_setprop_cells(fdt, nodename, "reg",
44310b43754SAnup Patel         0x0, memmap[SIFIVE_U_DEV_UART1].base,
44410b43754SAnup Patel         0x0, memmap[SIFIVE_U_DEV_UART1].size);
44510b43754SAnup Patel     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
44610b43754SAnup Patel         prci_phandle, PRCI_CLK_TLCLK);
44710b43754SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
44810b43754SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART1_IRQ);
44910b43754SAnup Patel 
45010b43754SAnup Patel     qemu_fdt_setprop_string(fdt, "/aliases", "serial1", nodename);
45110b43754SAnup Patel     g_free(nodename);
45210b43754SAnup Patel 
45310b43754SAnup Patel     nodename = g_strdup_printf("/soc/serial@%lx",
45413b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_UART0].base);
455a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
456a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0");
457a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
45813b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_UART0].base,
45913b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_UART0].size);
460806c64b7SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
461806c64b7SBin Meng         prci_phandle, PRCI_CLK_TLCLK);
46204e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
46304e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ);
464a7240d1eSMichael Clark 
465a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, "/chosen");
466a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename);
46744e6dcd3SGuenter Roeck     qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename);
46844e6dcd3SGuenter Roeck 
469a7240d1eSMichael Clark     g_free(nodename);
470d5c90cf3SAnup Patel 
471d5c90cf3SAnup Patel update_bootargs:
472d5c90cf3SAnup Patel     if (cmdline) {
473d5c90cf3SAnup Patel         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
474d5c90cf3SAnup Patel     }
475a7240d1eSMichael Clark }
476a7240d1eSMichael Clark 
4775133ed17SBin Meng static void sifive_u_machine_reset(void *opaque, int n, int level)
4785133ed17SBin Meng {
4795133ed17SBin Meng     /* gpio pin active low triggers reset */
4805133ed17SBin Meng     if (!level) {
4815133ed17SBin Meng         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
4825133ed17SBin Meng     }
4835133ed17SBin Meng }
4845133ed17SBin Meng 
485523e3464SAlistair Francis static void sifive_u_machine_init(MachineState *machine)
486a7240d1eSMichael Clark {
48773261285SBin Meng     const MemMapEntry *memmap = sifive_u_memmap;
488687caef1SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(machine);
4895aec3247SMichael Clark     MemoryRegion *system_memory = get_system_memory();
490a7240d1eSMichael Clark     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
4911b3a2308SAlistair Francis     MemoryRegion *flash0 = g_new(MemoryRegion, 1);
49213b8c354SEduardo Habkost     target_ulong start_addr = memmap[SIFIVE_U_DEV_DRAM].base;
49338bc4e34SAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
4948590f536SAtish Patra     uint32_t start_addr_hi32 = 0x00000000;
4955aec3247SMichael Clark     int i;
49666b1205bSAtish Patra     uint32_t fdt_load_addr;
497dc144fe1SAtish Patra     uint64_t kernel_entry;
498145b2991SBin Meng     DriveInfo *dinfo;
499722f1352SBin Meng     DeviceState *flash_dev, *sd_dev;
500722f1352SBin Meng     qemu_irq flash_cs, sd_cs;
501a7240d1eSMichael Clark 
5022308092bSAlistair Francis     /* Initialize SoC */
5039fc7fc4dSMarkus Armbruster     object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_RISCV_U_SOC);
5045325cc34SMarkus Armbruster     object_property_set_uint(OBJECT(&s->soc), "serial", s->serial,
5053ca109c3SBin Meng                              &error_abort);
506099be035SAlistair Francis     object_property_set_str(OBJECT(&s->soc), "cpu-type", machine->cpu_type,
507099be035SAlistair Francis                              &error_abort);
508ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->soc), NULL, &error_abort);
509a7240d1eSMichael Clark 
510a7240d1eSMichael Clark     /* register RAM */
511a7240d1eSMichael Clark     memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram",
512a7240d1eSMichael Clark                            machine->ram_size, &error_fatal);
51313b8c354SEduardo Habkost     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_DRAM].base,
514a7240d1eSMichael Clark                                 main_mem);
515a7240d1eSMichael Clark 
5161b3a2308SAlistair Francis     /* register QSPI0 Flash */
5171b3a2308SAlistair Francis     memory_region_init_ram(flash0, NULL, "riscv.sifive.u.flash0",
51813b8c354SEduardo Habkost                            memmap[SIFIVE_U_DEV_FLASH0].size, &error_fatal);
51913b8c354SEduardo Habkost     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_FLASH0].base,
5201b3a2308SAlistair Francis                                 flash0);
5211b3a2308SAlistair Francis 
5225133ed17SBin Meng     /* register gpio-restart */
5235133ed17SBin Meng     qdev_connect_gpio_out(DEVICE(&(s->soc.gpio)), 10,
5245133ed17SBin Meng                           qemu_allocate_irq(sifive_u_machine_reset, NULL, 0));
5255133ed17SBin Meng 
526a7240d1eSMichael Clark     /* create device tree */
5272206ffa6SAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline,
528a8259b53SAlistair Francis                riscv_is_32bit(&s->soc.u_cpus));
529a7240d1eSMichael Clark 
53017aad9f2SBin Meng     if (s->start_in_flash) {
53117aad9f2SBin Meng         /*
53217aad9f2SBin Meng          * If start_in_flash property is given, assign s->msel to a value
53317aad9f2SBin Meng          * that representing booting from QSPI0 memory-mapped flash.
53417aad9f2SBin Meng          *
53517aad9f2SBin Meng          * This also means that when both start_in_flash and msel properties
53617aad9f2SBin Meng          * are given, start_in_flash takes the precedence over msel.
53717aad9f2SBin Meng          *
53817aad9f2SBin Meng          * Note this is to keep backward compatibility not to break existing
53917aad9f2SBin Meng          * users that use start_in_flash property.
54017aad9f2SBin Meng          */
54117aad9f2SBin Meng         s->msel = MSEL_MEMMAP_QSPI0_FLASH;
54217aad9f2SBin Meng     }
54317aad9f2SBin Meng 
54417aad9f2SBin Meng     switch (s->msel) {
54517aad9f2SBin Meng     case MSEL_MEMMAP_QSPI0_FLASH:
54613b8c354SEduardo Habkost         start_addr = memmap[SIFIVE_U_DEV_FLASH0].base;
54717aad9f2SBin Meng         break;
54817aad9f2SBin Meng     case MSEL_L2LIM_QSPI0_FLASH:
54917aad9f2SBin Meng     case MSEL_L2LIM_QSPI2_SD:
55013b8c354SEduardo Habkost         start_addr = memmap[SIFIVE_U_DEV_L2LIM].base;
55117aad9f2SBin Meng         break;
55217aad9f2SBin Meng     default:
55313b8c354SEduardo Habkost         start_addr = memmap[SIFIVE_U_DEV_DRAM].base;
55417aad9f2SBin Meng         break;
55517aad9f2SBin Meng     }
55617aad9f2SBin Meng 
557a8259b53SAlistair Francis     if (riscv_is_32bit(&s->soc.u_cpus)) {
5582206ffa6SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
5592206ffa6SAlistair Francis                                     "opensbi-riscv32-generic-fw_dynamic.bin",
56038bc4e34SAlistair Francis                                     start_addr, NULL);
5612206ffa6SAlistair Francis     } else {
5622206ffa6SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
5632206ffa6SAlistair Francis                                     "opensbi-riscv64-generic-fw_dynamic.bin",
5642206ffa6SAlistair Francis                                     start_addr, NULL);
5652206ffa6SAlistair Francis     }
566b3042223SAlistair Francis 
567a7240d1eSMichael Clark     if (machine->kernel_filename) {
568a8259b53SAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc.u_cpus,
56938bc4e34SAlistair Francis                                                          firmware_end_addr);
57038bc4e34SAlistair Francis 
57138bc4e34SAlistair Francis         kernel_entry = riscv_load_kernel(machine->kernel_filename,
57238bc4e34SAlistair Francis                                          kernel_start_addr, NULL);
5730f8d4462SGuenter Roeck 
5740f8d4462SGuenter Roeck         if (machine->initrd_filename) {
5750f8d4462SGuenter Roeck             hwaddr start;
5760f8d4462SGuenter Roeck             hwaddr end = riscv_load_initrd(machine->initrd_filename,
5770f8d4462SGuenter Roeck                                            machine->ram_size, kernel_entry,
5780f8d4462SGuenter Roeck                                            &start);
5799f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen",
5800f8d4462SGuenter Roeck                                   "linux,initrd-start", start);
5819f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
5820f8d4462SGuenter Roeck                                   end);
5830f8d4462SGuenter Roeck         }
584dc144fe1SAtish Patra     } else {
585dc144fe1SAtish Patra        /*
586dc144fe1SAtish Patra         * If dynamic firmware is used, it doesn't know where is the next mode
587dc144fe1SAtish Patra         * if kernel argument is not set.
588dc144fe1SAtish Patra         */
589dc144fe1SAtish Patra         kernel_entry = 0;
590a7240d1eSMichael Clark     }
591a7240d1eSMichael Clark 
59266b1205bSAtish Patra     /* Compute the fdt load address in dram */
59313b8c354SEduardo Habkost     fdt_load_addr = riscv_load_fdt(memmap[SIFIVE_U_DEV_DRAM].base,
59466b1205bSAtish Patra                                    machine->ram_size, s->fdt);
595a8259b53SAlistair Francis     if (!riscv_is_32bit(&s->soc.u_cpus)) {
5962206ffa6SAlistair Francis         start_addr_hi32 = (uint64_t)start_addr >> 32;
5972206ffa6SAlistair Francis     }
59866b1205bSAtish Patra 
599a7240d1eSMichael Clark     /* reset vector */
60066b1205bSAtish Patra     uint32_t reset_vec[11] = {
60117aad9f2SBin Meng         s->msel,                       /* MSEL pin state */
602dc144fe1SAtish Patra         0x00000297,                    /* 1:  auipc  t0, %pcrel_hi(fw_dyn) */
603dc144fe1SAtish Patra         0x02828613,                    /*     addi   a2, t0, %pcrel_lo(1b) */
604a7240d1eSMichael Clark         0xf1402573,                    /*     csrr   a0, mhartid  */
6052206ffa6SAlistair Francis         0,
6062206ffa6SAlistair Francis         0,
607a7240d1eSMichael Clark         0x00028067,                    /*     jr     t0 */
608fc41ae23SAlistair Francis         start_addr,                    /* start: .dword */
6098590f536SAtish Patra         start_addr_hi32,
61066b1205bSAtish Patra         fdt_load_addr,                 /* fdt_laddr: .dword */
61166b1205bSAtish Patra         0x00000000,
612dc144fe1SAtish Patra                                        /* fw_dyn: */
613a7240d1eSMichael Clark     };
614a8259b53SAlistair Francis     if (riscv_is_32bit(&s->soc.u_cpus)) {
6152206ffa6SAlistair Francis         reset_vec[4] = 0x0202a583;     /*     lw     a1, 32(t0) */
6162206ffa6SAlistair Francis         reset_vec[5] = 0x0182a283;     /*     lw     t0, 24(t0) */
6172206ffa6SAlistair Francis     } else {
6182206ffa6SAlistair Francis         reset_vec[4] = 0x0202b583;     /*     ld     a1, 32(t0) */
6192206ffa6SAlistair Francis         reset_vec[5] = 0x0182b283;     /*     ld     t0, 24(t0) */
6202206ffa6SAlistair Francis     }
6212206ffa6SAlistair Francis 
622a7240d1eSMichael Clark 
6235aec3247SMichael Clark     /* copy in the reset vector in little_endian byte order */
62466b1205bSAtish Patra     for (i = 0; i < ARRAY_SIZE(reset_vec); i++) {
6255aec3247SMichael Clark         reset_vec[i] = cpu_to_le32(reset_vec[i]);
6265aec3247SMichael Clark     }
6275aec3247SMichael Clark     rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec),
62813b8c354SEduardo Habkost                           memmap[SIFIVE_U_DEV_MROM].base, &address_space_memory);
629dc144fe1SAtish Patra 
63078936771SAlistair Francis     riscv_rom_copy_firmware_info(machine, memmap[SIFIVE_U_DEV_MROM].base,
63113b8c354SEduardo Habkost                                  memmap[SIFIVE_U_DEV_MROM].size,
632dc144fe1SAtish Patra                                  sizeof(reset_vec), kernel_entry);
633145b2991SBin Meng 
634145b2991SBin Meng     /* Connect an SPI flash to SPI0 */
635145b2991SBin Meng     flash_dev = qdev_new("is25wp256");
636145b2991SBin Meng     dinfo = drive_get_next(IF_MTD);
637145b2991SBin Meng     if (dinfo) {
638145b2991SBin Meng         qdev_prop_set_drive_err(flash_dev, "drive",
639145b2991SBin Meng                                 blk_by_legacy_dinfo(dinfo),
640145b2991SBin Meng                                 &error_fatal);
641145b2991SBin Meng     }
642145b2991SBin Meng     qdev_realize_and_unref(flash_dev, BUS(s->soc.spi0.spi), &error_fatal);
643145b2991SBin Meng 
644145b2991SBin Meng     flash_cs = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
645145b2991SBin Meng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi0), 1, flash_cs);
646722f1352SBin Meng 
647722f1352SBin Meng     /* Connect an SD card to SPI2 */
648722f1352SBin Meng     sd_dev = ssi_create_peripheral(s->soc.spi2.spi, "ssi-sd");
649722f1352SBin Meng 
650722f1352SBin Meng     sd_cs = qdev_get_gpio_in_named(sd_dev, SSI_GPIO_CS, 0);
651722f1352SBin Meng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi2), 1, sd_cs);
6522308092bSAlistair Francis }
6532308092bSAlistair Francis 
654523e3464SAlistair Francis static bool sifive_u_machine_get_start_in_flash(Object *obj, Error **errp)
655523e3464SAlistair Francis {
656523e3464SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(obj);
657523e3464SAlistair Francis 
658523e3464SAlistair Francis     return s->start_in_flash;
659523e3464SAlistair Francis }
660523e3464SAlistair Francis 
661523e3464SAlistair Francis static void sifive_u_machine_set_start_in_flash(Object *obj, bool value, Error **errp)
662523e3464SAlistair Francis {
663523e3464SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(obj);
664523e3464SAlistair Francis 
665523e3464SAlistair Francis     s->start_in_flash = value;
666523e3464SAlistair Francis }
667523e3464SAlistair Francis 
6683e9667cdSBin Meng static void sifive_u_machine_get_uint32_prop(Object *obj, Visitor *v,
6693e9667cdSBin Meng                                              const char *name, void *opaque,
6703e9667cdSBin Meng                                              Error **errp)
6713ca109c3SBin Meng {
6723ca109c3SBin Meng     visit_type_uint32(v, name, (uint32_t *)opaque, errp);
6733ca109c3SBin Meng }
6743ca109c3SBin Meng 
6753e9667cdSBin Meng static void sifive_u_machine_set_uint32_prop(Object *obj, Visitor *v,
6763e9667cdSBin Meng                                              const char *name, void *opaque,
6773e9667cdSBin Meng                                              Error **errp)
6783ca109c3SBin Meng {
6793ca109c3SBin Meng     visit_type_uint32(v, name, (uint32_t *)opaque, errp);
6803ca109c3SBin Meng }
6813ca109c3SBin Meng 
682523e3464SAlistair Francis static void sifive_u_machine_instance_init(Object *obj)
683523e3464SAlistair Francis {
684523e3464SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(obj);
685523e3464SAlistair Francis 
686523e3464SAlistair Francis     s->start_in_flash = false;
687cfa32630SBin Meng     s->msel = 0;
688cfa32630SBin Meng     object_property_add(obj, "msel", "uint32",
689cfa32630SBin Meng                         sifive_u_machine_get_uint32_prop,
690cfa32630SBin Meng                         sifive_u_machine_set_uint32_prop, NULL, &s->msel);
691cfa32630SBin Meng     object_property_set_description(obj, "msel",
692cfa32630SBin Meng                                     "Mode Select (MSEL[3:0]) pin state");
693cfa32630SBin Meng 
6943ca109c3SBin Meng     s->serial = OTP_SERIAL;
695d2623129SMarkus Armbruster     object_property_add(obj, "serial", "uint32",
6963e9667cdSBin Meng                         sifive_u_machine_get_uint32_prop,
6973e9667cdSBin Meng                         sifive_u_machine_set_uint32_prop, NULL, &s->serial);
6987eecec7dSMarkus Armbruster     object_property_set_description(obj, "serial", "Board serial number");
699523e3464SAlistair Francis }
700523e3464SAlistair Francis 
701523e3464SAlistair Francis static void sifive_u_machine_class_init(ObjectClass *oc, void *data)
702523e3464SAlistair Francis {
703523e3464SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
704523e3464SAlistair Francis 
705523e3464SAlistair Francis     mc->desc = "RISC-V Board compatible with SiFive U SDK";
706523e3464SAlistair Francis     mc->init = sifive_u_machine_init;
707523e3464SAlistair Francis     mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT;
708523e3464SAlistair Francis     mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1;
7091eaada8aSBin Meng     mc->default_cpu_type = SIFIVE_U_CPU;
710523e3464SAlistair Francis     mc->default_cpus = mc->min_cpus;
711418b473eSEduardo Habkost 
712418b473eSEduardo Habkost     object_class_property_add_bool(oc, "start-in-flash",
713418b473eSEduardo Habkost                                    sifive_u_machine_get_start_in_flash,
714418b473eSEduardo Habkost                                    sifive_u_machine_set_start_in_flash);
715418b473eSEduardo Habkost     object_class_property_set_description(oc, "start-in-flash",
716418b473eSEduardo Habkost                                           "Set on to tell QEMU's ROM to jump to "
717418b473eSEduardo Habkost                                           "flash. Otherwise QEMU will jump to DRAM "
718418b473eSEduardo Habkost                                           "or L2LIM depending on the msel value");
719523e3464SAlistair Francis }
720523e3464SAlistair Francis 
721523e3464SAlistair Francis static const TypeInfo sifive_u_machine_typeinfo = {
722523e3464SAlistair Francis     .name       = MACHINE_TYPE_NAME("sifive_u"),
723523e3464SAlistair Francis     .parent     = TYPE_MACHINE,
724523e3464SAlistair Francis     .class_init = sifive_u_machine_class_init,
725523e3464SAlistair Francis     .instance_init = sifive_u_machine_instance_init,
726523e3464SAlistair Francis     .instance_size = sizeof(SiFiveUState),
727523e3464SAlistair Francis };
728523e3464SAlistair Francis 
729523e3464SAlistair Francis static void sifive_u_machine_init_register_types(void)
730523e3464SAlistair Francis {
731523e3464SAlistair Francis     type_register_static(&sifive_u_machine_typeinfo);
732523e3464SAlistair Francis }
733523e3464SAlistair Francis 
734523e3464SAlistair Francis type_init(sifive_u_machine_init_register_types)
735523e3464SAlistair Francis 
736139177b1SBin Meng static void sifive_u_soc_instance_init(Object *obj)
7372308092bSAlistair Francis {
7382308092bSAlistair Francis     SiFiveUSoCState *s = RISCV_U_SOC(obj);
7392308092bSAlistair Francis 
7409fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER);
741ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0);
742ecdfe393SBin Meng 
743db873cc5SMarkus Armbruster     object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus,
74475a6ed87SMarkus Armbruster                             TYPE_RISCV_HART_ARRAY);
745ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1);
746ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0);
747ecdfe393SBin Meng     qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU);
74873f6ed97SBin Meng     qdev_prop_set_uint64(DEVICE(&s->e_cpus), "resetvec", 0x1004);
749ecdfe393SBin Meng 
7509fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER);
751ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1);
752ecdfe393SBin Meng 
753db873cc5SMarkus Armbruster     object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus,
75475a6ed87SMarkus Armbruster                             TYPE_RISCV_HART_ARRAY);
7555a7f76a3SAlistair Francis 
756db873cc5SMarkus Armbruster     object_initialize_child(obj, "prci", &s->prci, TYPE_SIFIVE_U_PRCI);
757db873cc5SMarkus Armbruster     object_initialize_child(obj, "otp", &s->otp, TYPE_SIFIVE_U_OTP);
758db873cc5SMarkus Armbruster     object_initialize_child(obj, "gem", &s->gem, TYPE_CADENCE_GEM);
7598a88b9f5SBin Meng     object_initialize_child(obj, "gpio", &s->gpio, TYPE_SIFIVE_GPIO);
760834e027aSBin Meng     object_initialize_child(obj, "pdma", &s->dma, TYPE_SIFIVE_PDMA);
761145b2991SBin Meng     object_initialize_child(obj, "spi0", &s->spi0, TYPE_SIFIVE_SPI);
762722f1352SBin Meng     object_initialize_child(obj, "spi2", &s->spi2, TYPE_SIFIVE_SPI);
7632308092bSAlistair Francis }
7642308092bSAlistair Francis 
765139177b1SBin Meng static void sifive_u_soc_realize(DeviceState *dev, Error **errp)
7662308092bSAlistair Francis {
767c4473127SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
7682308092bSAlistair Francis     SiFiveUSoCState *s = RISCV_U_SOC(dev);
76973261285SBin Meng     const MemMapEntry *memmap = sifive_u_memmap;
7702308092bSAlistair Francis     MemoryRegion *system_memory = get_system_memory();
7712308092bSAlistair Francis     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
772a6902ef0SAlistair Francis     MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1);
77305446f41SBin Meng     char *plic_hart_config;
77405446f41SBin Meng     size_t plic_hart_config_len;
7755a7f76a3SAlistair Francis     int i;
7765a7f76a3SAlistair Francis     NICInfo *nd = &nd_table[0];
7772308092bSAlistair Francis 
778099be035SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1);
779099be035SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1);
780099be035SAlistair Francis     qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", s->cpu_type);
781099be035SAlistair Francis     qdev_prop_set_uint64(DEVICE(&s->u_cpus), "resetvec", 0x1004);
782099be035SAlistair Francis 
783db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_abort);
784db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_abort);
785ecdfe393SBin Meng     /*
786ecdfe393SBin Meng      * The cluster must be realized after the RISC-V hart array container,
787ecdfe393SBin Meng      * as the container's CPU object is only created on realize, and the
788ecdfe393SBin Meng      * CPU must exist and have been parented into the cluster before the
789ecdfe393SBin Meng      * cluster is realized.
790ecdfe393SBin Meng      */
791ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort);
792ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort);
7932308092bSAlistair Francis 
7942308092bSAlistair Francis     /* boot rom */
795414c47d2SPhilippe Mathieu-Daudé     memory_region_init_rom(mask_rom, OBJECT(dev), "riscv.sifive.u.mrom",
79613b8c354SEduardo Habkost                            memmap[SIFIVE_U_DEV_MROM].size, &error_fatal);
79713b8c354SEduardo Habkost     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_MROM].base,
7982308092bSAlistair Francis                                 mask_rom);
799a7240d1eSMichael Clark 
800a6902ef0SAlistair Francis     /*
801a6902ef0SAlistair Francis      * Add L2-LIM at reset size.
802a6902ef0SAlistair Francis      * This should be reduced in size as the L2 Cache Controller WayEnable
803a6902ef0SAlistair Francis      * register is incremented. Unfortunately I don't see a nice (or any) way
804a6902ef0SAlistair Francis      * to handle reducing or blocking out the L2 LIM while still allowing it
805a6902ef0SAlistair Francis      * be re returned to all enabled after a reset. For the time being, just
806a6902ef0SAlistair Francis      * leave it enabled all the time. This won't break anything, but will be
807a6902ef0SAlistair Francis      * too generous to misbehaving guests.
808a6902ef0SAlistair Francis      */
809a6902ef0SAlistair Francis     memory_region_init_ram(l2lim_mem, NULL, "riscv.sifive.u.l2lim",
81013b8c354SEduardo Habkost                            memmap[SIFIVE_U_DEV_L2LIM].size, &error_fatal);
81113b8c354SEduardo Habkost     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_L2LIM].base,
812a6902ef0SAlistair Francis                                 l2lim_mem);
813a6902ef0SAlistair Francis 
81405446f41SBin Meng     /* create PLIC hart topology configuration string */
815c4473127SLike Xu     plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) *
816c4473127SLike Xu                            ms->smp.cpus;
81705446f41SBin Meng     plic_hart_config = g_malloc0(plic_hart_config_len);
818c4473127SLike Xu     for (i = 0; i < ms->smp.cpus; i++) {
81905446f41SBin Meng         if (i != 0) {
820ef965ce2SBin Meng             strncat(plic_hart_config, "," SIFIVE_U_PLIC_HART_CONFIG,
82105446f41SBin Meng                     plic_hart_config_len);
822ef965ce2SBin Meng         } else {
823ef965ce2SBin Meng             strncat(plic_hart_config, "M", plic_hart_config_len);
824ef965ce2SBin Meng         }
82505446f41SBin Meng         plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1);
82605446f41SBin Meng     }
82705446f41SBin Meng 
828a7240d1eSMichael Clark     /* MMIO */
82913b8c354SEduardo Habkost     s->plic = sifive_plic_create(memmap[SIFIVE_U_DEV_PLIC].base,
830c9270e10SAnup Patel         plic_hart_config, 0,
831a7240d1eSMichael Clark         SIFIVE_U_PLIC_NUM_SOURCES,
832a7240d1eSMichael Clark         SIFIVE_U_PLIC_NUM_PRIORITIES,
833a7240d1eSMichael Clark         SIFIVE_U_PLIC_PRIORITY_BASE,
834a7240d1eSMichael Clark         SIFIVE_U_PLIC_PENDING_BASE,
835a7240d1eSMichael Clark         SIFIVE_U_PLIC_ENABLE_BASE,
836a7240d1eSMichael Clark         SIFIVE_U_PLIC_ENABLE_STRIDE,
837a7240d1eSMichael Clark         SIFIVE_U_PLIC_CONTEXT_BASE,
838a7240d1eSMichael Clark         SIFIVE_U_PLIC_CONTEXT_STRIDE,
83913b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_PLIC].size);
840bb8136dfSPan Nengyuan     g_free(plic_hart_config);
84113b8c354SEduardo Habkost     sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART0].base,
842647a70a1SAlistair Francis         serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ));
84313b8c354SEduardo Habkost     sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART1].base,
844194eef09SMichael Clark         serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ));
84513b8c354SEduardo Habkost     sifive_clint_create(memmap[SIFIVE_U_DEV_CLINT].base,
84613b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_CLINT].size, 0, ms->smp.cpus,
847a47ef6e9SBin Meng         SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE,
848a47ef6e9SBin Meng         SIFIVE_CLINT_TIMEBASE_FREQ, false);
8495a7f76a3SAlistair Francis 
850cbe3a8c5SMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->prci), errp)) {
851cbe3a8c5SMarkus Armbruster         return;
852cbe3a8c5SMarkus Armbruster     }
85313b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_DEV_PRCI].base);
854af14c840SBin Meng 
8558a88b9f5SBin Meng     qdev_prop_set_uint32(DEVICE(&s->gpio), "ngpio", 16);
856cbe3a8c5SMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
857cbe3a8c5SMarkus Armbruster         return;
858cbe3a8c5SMarkus Armbruster     }
85913b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, memmap[SIFIVE_U_DEV_GPIO].base);
8608a88b9f5SBin Meng 
8618a88b9f5SBin Meng     /* Pass all GPIOs to the SOC layer so they are available to the board */
8628a88b9f5SBin Meng     qdev_pass_gpios(DEVICE(&s->gpio), dev, NULL);
8638a88b9f5SBin Meng 
8648a88b9f5SBin Meng     /* Connect GPIO interrupts to the PLIC */
8658a88b9f5SBin Meng     for (i = 0; i < 16; i++) {
8668a88b9f5SBin Meng         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), i,
8678a88b9f5SBin Meng                            qdev_get_gpio_in(DEVICE(s->plic),
8688a88b9f5SBin Meng                                             SIFIVE_U_GPIO_IRQ0 + i));
8698a88b9f5SBin Meng     }
8708a88b9f5SBin Meng 
871834e027aSBin Meng     /* PDMA */
872834e027aSBin Meng     sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp);
87313b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dma), 0, memmap[SIFIVE_U_DEV_PDMA].base);
874834e027aSBin Meng 
875834e027aSBin Meng     /* Connect PDMA interrupts to the PLIC */
876834e027aSBin Meng     for (i = 0; i < SIFIVE_PDMA_IRQS; i++) {
877834e027aSBin Meng         sysbus_connect_irq(SYS_BUS_DEVICE(&s->dma), i,
878834e027aSBin Meng                            qdev_get_gpio_in(DEVICE(s->plic),
879834e027aSBin Meng                                             SIFIVE_U_PDMA_IRQ0 + i));
880834e027aSBin Meng     }
881834e027aSBin Meng 
882fda5b000SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->otp), "serial", s->serial);
883cbe3a8c5SMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->otp), errp)) {
884cbe3a8c5SMarkus Armbruster         return;
885cbe3a8c5SMarkus Armbruster     }
88613b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_DEV_OTP].base);
8875461c4feSBin Meng 
8887ad36e2eSMarkus Armbruster     /* FIXME use qdev NIC properties instead of nd_table[] */
8895a7f76a3SAlistair Francis     if (nd->used) {
8905a7f76a3SAlistair Francis         qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
8915a7f76a3SAlistair Francis         qdev_set_nic_properties(DEVICE(&s->gem), nd);
8925a7f76a3SAlistair Francis     }
8935325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->gem), "revision", GEM_REVISION,
8945a7f76a3SAlistair Francis                             &error_abort);
895668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem), errp)) {
8965a7f76a3SAlistair Francis         return;
8975a7f76a3SAlistair Francis     }
89813b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_DEV_GEM].base);
8995a7f76a3SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0,
9005874f0a7SBin Meng                        qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_GEM_IRQ));
9017b6bb66fSBin Meng 
9027b6bb66fSBin Meng     create_unimplemented_device("riscv.sifive.u.gem-mgmt",
90313b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_GEM_MGMT].base, memmap[SIFIVE_U_DEV_GEM_MGMT].size);
9043eaea6ebSBin Meng 
9053eaea6ebSBin Meng     create_unimplemented_device("riscv.sifive.u.dmc",
90613b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_DMC].base, memmap[SIFIVE_U_DEV_DMC].size);
9076eaf9cf5SBin Meng 
9086eaf9cf5SBin Meng     create_unimplemented_device("riscv.sifive.u.l2cc",
90913b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_L2CC].base, memmap[SIFIVE_U_DEV_L2CC].size);
910145b2991SBin Meng 
911145b2991SBin Meng     sysbus_realize(SYS_BUS_DEVICE(&s->spi0), errp);
912145b2991SBin Meng     sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi0), 0,
913145b2991SBin Meng                     memmap[SIFIVE_U_DEV_QSPI0].base);
914145b2991SBin Meng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi0), 0,
915145b2991SBin Meng                        qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI0_IRQ));
916722f1352SBin Meng     sysbus_realize(SYS_BUS_DEVICE(&s->spi2), errp);
917722f1352SBin Meng     sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi2), 0,
918722f1352SBin Meng                     memmap[SIFIVE_U_DEV_QSPI2].base);
919722f1352SBin Meng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi2), 0,
920722f1352SBin Meng                        qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI2_IRQ));
921a7240d1eSMichael Clark }
922a7240d1eSMichael Clark 
923139177b1SBin Meng static Property sifive_u_soc_props[] = {
924fda5b000SAlistair Francis     DEFINE_PROP_UINT32("serial", SiFiveUSoCState, serial, OTP_SERIAL),
925099be035SAlistair Francis     DEFINE_PROP_STRING("cpu-type", SiFiveUSoCState, cpu_type),
926fda5b000SAlistair Francis     DEFINE_PROP_END_OF_LIST()
927fda5b000SAlistair Francis };
928fda5b000SAlistair Francis 
929139177b1SBin Meng static void sifive_u_soc_class_init(ObjectClass *oc, void *data)
9302308092bSAlistair Francis {
9312308092bSAlistair Francis     DeviceClass *dc = DEVICE_CLASS(oc);
9322308092bSAlistair Francis 
933139177b1SBin Meng     device_class_set_props(dc, sifive_u_soc_props);
934139177b1SBin Meng     dc->realize = sifive_u_soc_realize;
9352308092bSAlistair Francis     /* Reason: Uses serial_hds in realize function, thus can't be used twice */
9362308092bSAlistair Francis     dc->user_creatable = false;
9372308092bSAlistair Francis }
9382308092bSAlistair Francis 
939139177b1SBin Meng static const TypeInfo sifive_u_soc_type_info = {
9402308092bSAlistair Francis     .name = TYPE_RISCV_U_SOC,
9412308092bSAlistair Francis     .parent = TYPE_DEVICE,
9422308092bSAlistair Francis     .instance_size = sizeof(SiFiveUSoCState),
943139177b1SBin Meng     .instance_init = sifive_u_soc_instance_init,
944139177b1SBin Meng     .class_init = sifive_u_soc_class_init,
9452308092bSAlistair Francis };
9462308092bSAlistair Francis 
947139177b1SBin Meng static void sifive_u_soc_register_types(void)
9482308092bSAlistair Francis {
949139177b1SBin Meng     type_register_static(&sifive_u_soc_type_info);
9502308092bSAlistair Francis }
9512308092bSAlistair Francis 
952139177b1SBin Meng type_init(sifive_u_soc_register_types)
953