1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * QEMU RISC-V Board Compatible with SiFive Freedom U SDK 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 67b6bb66fSBin Meng * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com> 7a7240d1eSMichael Clark * 8a7240d1eSMichael Clark * Provides a board compatible with the SiFive Freedom U SDK: 9a7240d1eSMichael Clark * 10a7240d1eSMichael Clark * 0) UART 11a7240d1eSMichael Clark * 1) CLINT (Core Level Interruptor) 12a7240d1eSMichael Clark * 2) PLIC (Platform Level Interrupt Controller) 13af14c840SBin Meng * 3) PRCI (Power, Reset, Clock, Interrupt) 148a88b9f5SBin Meng * 4) GPIO (General Purpose Input/Output Controller) 158a88b9f5SBin Meng * 5) OTP (One-Time Programmable) memory with stored serial number 168a88b9f5SBin Meng * 6) GEM (Gigabit Ethernet Controller) and management block 17834e027aSBin Meng * 7) DMA (Direct Memory Access Controller) 18a7240d1eSMichael Clark * 19f3d47d58SBin Meng * This board currently generates devicetree dynamically that indicates at least 20ecdfe393SBin Meng * two harts and up to five harts. 21a7240d1eSMichael Clark * 22a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 23a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 24a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 25a7240d1eSMichael Clark * 26a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 27a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 28a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 29a7240d1eSMichael Clark * more details. 30a7240d1eSMichael Clark * 31a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 32a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 33a7240d1eSMichael Clark */ 34a7240d1eSMichael Clark 35a7240d1eSMichael Clark #include "qemu/osdep.h" 36a7240d1eSMichael Clark #include "qemu/log.h" 37a7240d1eSMichael Clark #include "qemu/error-report.h" 38a7240d1eSMichael Clark #include "qapi/error.h" 393ca109c3SBin Meng #include "qapi/visitor.h" 40a7240d1eSMichael Clark #include "hw/boards.h" 415133ed17SBin Meng #include "hw/irq.h" 42a7240d1eSMichael Clark #include "hw/loader.h" 43a7240d1eSMichael Clark #include "hw/sysbus.h" 44a7240d1eSMichael Clark #include "hw/char/serial.h" 45ecdfe393SBin Meng #include "hw/cpu/cluster.h" 467b6bb66fSBin Meng #include "hw/misc/unimp.h" 47a7240d1eSMichael Clark #include "target/riscv/cpu.h" 48a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h" 49a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h" 500ac24d56SAlistair Francis #include "hw/riscv/boot.h" 51b609b7e3SBin Meng #include "hw/char/sifive_uart.h" 52406fafd5SBin Meng #include "hw/intc/sifive_clint.h" 5384fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 54a7240d1eSMichael Clark #include "chardev/char.h" 557b6bb66fSBin Meng #include "net/eth.h" 56a7240d1eSMichael Clark #include "sysemu/arch_init.h" 57a7240d1eSMichael Clark #include "sysemu/device_tree.h" 585133ed17SBin Meng #include "sysemu/runstate.h" 5946517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 60a7240d1eSMichael Clark 615aec3247SMichael Clark #include <libfdt.h> 625aec3247SMichael Clark 63b78c3296SBin Meng #if defined(TARGET_RISCV32) 642cacd841SBin Meng # define BIOS_FILENAME "opensbi-riscv32-generic-fw_dynamic.bin" 65b78c3296SBin Meng #else 662cacd841SBin Meng # define BIOS_FILENAME "opensbi-riscv64-generic-fw_dynamic.bin" 67b78c3296SBin Meng #endif 68fdd1bda4SAlistair Francis 69a7240d1eSMichael Clark static const struct MemmapEntry { 70a7240d1eSMichael Clark hwaddr base; 71a7240d1eSMichael Clark hwaddr size; 72a7240d1eSMichael Clark } sifive_u_memmap[] = { 7313b8c354SEduardo Habkost [SIFIVE_U_DEV_DEBUG] = { 0x0, 0x100 }, 7413b8c354SEduardo Habkost [SIFIVE_U_DEV_MROM] = { 0x1000, 0xf000 }, 7513b8c354SEduardo Habkost [SIFIVE_U_DEV_CLINT] = { 0x2000000, 0x10000 }, 7613b8c354SEduardo Habkost [SIFIVE_U_DEV_L2CC] = { 0x2010000, 0x1000 }, 7713b8c354SEduardo Habkost [SIFIVE_U_DEV_PDMA] = { 0x3000000, 0x100000 }, 7813b8c354SEduardo Habkost [SIFIVE_U_DEV_L2LIM] = { 0x8000000, 0x2000000 }, 7913b8c354SEduardo Habkost [SIFIVE_U_DEV_PLIC] = { 0xc000000, 0x4000000 }, 8013b8c354SEduardo Habkost [SIFIVE_U_DEV_PRCI] = { 0x10000000, 0x1000 }, 8113b8c354SEduardo Habkost [SIFIVE_U_DEV_UART0] = { 0x10010000, 0x1000 }, 8213b8c354SEduardo Habkost [SIFIVE_U_DEV_UART1] = { 0x10011000, 0x1000 }, 8313b8c354SEduardo Habkost [SIFIVE_U_DEV_GPIO] = { 0x10060000, 0x1000 }, 8413b8c354SEduardo Habkost [SIFIVE_U_DEV_OTP] = { 0x10070000, 0x1000 }, 8513b8c354SEduardo Habkost [SIFIVE_U_DEV_GEM] = { 0x10090000, 0x2000 }, 8613b8c354SEduardo Habkost [SIFIVE_U_DEV_GEM_MGMT] = { 0x100a0000, 0x1000 }, 8713b8c354SEduardo Habkost [SIFIVE_U_DEV_DMC] = { 0x100b0000, 0x10000 }, 8813b8c354SEduardo Habkost [SIFIVE_U_DEV_FLASH0] = { 0x20000000, 0x10000000 }, 8913b8c354SEduardo Habkost [SIFIVE_U_DEV_DRAM] = { 0x80000000, 0x0 }, 90a7240d1eSMichael Clark }; 91a7240d1eSMichael Clark 925461c4feSBin Meng #define OTP_SERIAL 1 935a7f76a3SAlistair Francis #define GEM_REVISION 0x10070109 945a7f76a3SAlistair Francis 959f79638eSBin Meng static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap, 96a7240d1eSMichael Clark uint64_t mem_size, const char *cmdline) 97a7240d1eSMichael Clark { 98ecdfe393SBin Meng MachineState *ms = MACHINE(qdev_get_machine()); 99a7240d1eSMichael Clark void *fdt; 100a7240d1eSMichael Clark int cpu; 101a7240d1eSMichael Clark uint32_t *cells; 102a7240d1eSMichael Clark char *nodename; 103806c64b7SBin Meng char ethclk_names[] = "pclk\0hclk"; 1045133ed17SBin Meng uint32_t plic_phandle, prci_phandle, gpio_phandle, phandle = 1; 1057b6bb66fSBin Meng uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle; 106a7240d1eSMichael Clark 107f2ce39b4SPaolo Bonzini if (ms->dtb) { 108f2ce39b4SPaolo Bonzini fdt = s->fdt = load_device_tree(ms->dtb, &s->fdt_size); 109d5c90cf3SAnup Patel if (!fdt) { 110d5c90cf3SAnup Patel error_report("load_device_tree() failed"); 111d5c90cf3SAnup Patel exit(1); 112d5c90cf3SAnup Patel } 113d5c90cf3SAnup Patel goto update_bootargs; 114d5c90cf3SAnup Patel } else { 115a7240d1eSMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 116a7240d1eSMichael Clark if (!fdt) { 117a7240d1eSMichael Clark error_report("create_device_tree() failed"); 118a7240d1eSMichael Clark exit(1); 119a7240d1eSMichael Clark } 120d5c90cf3SAnup Patel } 121a7240d1eSMichael Clark 122d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00"); 123d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "compatible", 124d372e748SBin Meng "sifive,hifive-unleashed-a00"); 125a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 126a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 127a7240d1eSMichael Clark 128a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 129a7240d1eSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 1302a1a6f6dSAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 131a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 132a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 133a7240d1eSMichael Clark 134e1724d09SBin Meng hfclk_phandle = phandle++; 135e1724d09SBin Meng nodename = g_strdup_printf("/hfclk"); 136e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 137e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle); 138e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk"); 139e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 140e1724d09SBin Meng SIFIVE_U_HFCLK_FREQ); 141e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 142e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 143e1724d09SBin Meng g_free(nodename); 144e1724d09SBin Meng 145e1724d09SBin Meng rtcclk_phandle = phandle++; 146e1724d09SBin Meng nodename = g_strdup_printf("/rtcclk"); 147e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 148e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle); 149e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk"); 150e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 151e1724d09SBin Meng SIFIVE_U_RTCCLK_FREQ); 152e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 153e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 154e1724d09SBin Meng g_free(nodename); 155e1724d09SBin Meng 156a7240d1eSMichael Clark nodename = g_strdup_printf("/memory@%lx", 15713b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_DRAM].base); 158a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 159a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 16013b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_DRAM].base >> 32, memmap[SIFIVE_U_DEV_DRAM].base, 161a7240d1eSMichael Clark mem_size >> 32, mem_size); 162a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 163a7240d1eSMichael Clark g_free(nodename); 164a7240d1eSMichael Clark 165a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 1662a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 1672a8756edSMichael Clark SIFIVE_CLINT_TIMEBASE_FREQ); 168a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 169a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 170a7240d1eSMichael Clark 171ecdfe393SBin Meng for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) { 172382cb439SBin Meng int cpu_phandle = phandle++; 173a7240d1eSMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 174a7240d1eSMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 175ecdfe393SBin Meng char *isa; 176a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 177ecdfe393SBin Meng /* cpu 0 is the management hart that does not have mmu */ 178ecdfe393SBin Meng if (cpu != 0) { 179e883e992SBin Meng #if defined(TARGET_RISCV32) 180e883e992SBin Meng qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32"); 181e883e992SBin Meng #else 182a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 183e883e992SBin Meng #endif 184ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]); 185ecdfe393SBin Meng } else { 186ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.e_cpus.harts[0]); 187ecdfe393SBin Meng } 188a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 189a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 190a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 191a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 192a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 193a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, intc); 194382cb439SBin Meng qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle); 195a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 196a7240d1eSMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 197a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 198a7240d1eSMichael Clark g_free(isa); 199a7240d1eSMichael Clark g_free(intc); 200a7240d1eSMichael Clark g_free(nodename); 201a7240d1eSMichael Clark } 202a7240d1eSMichael Clark 203ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4); 204ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 205a7240d1eSMichael Clark nodename = 206a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 207a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 208a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 209a7240d1eSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 210a7240d1eSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 211a7240d1eSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 212a7240d1eSMichael Clark g_free(nodename); 213a7240d1eSMichael Clark } 214a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 21513b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_CLINT].base); 216a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 217a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0"); 218a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 21913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_CLINT].base, 22013b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_CLINT].size); 221a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 222ecdfe393SBin Meng cells, ms->smp.cpus * sizeof(uint32_t) * 4); 223a7240d1eSMichael Clark g_free(cells); 224a7240d1eSMichael Clark g_free(nodename); 225a7240d1eSMichael Clark 226ea85f27dSBin Meng nodename = g_strdup_printf("/soc/otp@%lx", 22713b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_OTP].base); 228ea85f27dSBin Meng qemu_fdt_add_subnode(fdt, nodename); 229ea85f27dSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "fuse-count", SIFIVE_U_OTP_REG_SIZE); 230ea85f27dSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 23113b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_OTP].base, 23213b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_OTP].size); 233ea85f27dSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 234ea85f27dSBin Meng "sifive,fu540-c000-otp"); 235ea85f27dSBin Meng g_free(nodename); 236ea85f27dSBin Meng 237af14c840SBin Meng prci_phandle = phandle++; 238af14c840SBin Meng nodename = g_strdup_printf("/soc/clock-controller@%lx", 23913b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_PRCI].base); 240af14c840SBin Meng qemu_fdt_add_subnode(fdt, nodename); 241af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle); 242af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1); 243af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 244af14c840SBin Meng hfclk_phandle, rtcclk_phandle); 245af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 24613b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PRCI].base, 24713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PRCI].size); 248af14c840SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 249af14c840SBin Meng "sifive,fu540-c000-prci"); 250af14c840SBin Meng g_free(nodename); 251af14c840SBin Meng 252382cb439SBin Meng plic_phandle = phandle++; 253ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4 - 2); 254ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 255a7240d1eSMichael Clark nodename = 256a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 257a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 258ecdfe393SBin Meng /* cpu 0 is the management hart that does not have S-mode */ 259ecdfe393SBin Meng if (cpu == 0) { 260ecdfe393SBin Meng cells[0] = cpu_to_be32(intc_phandle); 261ecdfe393SBin Meng cells[1] = cpu_to_be32(IRQ_M_EXT); 262ecdfe393SBin Meng } else { 263ecdfe393SBin Meng cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle); 264ecdfe393SBin Meng cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT); 265a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 266ecdfe393SBin Meng cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT); 267ecdfe393SBin Meng } 268a7240d1eSMichael Clark g_free(nodename); 269a7240d1eSMichael Clark } 270a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/interrupt-controller@%lx", 27113b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_PLIC].base); 272a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 273a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1); 274a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0"); 275a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 276a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 277ecdfe393SBin Meng cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t)); 278a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 27913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PLIC].base, 28013b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PLIC].size); 28198ceee7fSAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35); 28204e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle); 283a7240d1eSMichael Clark plic_phandle = qemu_fdt_get_phandle(fdt, nodename); 284a7240d1eSMichael Clark g_free(cells); 285a7240d1eSMichael Clark g_free(nodename); 286a7240d1eSMichael Clark 2875133ed17SBin Meng gpio_phandle = phandle++; 2888a88b9f5SBin Meng nodename = g_strdup_printf("/soc/gpio@%lx", 28913b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_GPIO].base); 2908a88b9f5SBin Meng qemu_fdt_add_subnode(fdt, nodename); 2915133ed17SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", gpio_phandle); 2928a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 2938a88b9f5SBin Meng prci_phandle, PRCI_CLK_TLCLK); 2948a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 2); 2958a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 2968a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#gpio-cells", 2); 2978a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "gpio-controller", NULL, 0); 2988a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 29913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GPIO].base, 30013b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GPIO].size); 3018a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_GPIO_IRQ0, 3028a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ1, SIFIVE_U_GPIO_IRQ2, SIFIVE_U_GPIO_IRQ3, 3038a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ4, SIFIVE_U_GPIO_IRQ5, SIFIVE_U_GPIO_IRQ6, 3048a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ7, SIFIVE_U_GPIO_IRQ8, SIFIVE_U_GPIO_IRQ9, 3058a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ10, SIFIVE_U_GPIO_IRQ11, SIFIVE_U_GPIO_IRQ12, 3068a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ13, SIFIVE_U_GPIO_IRQ14, SIFIVE_U_GPIO_IRQ15); 3078a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 3088a88b9f5SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,gpio0"); 3098a88b9f5SBin Meng g_free(nodename); 3108a88b9f5SBin Meng 3115133ed17SBin Meng nodename = g_strdup_printf("/gpio-restart"); 3125133ed17SBin Meng qemu_fdt_add_subnode(fdt, nodename); 3135133ed17SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "gpios", gpio_phandle, 10, 1); 3145133ed17SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "gpio-restart"); 3155133ed17SBin Meng g_free(nodename); 3165133ed17SBin Meng 317834e027aSBin Meng nodename = g_strdup_printf("/soc/dma@%lx", 31813b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_PDMA].base); 319834e027aSBin Meng qemu_fdt_add_subnode(fdt, nodename); 320834e027aSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#dma-cells", 1); 321834e027aSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 322834e027aSBin Meng SIFIVE_U_PDMA_IRQ0, SIFIVE_U_PDMA_IRQ1, SIFIVE_U_PDMA_IRQ2, 323834e027aSBin Meng SIFIVE_U_PDMA_IRQ3, SIFIVE_U_PDMA_IRQ4, SIFIVE_U_PDMA_IRQ5, 324834e027aSBin Meng SIFIVE_U_PDMA_IRQ6, SIFIVE_U_PDMA_IRQ7); 325834e027aSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 326834e027aSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 32713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PDMA].base, 32813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PDMA].size); 329834e027aSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 330834e027aSBin Meng "sifive,fu540-c000-pdma"); 331834e027aSBin Meng g_free(nodename); 332834e027aSBin Meng 3336eaf9cf5SBin Meng nodename = g_strdup_printf("/soc/cache-controller@%lx", 33413b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_L2CC].base); 3356eaf9cf5SBin Meng qemu_fdt_add_subnode(fdt, nodename); 3366eaf9cf5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 33713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_L2CC].base, 33813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_L2CC].size); 3396eaf9cf5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 3406eaf9cf5SBin Meng SIFIVE_U_L2CC_IRQ0, SIFIVE_U_L2CC_IRQ1, SIFIVE_U_L2CC_IRQ2); 3416eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 3426eaf9cf5SBin Meng qemu_fdt_setprop(fdt, nodename, "cache-unified", NULL, 0); 3436eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-size", 2097152); 3446eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-sets", 1024); 3456eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-level", 2); 3466eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-block-size", 64); 3476eaf9cf5SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 3486eaf9cf5SBin Meng "sifive,fu540-c000-ccache"); 3496eaf9cf5SBin Meng g_free(nodename); 3506eaf9cf5SBin Meng 3517b6bb66fSBin Meng phy_phandle = phandle++; 3525a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx", 35313b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_GEM].base); 3545a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 3557b6bb66fSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 3567b6bb66fSBin Meng "sifive,fu540-c000-gem"); 3575a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 35813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM].base, 35913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM].size, 36013b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].base, 36113b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].size); 3625a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); 3635a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii"); 3647b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle); 36504e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 36604e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ); 367fe93582cSAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 368806c64b7SBin Meng prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL); 36904ece4f8SGuenter Roeck qemu_fdt_setprop(fdt, nodename, "clock-names", ethclk_names, 370fe93582cSAnup Patel sizeof(ethclk_names)); 3717b6bb66fSBin Meng qemu_fdt_setprop(fdt, nodename, "local-mac-address", 3727b6bb66fSBin Meng s->soc.gem.conf.macaddr.a, ETH_ALEN); 37304e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 37404e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 375c3a28b5dSBin Meng 376c3a28b5dSBin Meng qemu_fdt_add_subnode(fdt, "/aliases"); 377c3a28b5dSBin Meng qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename); 378c3a28b5dSBin Meng 3795a7f76a3SAlistair Francis g_free(nodename); 3805a7f76a3SAlistair Francis 3815a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0", 38213b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_GEM].base); 3835a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 3847b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle); 38504e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0); 3865a7f76a3SAlistair Francis g_free(nodename); 3875a7f76a3SAlistair Francis 3885f7134d3SBin Meng nodename = g_strdup_printf("/soc/serial@%lx", 38910b43754SAnup Patel (long)memmap[SIFIVE_U_DEV_UART1].base); 39010b43754SAnup Patel qemu_fdt_add_subnode(fdt, nodename); 39110b43754SAnup Patel qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 39210b43754SAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "reg", 39310b43754SAnup Patel 0x0, memmap[SIFIVE_U_DEV_UART1].base, 39410b43754SAnup Patel 0x0, memmap[SIFIVE_U_DEV_UART1].size); 39510b43754SAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 39610b43754SAnup Patel prci_phandle, PRCI_CLK_TLCLK); 39710b43754SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 39810b43754SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART1_IRQ); 39910b43754SAnup Patel 40010b43754SAnup Patel qemu_fdt_setprop_string(fdt, "/aliases", "serial1", nodename); 40110b43754SAnup Patel g_free(nodename); 40210b43754SAnup Patel 40310b43754SAnup Patel nodename = g_strdup_printf("/soc/serial@%lx", 40413b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_UART0].base); 405a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 406a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 407a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 40813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_UART0].base, 40913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_UART0].size); 410806c64b7SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 411806c64b7SBin Meng prci_phandle, PRCI_CLK_TLCLK); 41204e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 41304e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ); 414a7240d1eSMichael Clark 415a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 416a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); 41744e6dcd3SGuenter Roeck qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename); 41844e6dcd3SGuenter Roeck 419a7240d1eSMichael Clark g_free(nodename); 420d5c90cf3SAnup Patel 421d5c90cf3SAnup Patel update_bootargs: 422d5c90cf3SAnup Patel if (cmdline) { 423d5c90cf3SAnup Patel qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 424d5c90cf3SAnup Patel } 425a7240d1eSMichael Clark } 426a7240d1eSMichael Clark 4275133ed17SBin Meng static void sifive_u_machine_reset(void *opaque, int n, int level) 4285133ed17SBin Meng { 4295133ed17SBin Meng /* gpio pin active low triggers reset */ 4305133ed17SBin Meng if (!level) { 4315133ed17SBin Meng qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 4325133ed17SBin Meng } 4335133ed17SBin Meng } 4345133ed17SBin Meng 435523e3464SAlistair Francis static void sifive_u_machine_init(MachineState *machine) 436a7240d1eSMichael Clark { 437a7240d1eSMichael Clark const struct MemmapEntry *memmap = sifive_u_memmap; 438687caef1SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(machine); 4395aec3247SMichael Clark MemoryRegion *system_memory = get_system_memory(); 440a7240d1eSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 4411b3a2308SAlistair Francis MemoryRegion *flash0 = g_new(MemoryRegion, 1); 44213b8c354SEduardo Habkost target_ulong start_addr = memmap[SIFIVE_U_DEV_DRAM].base; 44338bc4e34SAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 4448590f536SAtish Patra uint32_t start_addr_hi32 = 0x00000000; 4455aec3247SMichael Clark int i; 44666b1205bSAtish Patra uint32_t fdt_load_addr; 447dc144fe1SAtish Patra uint64_t kernel_entry; 448a7240d1eSMichael Clark 4492308092bSAlistair Francis /* Initialize SoC */ 4509fc7fc4dSMarkus Armbruster object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_RISCV_U_SOC); 4515325cc34SMarkus Armbruster object_property_set_uint(OBJECT(&s->soc), "serial", s->serial, 4523ca109c3SBin Meng &error_abort); 453099be035SAlistair Francis object_property_set_str(OBJECT(&s->soc), "cpu-type", machine->cpu_type, 454099be035SAlistair Francis &error_abort); 455ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->soc), NULL, &error_abort); 456a7240d1eSMichael Clark 457a7240d1eSMichael Clark /* register RAM */ 458a7240d1eSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram", 459a7240d1eSMichael Clark machine->ram_size, &error_fatal); 46013b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_DRAM].base, 461a7240d1eSMichael Clark main_mem); 462a7240d1eSMichael Clark 4631b3a2308SAlistair Francis /* register QSPI0 Flash */ 4641b3a2308SAlistair Francis memory_region_init_ram(flash0, NULL, "riscv.sifive.u.flash0", 46513b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_FLASH0].size, &error_fatal); 46613b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_FLASH0].base, 4671b3a2308SAlistair Francis flash0); 4681b3a2308SAlistair Francis 4695133ed17SBin Meng /* register gpio-restart */ 4705133ed17SBin Meng qdev_connect_gpio_out(DEVICE(&(s->soc.gpio)), 10, 4715133ed17SBin Meng qemu_allocate_irq(sifive_u_machine_reset, NULL, 0)); 4725133ed17SBin Meng 473a7240d1eSMichael Clark /* create device tree */ 4749f79638eSBin Meng create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline); 475a7240d1eSMichael Clark 47617aad9f2SBin Meng if (s->start_in_flash) { 47717aad9f2SBin Meng /* 47817aad9f2SBin Meng * If start_in_flash property is given, assign s->msel to a value 47917aad9f2SBin Meng * that representing booting from QSPI0 memory-mapped flash. 48017aad9f2SBin Meng * 48117aad9f2SBin Meng * This also means that when both start_in_flash and msel properties 48217aad9f2SBin Meng * are given, start_in_flash takes the precedence over msel. 48317aad9f2SBin Meng * 48417aad9f2SBin Meng * Note this is to keep backward compatibility not to break existing 48517aad9f2SBin Meng * users that use start_in_flash property. 48617aad9f2SBin Meng */ 48717aad9f2SBin Meng s->msel = MSEL_MEMMAP_QSPI0_FLASH; 48817aad9f2SBin Meng } 48917aad9f2SBin Meng 49017aad9f2SBin Meng switch (s->msel) { 49117aad9f2SBin Meng case MSEL_MEMMAP_QSPI0_FLASH: 49213b8c354SEduardo Habkost start_addr = memmap[SIFIVE_U_DEV_FLASH0].base; 49317aad9f2SBin Meng break; 49417aad9f2SBin Meng case MSEL_L2LIM_QSPI0_FLASH: 49517aad9f2SBin Meng case MSEL_L2LIM_QSPI2_SD: 49613b8c354SEduardo Habkost start_addr = memmap[SIFIVE_U_DEV_L2LIM].base; 49717aad9f2SBin Meng break; 49817aad9f2SBin Meng default: 49913b8c354SEduardo Habkost start_addr = memmap[SIFIVE_U_DEV_DRAM].base; 50017aad9f2SBin Meng break; 50117aad9f2SBin Meng } 50217aad9f2SBin Meng 50338bc4e34SAlistair Francis firmware_end_addr = riscv_find_and_load_firmware(machine, BIOS_FILENAME, 50438bc4e34SAlistair Francis start_addr, NULL); 505b3042223SAlistair Francis 506a7240d1eSMichael Clark if (machine->kernel_filename) { 50738bc4e34SAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(machine, 50838bc4e34SAlistair Francis firmware_end_addr); 50938bc4e34SAlistair Francis 51038bc4e34SAlistair Francis kernel_entry = riscv_load_kernel(machine->kernel_filename, 51138bc4e34SAlistair Francis kernel_start_addr, NULL); 5120f8d4462SGuenter Roeck 5130f8d4462SGuenter Roeck if (machine->initrd_filename) { 5140f8d4462SGuenter Roeck hwaddr start; 5150f8d4462SGuenter Roeck hwaddr end = riscv_load_initrd(machine->initrd_filename, 5160f8d4462SGuenter Roeck machine->ram_size, kernel_entry, 5170f8d4462SGuenter Roeck &start); 5189f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", 5190f8d4462SGuenter Roeck "linux,initrd-start", start); 5209f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end", 5210f8d4462SGuenter Roeck end); 5220f8d4462SGuenter Roeck } 523dc144fe1SAtish Patra } else { 524dc144fe1SAtish Patra /* 525dc144fe1SAtish Patra * If dynamic firmware is used, it doesn't know where is the next mode 526dc144fe1SAtish Patra * if kernel argument is not set. 527dc144fe1SAtish Patra */ 528dc144fe1SAtish Patra kernel_entry = 0; 529a7240d1eSMichael Clark } 530a7240d1eSMichael Clark 53166b1205bSAtish Patra /* Compute the fdt load address in dram */ 53213b8c354SEduardo Habkost fdt_load_addr = riscv_load_fdt(memmap[SIFIVE_U_DEV_DRAM].base, 53366b1205bSAtish Patra machine->ram_size, s->fdt); 5348590f536SAtish Patra #if defined(TARGET_RISCV64) 5358590f536SAtish Patra start_addr_hi32 = start_addr >> 32; 5368590f536SAtish Patra #endif 53766b1205bSAtish Patra 538a7240d1eSMichael Clark /* reset vector */ 53966b1205bSAtish Patra uint32_t reset_vec[11] = { 54017aad9f2SBin Meng s->msel, /* MSEL pin state */ 541dc144fe1SAtish Patra 0x00000297, /* 1: auipc t0, %pcrel_hi(fw_dyn) */ 542dc144fe1SAtish Patra 0x02828613, /* addi a2, t0, %pcrel_lo(1b) */ 543a7240d1eSMichael Clark 0xf1402573, /* csrr a0, mhartid */ 544a7240d1eSMichael Clark #if defined(TARGET_RISCV32) 54566b1205bSAtish Patra 0x0202a583, /* lw a1, 32(t0) */ 546a7240d1eSMichael Clark 0x0182a283, /* lw t0, 24(t0) */ 547a7240d1eSMichael Clark #elif defined(TARGET_RISCV64) 54866b1205bSAtish Patra 0x0202b583, /* ld a1, 32(t0) */ 54966b1205bSAtish Patra 0x0182b283, /* ld t0, 24(t0) */ 550a7240d1eSMichael Clark #endif 551a7240d1eSMichael Clark 0x00028067, /* jr t0 */ 552fc41ae23SAlistair Francis start_addr, /* start: .dword */ 5538590f536SAtish Patra start_addr_hi32, 55466b1205bSAtish Patra fdt_load_addr, /* fdt_laddr: .dword */ 55566b1205bSAtish Patra 0x00000000, 556dc144fe1SAtish Patra /* fw_dyn: */ 557a7240d1eSMichael Clark }; 558a7240d1eSMichael Clark 5595aec3247SMichael Clark /* copy in the reset vector in little_endian byte order */ 56066b1205bSAtish Patra for (i = 0; i < ARRAY_SIZE(reset_vec); i++) { 5615aec3247SMichael Clark reset_vec[i] = cpu_to_le32(reset_vec[i]); 5625aec3247SMichael Clark } 5635aec3247SMichael Clark rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 56413b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_MROM].base, &address_space_memory); 565dc144fe1SAtish Patra 566*78936771SAlistair Francis riscv_rom_copy_firmware_info(machine, memmap[SIFIVE_U_DEV_MROM].base, 56713b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_MROM].size, 568dc144fe1SAtish Patra sizeof(reset_vec), kernel_entry); 5692308092bSAlistair Francis } 5702308092bSAlistair Francis 571523e3464SAlistair Francis static bool sifive_u_machine_get_start_in_flash(Object *obj, Error **errp) 572523e3464SAlistair Francis { 573523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 574523e3464SAlistair Francis 575523e3464SAlistair Francis return s->start_in_flash; 576523e3464SAlistair Francis } 577523e3464SAlistair Francis 578523e3464SAlistair Francis static void sifive_u_machine_set_start_in_flash(Object *obj, bool value, Error **errp) 579523e3464SAlistair Francis { 580523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 581523e3464SAlistair Francis 582523e3464SAlistair Francis s->start_in_flash = value; 583523e3464SAlistair Francis } 584523e3464SAlistair Francis 5853e9667cdSBin Meng static void sifive_u_machine_get_uint32_prop(Object *obj, Visitor *v, 5863e9667cdSBin Meng const char *name, void *opaque, 5873e9667cdSBin Meng Error **errp) 5883ca109c3SBin Meng { 5893ca109c3SBin Meng visit_type_uint32(v, name, (uint32_t *)opaque, errp); 5903ca109c3SBin Meng } 5913ca109c3SBin Meng 5923e9667cdSBin Meng static void sifive_u_machine_set_uint32_prop(Object *obj, Visitor *v, 5933e9667cdSBin Meng const char *name, void *opaque, 5943e9667cdSBin Meng Error **errp) 5953ca109c3SBin Meng { 5963ca109c3SBin Meng visit_type_uint32(v, name, (uint32_t *)opaque, errp); 5973ca109c3SBin Meng } 5983ca109c3SBin Meng 599523e3464SAlistair Francis static void sifive_u_machine_instance_init(Object *obj) 600523e3464SAlistair Francis { 601523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 602523e3464SAlistair Francis 603523e3464SAlistair Francis s->start_in_flash = false; 604cfa32630SBin Meng s->msel = 0; 605cfa32630SBin Meng object_property_add(obj, "msel", "uint32", 606cfa32630SBin Meng sifive_u_machine_get_uint32_prop, 607cfa32630SBin Meng sifive_u_machine_set_uint32_prop, NULL, &s->msel); 608cfa32630SBin Meng object_property_set_description(obj, "msel", 609cfa32630SBin Meng "Mode Select (MSEL[3:0]) pin state"); 610cfa32630SBin Meng 6113ca109c3SBin Meng s->serial = OTP_SERIAL; 612d2623129SMarkus Armbruster object_property_add(obj, "serial", "uint32", 6133e9667cdSBin Meng sifive_u_machine_get_uint32_prop, 6143e9667cdSBin Meng sifive_u_machine_set_uint32_prop, NULL, &s->serial); 6157eecec7dSMarkus Armbruster object_property_set_description(obj, "serial", "Board serial number"); 616523e3464SAlistair Francis } 617523e3464SAlistair Francis 618523e3464SAlistair Francis static void sifive_u_machine_class_init(ObjectClass *oc, void *data) 619523e3464SAlistair Francis { 620523e3464SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 621523e3464SAlistair Francis 622523e3464SAlistair Francis mc->desc = "RISC-V Board compatible with SiFive U SDK"; 623523e3464SAlistair Francis mc->init = sifive_u_machine_init; 624523e3464SAlistair Francis mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT; 625523e3464SAlistair Francis mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1; 626099be035SAlistair Francis #if defined(TARGET_RISCV32) 627099be035SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_SIFIVE_U34; 628099be035SAlistair Francis #elif defined(TARGET_RISCV64) 629099be035SAlistair Francis mc->default_cpu_type = TYPE_RISCV_CPU_SIFIVE_U54; 630099be035SAlistair Francis #endif 631523e3464SAlistair Francis mc->default_cpus = mc->min_cpus; 632418b473eSEduardo Habkost 633418b473eSEduardo Habkost object_class_property_add_bool(oc, "start-in-flash", 634418b473eSEduardo Habkost sifive_u_machine_get_start_in_flash, 635418b473eSEduardo Habkost sifive_u_machine_set_start_in_flash); 636418b473eSEduardo Habkost object_class_property_set_description(oc, "start-in-flash", 637418b473eSEduardo Habkost "Set on to tell QEMU's ROM to jump to " 638418b473eSEduardo Habkost "flash. Otherwise QEMU will jump to DRAM " 639418b473eSEduardo Habkost "or L2LIM depending on the msel value"); 640523e3464SAlistair Francis } 641523e3464SAlistair Francis 642523e3464SAlistair Francis static const TypeInfo sifive_u_machine_typeinfo = { 643523e3464SAlistair Francis .name = MACHINE_TYPE_NAME("sifive_u"), 644523e3464SAlistair Francis .parent = TYPE_MACHINE, 645523e3464SAlistair Francis .class_init = sifive_u_machine_class_init, 646523e3464SAlistair Francis .instance_init = sifive_u_machine_instance_init, 647523e3464SAlistair Francis .instance_size = sizeof(SiFiveUState), 648523e3464SAlistair Francis }; 649523e3464SAlistair Francis 650523e3464SAlistair Francis static void sifive_u_machine_init_register_types(void) 651523e3464SAlistair Francis { 652523e3464SAlistair Francis type_register_static(&sifive_u_machine_typeinfo); 653523e3464SAlistair Francis } 654523e3464SAlistair Francis 655523e3464SAlistair Francis type_init(sifive_u_machine_init_register_types) 656523e3464SAlistair Francis 657139177b1SBin Meng static void sifive_u_soc_instance_init(Object *obj) 6582308092bSAlistair Francis { 6592308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(obj); 6602308092bSAlistair Francis 6619fc7fc4dSMarkus Armbruster object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER); 662ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0); 663ecdfe393SBin Meng 664db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus, 66575a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 666ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1); 667ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0); 668ecdfe393SBin Meng qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU); 66973f6ed97SBin Meng qdev_prop_set_uint64(DEVICE(&s->e_cpus), "resetvec", 0x1004); 670ecdfe393SBin Meng 6719fc7fc4dSMarkus Armbruster object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER); 672ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1); 673ecdfe393SBin Meng 674db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus, 67575a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 6765a7f76a3SAlistair Francis 677db873cc5SMarkus Armbruster object_initialize_child(obj, "prci", &s->prci, TYPE_SIFIVE_U_PRCI); 678db873cc5SMarkus Armbruster object_initialize_child(obj, "otp", &s->otp, TYPE_SIFIVE_U_OTP); 679db873cc5SMarkus Armbruster object_initialize_child(obj, "gem", &s->gem, TYPE_CADENCE_GEM); 6808a88b9f5SBin Meng object_initialize_child(obj, "gpio", &s->gpio, TYPE_SIFIVE_GPIO); 681834e027aSBin Meng object_initialize_child(obj, "pdma", &s->dma, TYPE_SIFIVE_PDMA); 6822308092bSAlistair Francis } 6832308092bSAlistair Francis 684139177b1SBin Meng static void sifive_u_soc_realize(DeviceState *dev, Error **errp) 6852308092bSAlistair Francis { 686c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 6872308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(dev); 6882308092bSAlistair Francis const struct MemmapEntry *memmap = sifive_u_memmap; 6892308092bSAlistair Francis MemoryRegion *system_memory = get_system_memory(); 6902308092bSAlistair Francis MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 691a6902ef0SAlistair Francis MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1); 69205446f41SBin Meng char *plic_hart_config; 69305446f41SBin Meng size_t plic_hart_config_len; 6945a7f76a3SAlistair Francis int i; 6955a7f76a3SAlistair Francis NICInfo *nd = &nd_table[0]; 6962308092bSAlistair Francis 697099be035SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1); 698099be035SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1); 699099be035SAlistair Francis qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", s->cpu_type); 700099be035SAlistair Francis qdev_prop_set_uint64(DEVICE(&s->u_cpus), "resetvec", 0x1004); 701099be035SAlistair Francis 702db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_abort); 703db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_abort); 704ecdfe393SBin Meng /* 705ecdfe393SBin Meng * The cluster must be realized after the RISC-V hart array container, 706ecdfe393SBin Meng * as the container's CPU object is only created on realize, and the 707ecdfe393SBin Meng * CPU must exist and have been parented into the cluster before the 708ecdfe393SBin Meng * cluster is realized. 709ecdfe393SBin Meng */ 710ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort); 711ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort); 7122308092bSAlistair Francis 7132308092bSAlistair Francis /* boot rom */ 714414c47d2SPhilippe Mathieu-Daudé memory_region_init_rom(mask_rom, OBJECT(dev), "riscv.sifive.u.mrom", 71513b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_MROM].size, &error_fatal); 71613b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_MROM].base, 7172308092bSAlistair Francis mask_rom); 718a7240d1eSMichael Clark 719a6902ef0SAlistair Francis /* 720a6902ef0SAlistair Francis * Add L2-LIM at reset size. 721a6902ef0SAlistair Francis * This should be reduced in size as the L2 Cache Controller WayEnable 722a6902ef0SAlistair Francis * register is incremented. Unfortunately I don't see a nice (or any) way 723a6902ef0SAlistair Francis * to handle reducing or blocking out the L2 LIM while still allowing it 724a6902ef0SAlistair Francis * be re returned to all enabled after a reset. For the time being, just 725a6902ef0SAlistair Francis * leave it enabled all the time. This won't break anything, but will be 726a6902ef0SAlistair Francis * too generous to misbehaving guests. 727a6902ef0SAlistair Francis */ 728a6902ef0SAlistair Francis memory_region_init_ram(l2lim_mem, NULL, "riscv.sifive.u.l2lim", 72913b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_L2LIM].size, &error_fatal); 73013b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_L2LIM].base, 731a6902ef0SAlistair Francis l2lim_mem); 732a6902ef0SAlistair Francis 73305446f41SBin Meng /* create PLIC hart topology configuration string */ 734c4473127SLike Xu plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) * 735c4473127SLike Xu ms->smp.cpus; 73605446f41SBin Meng plic_hart_config = g_malloc0(plic_hart_config_len); 737c4473127SLike Xu for (i = 0; i < ms->smp.cpus; i++) { 73805446f41SBin Meng if (i != 0) { 739ef965ce2SBin Meng strncat(plic_hart_config, "," SIFIVE_U_PLIC_HART_CONFIG, 74005446f41SBin Meng plic_hart_config_len); 741ef965ce2SBin Meng } else { 742ef965ce2SBin Meng strncat(plic_hart_config, "M", plic_hart_config_len); 743ef965ce2SBin Meng } 74405446f41SBin Meng plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1); 74505446f41SBin Meng } 74605446f41SBin Meng 747a7240d1eSMichael Clark /* MMIO */ 74813b8c354SEduardo Habkost s->plic = sifive_plic_create(memmap[SIFIVE_U_DEV_PLIC].base, 749c9270e10SAnup Patel plic_hart_config, 0, 750a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_SOURCES, 751a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_PRIORITIES, 752a7240d1eSMichael Clark SIFIVE_U_PLIC_PRIORITY_BASE, 753a7240d1eSMichael Clark SIFIVE_U_PLIC_PENDING_BASE, 754a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_BASE, 755a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_STRIDE, 756a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_BASE, 757a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_STRIDE, 75813b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_PLIC].size); 759bb8136dfSPan Nengyuan g_free(plic_hart_config); 76013b8c354SEduardo Habkost sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART0].base, 761647a70a1SAlistair Francis serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ)); 76213b8c354SEduardo Habkost sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART1].base, 763194eef09SMichael Clark serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ)); 76413b8c354SEduardo Habkost sifive_clint_create(memmap[SIFIVE_U_DEV_CLINT].base, 76513b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_CLINT].size, 0, ms->smp.cpus, 766a47ef6e9SBin Meng SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, 767a47ef6e9SBin Meng SIFIVE_CLINT_TIMEBASE_FREQ, false); 7685a7f76a3SAlistair Francis 769cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->prci), errp)) { 770cbe3a8c5SMarkus Armbruster return; 771cbe3a8c5SMarkus Armbruster } 77213b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_DEV_PRCI].base); 773af14c840SBin Meng 7748a88b9f5SBin Meng qdev_prop_set_uint32(DEVICE(&s->gpio), "ngpio", 16); 775cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 776cbe3a8c5SMarkus Armbruster return; 777cbe3a8c5SMarkus Armbruster } 77813b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, memmap[SIFIVE_U_DEV_GPIO].base); 7798a88b9f5SBin Meng 7808a88b9f5SBin Meng /* Pass all GPIOs to the SOC layer so they are available to the board */ 7818a88b9f5SBin Meng qdev_pass_gpios(DEVICE(&s->gpio), dev, NULL); 7828a88b9f5SBin Meng 7838a88b9f5SBin Meng /* Connect GPIO interrupts to the PLIC */ 7848a88b9f5SBin Meng for (i = 0; i < 16; i++) { 7858a88b9f5SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), i, 7868a88b9f5SBin Meng qdev_get_gpio_in(DEVICE(s->plic), 7878a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ0 + i)); 7888a88b9f5SBin Meng } 7898a88b9f5SBin Meng 790834e027aSBin Meng /* PDMA */ 791834e027aSBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp); 79213b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->dma), 0, memmap[SIFIVE_U_DEV_PDMA].base); 793834e027aSBin Meng 794834e027aSBin Meng /* Connect PDMA interrupts to the PLIC */ 795834e027aSBin Meng for (i = 0; i < SIFIVE_PDMA_IRQS; i++) { 796834e027aSBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->dma), i, 797834e027aSBin Meng qdev_get_gpio_in(DEVICE(s->plic), 798834e027aSBin Meng SIFIVE_U_PDMA_IRQ0 + i)); 799834e027aSBin Meng } 800834e027aSBin Meng 801fda5b000SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->otp), "serial", s->serial); 802cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->otp), errp)) { 803cbe3a8c5SMarkus Armbruster return; 804cbe3a8c5SMarkus Armbruster } 80513b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_DEV_OTP].base); 8065461c4feSBin Meng 8077ad36e2eSMarkus Armbruster /* FIXME use qdev NIC properties instead of nd_table[] */ 8085a7f76a3SAlistair Francis if (nd->used) { 8095a7f76a3SAlistair Francis qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 8105a7f76a3SAlistair Francis qdev_set_nic_properties(DEVICE(&s->gem), nd); 8115a7f76a3SAlistair Francis } 8125325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem), "revision", GEM_REVISION, 8135a7f76a3SAlistair Francis &error_abort); 814668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem), errp)) { 8155a7f76a3SAlistair Francis return; 8165a7f76a3SAlistair Francis } 81713b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_DEV_GEM].base); 8185a7f76a3SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0, 8195874f0a7SBin Meng qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_GEM_IRQ)); 8207b6bb66fSBin Meng 8217b6bb66fSBin Meng create_unimplemented_device("riscv.sifive.u.gem-mgmt", 82213b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_GEM_MGMT].base, memmap[SIFIVE_U_DEV_GEM_MGMT].size); 8233eaea6ebSBin Meng 8243eaea6ebSBin Meng create_unimplemented_device("riscv.sifive.u.dmc", 82513b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_DMC].base, memmap[SIFIVE_U_DEV_DMC].size); 8266eaf9cf5SBin Meng 8276eaf9cf5SBin Meng create_unimplemented_device("riscv.sifive.u.l2cc", 82813b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_L2CC].base, memmap[SIFIVE_U_DEV_L2CC].size); 829a7240d1eSMichael Clark } 830a7240d1eSMichael Clark 831139177b1SBin Meng static Property sifive_u_soc_props[] = { 832fda5b000SAlistair Francis DEFINE_PROP_UINT32("serial", SiFiveUSoCState, serial, OTP_SERIAL), 833099be035SAlistair Francis DEFINE_PROP_STRING("cpu-type", SiFiveUSoCState, cpu_type), 834fda5b000SAlistair Francis DEFINE_PROP_END_OF_LIST() 835fda5b000SAlistair Francis }; 836fda5b000SAlistair Francis 837139177b1SBin Meng static void sifive_u_soc_class_init(ObjectClass *oc, void *data) 8382308092bSAlistair Francis { 8392308092bSAlistair Francis DeviceClass *dc = DEVICE_CLASS(oc); 8402308092bSAlistair Francis 841139177b1SBin Meng device_class_set_props(dc, sifive_u_soc_props); 842139177b1SBin Meng dc->realize = sifive_u_soc_realize; 8432308092bSAlistair Francis /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 8442308092bSAlistair Francis dc->user_creatable = false; 8452308092bSAlistair Francis } 8462308092bSAlistair Francis 847139177b1SBin Meng static const TypeInfo sifive_u_soc_type_info = { 8482308092bSAlistair Francis .name = TYPE_RISCV_U_SOC, 8492308092bSAlistair Francis .parent = TYPE_DEVICE, 8502308092bSAlistair Francis .instance_size = sizeof(SiFiveUSoCState), 851139177b1SBin Meng .instance_init = sifive_u_soc_instance_init, 852139177b1SBin Meng .class_init = sifive_u_soc_class_init, 8532308092bSAlistair Francis }; 8542308092bSAlistair Francis 855139177b1SBin Meng static void sifive_u_soc_register_types(void) 8562308092bSAlistair Francis { 857139177b1SBin Meng type_register_static(&sifive_u_soc_type_info); 8582308092bSAlistair Francis } 8592308092bSAlistair Francis 860139177b1SBin Meng type_init(sifive_u_soc_register_types) 861