xref: /openbmc/qemu/hw/riscv/sifive_u.c (revision 60bb5407f02b9d7cf7078ff339cbae961b7e98cc)
1a7240d1eSMichael Clark /*
2a7240d1eSMichael Clark  * QEMU RISC-V Board Compatible with SiFive Freedom U SDK
3a7240d1eSMichael Clark  *
4a7240d1eSMichael Clark  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5a7240d1eSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
67b6bb66fSBin Meng  * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com>
7a7240d1eSMichael Clark  *
8a7240d1eSMichael Clark  * Provides a board compatible with the SiFive Freedom U SDK:
9a7240d1eSMichael Clark  *
10a7240d1eSMichael Clark  * 0) UART
11a7240d1eSMichael Clark  * 1) CLINT (Core Level Interruptor)
12a7240d1eSMichael Clark  * 2) PLIC (Platform Level Interrupt Controller)
13af14c840SBin Meng  * 3) PRCI (Power, Reset, Clock, Interrupt)
148a88b9f5SBin Meng  * 4) GPIO (General Purpose Input/Output Controller)
158a88b9f5SBin Meng  * 5) OTP (One-Time Programmable) memory with stored serial number
168a88b9f5SBin Meng  * 6) GEM (Gigabit Ethernet Controller) and management block
17834e027aSBin Meng  * 7) DMA (Direct Memory Access Controller)
18145b2991SBin Meng  * 8) SPI0 connected to an SPI flash
19722f1352SBin Meng  * 9) SPI2 connected to an SD card
20a7240d1eSMichael Clark  *
21f3d47d58SBin Meng  * This board currently generates devicetree dynamically that indicates at least
22ecdfe393SBin Meng  * two harts and up to five harts.
23a7240d1eSMichael Clark  *
24a7240d1eSMichael Clark  * This program is free software; you can redistribute it and/or modify it
25a7240d1eSMichael Clark  * under the terms and conditions of the GNU General Public License,
26a7240d1eSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
27a7240d1eSMichael Clark  *
28a7240d1eSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
29a7240d1eSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
30a7240d1eSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
31a7240d1eSMichael Clark  * more details.
32a7240d1eSMichael Clark  *
33a7240d1eSMichael Clark  * You should have received a copy of the GNU General Public License along with
34a7240d1eSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
35a7240d1eSMichael Clark  */
36a7240d1eSMichael Clark 
37a7240d1eSMichael Clark #include "qemu/osdep.h"
38a7240d1eSMichael Clark #include "qemu/error-report.h"
39a7240d1eSMichael Clark #include "qapi/error.h"
403ca109c3SBin Meng #include "qapi/visitor.h"
41a7240d1eSMichael Clark #include "hw/boards.h"
425133ed17SBin Meng #include "hw/irq.h"
43a7240d1eSMichael Clark #include "hw/loader.h"
44a7240d1eSMichael Clark #include "hw/sysbus.h"
45a7240d1eSMichael Clark #include "hw/char/serial.h"
46ecdfe393SBin Meng #include "hw/cpu/cluster.h"
477b6bb66fSBin Meng #include "hw/misc/unimp.h"
48145b2991SBin Meng #include "hw/ssi/ssi.h"
49a7240d1eSMichael Clark #include "target/riscv/cpu.h"
50a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h"
51a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h"
520ac24d56SAlistair Francis #include "hw/riscv/boot.h"
53b609b7e3SBin Meng #include "hw/char/sifive_uart.h"
54406fafd5SBin Meng #include "hw/intc/sifive_clint.h"
5584fcf3c1SBin Meng #include "hw/intc/sifive_plic.h"
56a7240d1eSMichael Clark #include "chardev/char.h"
577b6bb66fSBin Meng #include "net/eth.h"
58a7240d1eSMichael Clark #include "sysemu/arch_init.h"
59a7240d1eSMichael Clark #include "sysemu/device_tree.h"
605133ed17SBin Meng #include "sysemu/runstate.h"
6146517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
62a7240d1eSMichael Clark 
635aec3247SMichael Clark #include <libfdt.h>
645aec3247SMichael Clark 
6573261285SBin Meng static const MemMapEntry sifive_u_memmap[] = {
6613b8c354SEduardo Habkost     [SIFIVE_U_DEV_DEBUG] =    {        0x0,      0x100 },
6713b8c354SEduardo Habkost     [SIFIVE_U_DEV_MROM] =     {     0x1000,     0xf000 },
6813b8c354SEduardo Habkost     [SIFIVE_U_DEV_CLINT] =    {  0x2000000,    0x10000 },
6913b8c354SEduardo Habkost     [SIFIVE_U_DEV_L2CC] =     {  0x2010000,     0x1000 },
7013b8c354SEduardo Habkost     [SIFIVE_U_DEV_PDMA] =     {  0x3000000,   0x100000 },
7113b8c354SEduardo Habkost     [SIFIVE_U_DEV_L2LIM] =    {  0x8000000,  0x2000000 },
7213b8c354SEduardo Habkost     [SIFIVE_U_DEV_PLIC] =     {  0xc000000,  0x4000000 },
7313b8c354SEduardo Habkost     [SIFIVE_U_DEV_PRCI] =     { 0x10000000,     0x1000 },
7413b8c354SEduardo Habkost     [SIFIVE_U_DEV_UART0] =    { 0x10010000,     0x1000 },
7513b8c354SEduardo Habkost     [SIFIVE_U_DEV_UART1] =    { 0x10011000,     0x1000 },
76145b2991SBin Meng     [SIFIVE_U_DEV_QSPI0] =    { 0x10040000,     0x1000 },
77722f1352SBin Meng     [SIFIVE_U_DEV_QSPI2] =    { 0x10050000,     0x1000 },
7813b8c354SEduardo Habkost     [SIFIVE_U_DEV_GPIO] =     { 0x10060000,     0x1000 },
7913b8c354SEduardo Habkost     [SIFIVE_U_DEV_OTP] =      { 0x10070000,     0x1000 },
8013b8c354SEduardo Habkost     [SIFIVE_U_DEV_GEM] =      { 0x10090000,     0x2000 },
8113b8c354SEduardo Habkost     [SIFIVE_U_DEV_GEM_MGMT] = { 0x100a0000,     0x1000 },
8213b8c354SEduardo Habkost     [SIFIVE_U_DEV_DMC] =      { 0x100b0000,    0x10000 },
8313b8c354SEduardo Habkost     [SIFIVE_U_DEV_FLASH0] =   { 0x20000000, 0x10000000 },
8413b8c354SEduardo Habkost     [SIFIVE_U_DEV_DRAM] =     { 0x80000000,        0x0 },
85a7240d1eSMichael Clark };
86a7240d1eSMichael Clark 
875461c4feSBin Meng #define OTP_SERIAL          1
885a7f76a3SAlistair Francis #define GEM_REVISION        0x10070109
895a7f76a3SAlistair Francis 
9073261285SBin Meng static void create_fdt(SiFiveUState *s, const MemMapEntry *memmap,
912206ffa6SAlistair Francis                        uint64_t mem_size, const char *cmdline, bool is_32_bit)
92a7240d1eSMichael Clark {
93ecdfe393SBin Meng     MachineState *ms = MACHINE(qdev_get_machine());
94a7240d1eSMichael Clark     void *fdt;
95a7240d1eSMichael Clark     int cpu;
96a7240d1eSMichael Clark     uint32_t *cells;
97a7240d1eSMichael Clark     char *nodename;
985133ed17SBin Meng     uint32_t plic_phandle, prci_phandle, gpio_phandle, phandle = 1;
997b6bb66fSBin Meng     uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle;
100cb53b283SBin Meng     static const char * const ethclk_names[2] = { "pclk", "hclk" };
1017cfbb17fSBin Meng     static const char * const clint_compat[2] = {
1027cfbb17fSBin Meng         "sifive,clint0", "riscv,clint0"
1037cfbb17fSBin Meng     };
104*60bb5407SBin Meng     static const char * const plic_compat[2] = {
105*60bb5407SBin Meng         "sifive,plic-1.0.0", "riscv,plic0"
106*60bb5407SBin Meng     };
107a7240d1eSMichael Clark 
108f2ce39b4SPaolo Bonzini     if (ms->dtb) {
109f2ce39b4SPaolo Bonzini         fdt = s->fdt = load_device_tree(ms->dtb, &s->fdt_size);
110d5c90cf3SAnup Patel         if (!fdt) {
111d5c90cf3SAnup Patel             error_report("load_device_tree() failed");
112d5c90cf3SAnup Patel             exit(1);
113d5c90cf3SAnup Patel         }
114d5c90cf3SAnup Patel         goto update_bootargs;
115d5c90cf3SAnup Patel     } else {
116a7240d1eSMichael Clark         fdt = s->fdt = create_device_tree(&s->fdt_size);
117a7240d1eSMichael Clark         if (!fdt) {
118a7240d1eSMichael Clark             error_report("create_device_tree() failed");
119a7240d1eSMichael Clark             exit(1);
120a7240d1eSMichael Clark         }
121d5c90cf3SAnup Patel     }
122a7240d1eSMichael Clark 
123d372e748SBin Meng     qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00");
124d372e748SBin Meng     qemu_fdt_setprop_string(fdt, "/", "compatible",
125d372e748SBin Meng                             "sifive,hifive-unleashed-a00");
126a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
127a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
128a7240d1eSMichael Clark 
129a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
130a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
1312a1a6f6dSAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
132a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
133a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
134a7240d1eSMichael Clark 
135e1724d09SBin Meng     hfclk_phandle = phandle++;
136e1724d09SBin Meng     nodename = g_strdup_printf("/hfclk");
137e1724d09SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
138e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle);
139e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk");
140e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
141e1724d09SBin Meng         SIFIVE_U_HFCLK_FREQ);
142e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
143e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
144e1724d09SBin Meng     g_free(nodename);
145e1724d09SBin Meng 
146e1724d09SBin Meng     rtcclk_phandle = phandle++;
147e1724d09SBin Meng     nodename = g_strdup_printf("/rtcclk");
148e1724d09SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
149e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle);
150e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk");
151e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
152e1724d09SBin Meng         SIFIVE_U_RTCCLK_FREQ);
153e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
154e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
155e1724d09SBin Meng     g_free(nodename);
156e1724d09SBin Meng 
157a7240d1eSMichael Clark     nodename = g_strdup_printf("/memory@%lx",
15813b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_DRAM].base);
159a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
160a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
16113b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_DRAM].base >> 32, memmap[SIFIVE_U_DEV_DRAM].base,
162a7240d1eSMichael Clark         mem_size >> 32, mem_size);
163a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
164a7240d1eSMichael Clark     g_free(nodename);
165a7240d1eSMichael Clark 
166a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
1672a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
1682a8756edSMichael Clark         SIFIVE_CLINT_TIMEBASE_FREQ);
169a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
170a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
171a7240d1eSMichael Clark 
172ecdfe393SBin Meng     for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) {
173382cb439SBin Meng         int cpu_phandle = phandle++;
174a7240d1eSMichael Clark         nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
175a7240d1eSMichael Clark         char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
176ecdfe393SBin Meng         char *isa;
177a7240d1eSMichael Clark         qemu_fdt_add_subnode(fdt, nodename);
178ecdfe393SBin Meng         /* cpu 0 is the management hart that does not have mmu */
179ecdfe393SBin Meng         if (cpu != 0) {
1802206ffa6SAlistair Francis             if (is_32_bit) {
181e883e992SBin Meng                 qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32");
1822206ffa6SAlistair Francis             } else {
183a7240d1eSMichael Clark                 qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
1842206ffa6SAlistair Francis             }
185ecdfe393SBin Meng             isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]);
186ecdfe393SBin Meng         } else {
187ecdfe393SBin Meng             isa = riscv_isa_string(&s->soc.e_cpus.harts[0]);
188ecdfe393SBin Meng         }
189a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
190a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
191a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "status", "okay");
192a7240d1eSMichael Clark         qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
193a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu");
194a7240d1eSMichael Clark         qemu_fdt_add_subnode(fdt, intc);
195382cb439SBin Meng         qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle);
196a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc");
197a7240d1eSMichael Clark         qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0);
198a7240d1eSMichael Clark         qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1);
199a7240d1eSMichael Clark         g_free(isa);
200a7240d1eSMichael Clark         g_free(intc);
201a7240d1eSMichael Clark         g_free(nodename);
202a7240d1eSMichael Clark     }
203a7240d1eSMichael Clark 
204ecdfe393SBin Meng     cells =  g_new0(uint32_t, ms->smp.cpus * 4);
205ecdfe393SBin Meng     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
206a7240d1eSMichael Clark         nodename =
207a7240d1eSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
208a7240d1eSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
209a7240d1eSMichael Clark         cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
210a7240d1eSMichael Clark         cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
211a7240d1eSMichael Clark         cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
212a7240d1eSMichael Clark         cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
213a7240d1eSMichael Clark         g_free(nodename);
214a7240d1eSMichael Clark     }
215a7240d1eSMichael Clark     nodename = g_strdup_printf("/soc/clint@%lx",
21613b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_CLINT].base);
217a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
2187cfbb17fSBin Meng     qemu_fdt_setprop_string_array(fdt, nodename, "compatible",
2197cfbb17fSBin Meng         (char **)&clint_compat, ARRAY_SIZE(clint_compat));
220a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
22113b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_CLINT].base,
22213b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_CLINT].size);
223a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
224ecdfe393SBin Meng         cells, ms->smp.cpus * sizeof(uint32_t) * 4);
225a7240d1eSMichael Clark     g_free(cells);
226a7240d1eSMichael Clark     g_free(nodename);
227a7240d1eSMichael Clark 
228ea85f27dSBin Meng     nodename = g_strdup_printf("/soc/otp@%lx",
22913b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_OTP].base);
230ea85f27dSBin Meng     qemu_fdt_add_subnode(fdt, nodename);
231ea85f27dSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "fuse-count", SIFIVE_U_OTP_REG_SIZE);
232ea85f27dSBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
23313b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_OTP].base,
23413b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_OTP].size);
235ea85f27dSBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
236ea85f27dSBin Meng         "sifive,fu540-c000-otp");
237ea85f27dSBin Meng     g_free(nodename);
238ea85f27dSBin Meng 
239af14c840SBin Meng     prci_phandle = phandle++;
240af14c840SBin Meng     nodename = g_strdup_printf("/soc/clock-controller@%lx",
24113b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_PRCI].base);
242af14c840SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
243af14c840SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle);
244af14c840SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1);
245af14c840SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
246af14c840SBin Meng         hfclk_phandle, rtcclk_phandle);
247af14c840SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
24813b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PRCI].base,
24913b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PRCI].size);
250af14c840SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
251af14c840SBin Meng         "sifive,fu540-c000-prci");
252af14c840SBin Meng     g_free(nodename);
253af14c840SBin Meng 
254382cb439SBin Meng     plic_phandle = phandle++;
255ecdfe393SBin Meng     cells =  g_new0(uint32_t, ms->smp.cpus * 4 - 2);
256ecdfe393SBin Meng     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
257a7240d1eSMichael Clark         nodename =
258a7240d1eSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
259a7240d1eSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
260ecdfe393SBin Meng         /* cpu 0 is the management hart that does not have S-mode */
261ecdfe393SBin Meng         if (cpu == 0) {
262ecdfe393SBin Meng             cells[0] = cpu_to_be32(intc_phandle);
263ecdfe393SBin Meng             cells[1] = cpu_to_be32(IRQ_M_EXT);
264ecdfe393SBin Meng         } else {
265ecdfe393SBin Meng             cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle);
266ecdfe393SBin Meng             cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT);
267a7240d1eSMichael Clark             cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
268ecdfe393SBin Meng             cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT);
269ecdfe393SBin Meng         }
270a7240d1eSMichael Clark         g_free(nodename);
271a7240d1eSMichael Clark     }
272a7240d1eSMichael Clark     nodename = g_strdup_printf("/soc/interrupt-controller@%lx",
27313b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_PLIC].base);
274a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
275a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1);
276*60bb5407SBin Meng     qemu_fdt_setprop_string_array(fdt, nodename, "compatible",
277*60bb5407SBin Meng         (char **)&plic_compat, ARRAY_SIZE(plic_compat));
278a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
279a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
280ecdfe393SBin Meng         cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t));
281a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
28213b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PLIC].base,
28313b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PLIC].size);
28498ceee7fSAlistair Francis     qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35);
28504e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle);
286a7240d1eSMichael Clark     plic_phandle = qemu_fdt_get_phandle(fdt, nodename);
287a7240d1eSMichael Clark     g_free(cells);
288a7240d1eSMichael Clark     g_free(nodename);
289a7240d1eSMichael Clark 
2905133ed17SBin Meng     gpio_phandle = phandle++;
2918a88b9f5SBin Meng     nodename = g_strdup_printf("/soc/gpio@%lx",
29213b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_GPIO].base);
2938a88b9f5SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
2945133ed17SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", gpio_phandle);
2958a88b9f5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
2968a88b9f5SBin Meng         prci_phandle, PRCI_CLK_TLCLK);
2978a88b9f5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 2);
2988a88b9f5SBin Meng     qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
2998a88b9f5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#gpio-cells", 2);
3008a88b9f5SBin Meng     qemu_fdt_setprop(fdt, nodename, "gpio-controller", NULL, 0);
3018a88b9f5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
30213b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GPIO].base,
30313b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GPIO].size);
3048a88b9f5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_GPIO_IRQ0,
3058a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ1, SIFIVE_U_GPIO_IRQ2, SIFIVE_U_GPIO_IRQ3,
3068a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ4, SIFIVE_U_GPIO_IRQ5, SIFIVE_U_GPIO_IRQ6,
3078a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ7, SIFIVE_U_GPIO_IRQ8, SIFIVE_U_GPIO_IRQ9,
3088a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ10, SIFIVE_U_GPIO_IRQ11, SIFIVE_U_GPIO_IRQ12,
3098a88b9f5SBin Meng         SIFIVE_U_GPIO_IRQ13, SIFIVE_U_GPIO_IRQ14, SIFIVE_U_GPIO_IRQ15);
3108a88b9f5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
3118a88b9f5SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,gpio0");
3128a88b9f5SBin Meng     g_free(nodename);
3138a88b9f5SBin Meng 
3145133ed17SBin Meng     nodename = g_strdup_printf("/gpio-restart");
3155133ed17SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
3165133ed17SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "gpios", gpio_phandle, 10, 1);
3175133ed17SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "gpio-restart");
3185133ed17SBin Meng     g_free(nodename);
3195133ed17SBin Meng 
320834e027aSBin Meng     nodename = g_strdup_printf("/soc/dma@%lx",
32113b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_PDMA].base);
322834e027aSBin Meng     qemu_fdt_add_subnode(fdt, nodename);
323834e027aSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#dma-cells", 1);
324834e027aSBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "interrupts",
325834e027aSBin Meng         SIFIVE_U_PDMA_IRQ0, SIFIVE_U_PDMA_IRQ1, SIFIVE_U_PDMA_IRQ2,
326834e027aSBin Meng         SIFIVE_U_PDMA_IRQ3, SIFIVE_U_PDMA_IRQ4, SIFIVE_U_PDMA_IRQ5,
327834e027aSBin Meng         SIFIVE_U_PDMA_IRQ6, SIFIVE_U_PDMA_IRQ7);
328834e027aSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
329834e027aSBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
33013b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PDMA].base,
33113b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_PDMA].size);
332834e027aSBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
333834e027aSBin Meng                             "sifive,fu540-c000-pdma");
334834e027aSBin Meng     g_free(nodename);
335834e027aSBin Meng 
3366eaf9cf5SBin Meng     nodename = g_strdup_printf("/soc/cache-controller@%lx",
33713b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_L2CC].base);
3386eaf9cf5SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
3396eaf9cf5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
34013b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_L2CC].base,
34113b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_L2CC].size);
3426eaf9cf5SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "interrupts",
3436eaf9cf5SBin Meng         SIFIVE_U_L2CC_IRQ0, SIFIVE_U_L2CC_IRQ1, SIFIVE_U_L2CC_IRQ2);
3446eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
3456eaf9cf5SBin Meng     qemu_fdt_setprop(fdt, nodename, "cache-unified", NULL, 0);
3466eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "cache-size", 2097152);
3476eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "cache-sets", 1024);
3486eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "cache-level", 2);
3496eaf9cf5SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "cache-block-size", 64);
3506eaf9cf5SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
3516eaf9cf5SBin Meng                             "sifive,fu540-c000-ccache");
3526eaf9cf5SBin Meng     g_free(nodename);
3536eaf9cf5SBin Meng 
354145b2991SBin Meng     nodename = g_strdup_printf("/soc/spi@%lx",
355722f1352SBin Meng         (long)memmap[SIFIVE_U_DEV_QSPI2].base);
356722f1352SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
357722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0);
358722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1);
359722f1352SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
360722f1352SBin Meng         prci_phandle, PRCI_CLK_TLCLK);
361722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI2_IRQ);
362722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
363722f1352SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
364722f1352SBin Meng         0x0, memmap[SIFIVE_U_DEV_QSPI2].base,
365722f1352SBin Meng         0x0, memmap[SIFIVE_U_DEV_QSPI2].size);
366722f1352SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0");
367722f1352SBin Meng     g_free(nodename);
368722f1352SBin Meng 
369722f1352SBin Meng     nodename = g_strdup_printf("/soc/spi@%lx/mmc@0",
370722f1352SBin Meng         (long)memmap[SIFIVE_U_DEV_QSPI2].base);
371722f1352SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
372722f1352SBin Meng     qemu_fdt_setprop(fdt, nodename, "disable-wp", NULL, 0);
373722f1352SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "voltage-ranges", 3300, 3300);
374722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 20000000);
375722f1352SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "reg", 0);
376722f1352SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "mmc-spi-slot");
377722f1352SBin Meng     g_free(nodename);
378722f1352SBin Meng 
379722f1352SBin Meng     nodename = g_strdup_printf("/soc/spi@%lx",
380145b2991SBin Meng         (long)memmap[SIFIVE_U_DEV_QSPI0].base);
381145b2991SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
382145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0);
383145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1);
384145b2991SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
385145b2991SBin Meng         prci_phandle, PRCI_CLK_TLCLK);
386145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI0_IRQ);
387145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
388145b2991SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
389145b2991SBin Meng         0x0, memmap[SIFIVE_U_DEV_QSPI0].base,
390145b2991SBin Meng         0x0, memmap[SIFIVE_U_DEV_QSPI0].size);
391145b2991SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0");
392145b2991SBin Meng     g_free(nodename);
393145b2991SBin Meng 
394145b2991SBin Meng     nodename = g_strdup_printf("/soc/spi@%lx/flash@0",
395145b2991SBin Meng         (long)memmap[SIFIVE_U_DEV_QSPI0].base);
396145b2991SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
397145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "spi-rx-bus-width", 4);
398145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "spi-tx-bus-width", 4);
399145b2991SBin Meng     qemu_fdt_setprop(fdt, nodename, "m25p,fast-read", NULL, 0);
400145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 50000000);
401145b2991SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "reg", 0);
402145b2991SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "jedec,spi-nor");
403145b2991SBin Meng     g_free(nodename);
404145b2991SBin Meng 
4057b6bb66fSBin Meng     phy_phandle = phandle++;
4065a7f76a3SAlistair Francis     nodename = g_strdup_printf("/soc/ethernet@%lx",
40713b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_GEM].base);
4085a7f76a3SAlistair Francis     qemu_fdt_add_subnode(fdt, nodename);
4097b6bb66fSBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
4107b6bb66fSBin Meng         "sifive,fu540-c000-gem");
4115a7f76a3SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "reg",
41213b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GEM].base,
41313b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GEM].size,
41413b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].base,
41513b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].size);
4165a7f76a3SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control");
4175a7f76a3SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii");
4187b6bb66fSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle);
41904e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
42004e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ);
421fe93582cSAnup Patel     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
422806c64b7SBin Meng         prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL);
423cb53b283SBin Meng     qemu_fdt_setprop_string_array(fdt, nodename, "clock-names",
424cb53b283SBin Meng         (char **)&ethclk_names, ARRAY_SIZE(ethclk_names));
4257b6bb66fSBin Meng     qemu_fdt_setprop(fdt, nodename, "local-mac-address",
4267b6bb66fSBin Meng         s->soc.gem.conf.macaddr.a, ETH_ALEN);
42704e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1);
42804e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0);
429c3a28b5dSBin Meng 
430c3a28b5dSBin Meng     qemu_fdt_add_subnode(fdt, "/aliases");
431c3a28b5dSBin Meng     qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename);
432c3a28b5dSBin Meng 
4335a7f76a3SAlistair Francis     g_free(nodename);
4345a7f76a3SAlistair Francis 
4355a7f76a3SAlistair Francis     nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0",
43613b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_GEM].base);
4375a7f76a3SAlistair Francis     qemu_fdt_add_subnode(fdt, nodename);
4387b6bb66fSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle);
43904e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0);
4405a7f76a3SAlistair Francis     g_free(nodename);
4415a7f76a3SAlistair Francis 
4425f7134d3SBin Meng     nodename = g_strdup_printf("/soc/serial@%lx",
44310b43754SAnup Patel         (long)memmap[SIFIVE_U_DEV_UART1].base);
44410b43754SAnup Patel     qemu_fdt_add_subnode(fdt, nodename);
44510b43754SAnup Patel     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0");
44610b43754SAnup Patel     qemu_fdt_setprop_cells(fdt, nodename, "reg",
44710b43754SAnup Patel         0x0, memmap[SIFIVE_U_DEV_UART1].base,
44810b43754SAnup Patel         0x0, memmap[SIFIVE_U_DEV_UART1].size);
44910b43754SAnup Patel     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
45010b43754SAnup Patel         prci_phandle, PRCI_CLK_TLCLK);
45110b43754SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
45210b43754SAnup Patel     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART1_IRQ);
45310b43754SAnup Patel 
45410b43754SAnup Patel     qemu_fdt_setprop_string(fdt, "/aliases", "serial1", nodename);
45510b43754SAnup Patel     g_free(nodename);
45610b43754SAnup Patel 
45710b43754SAnup Patel     nodename = g_strdup_printf("/soc/serial@%lx",
45813b8c354SEduardo Habkost         (long)memmap[SIFIVE_U_DEV_UART0].base);
459a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
460a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0");
461a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
46213b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_UART0].base,
46313b8c354SEduardo Habkost         0x0, memmap[SIFIVE_U_DEV_UART0].size);
464806c64b7SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
465806c64b7SBin Meng         prci_phandle, PRCI_CLK_TLCLK);
46604e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
46704e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ);
468a7240d1eSMichael Clark 
469a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, "/chosen");
470a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename);
47144e6dcd3SGuenter Roeck     qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename);
47244e6dcd3SGuenter Roeck 
473a7240d1eSMichael Clark     g_free(nodename);
474d5c90cf3SAnup Patel 
475d5c90cf3SAnup Patel update_bootargs:
476d5c90cf3SAnup Patel     if (cmdline) {
477d5c90cf3SAnup Patel         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
478d5c90cf3SAnup Patel     }
479a7240d1eSMichael Clark }
480a7240d1eSMichael Clark 
4815133ed17SBin Meng static void sifive_u_machine_reset(void *opaque, int n, int level)
4825133ed17SBin Meng {
4835133ed17SBin Meng     /* gpio pin active low triggers reset */
4845133ed17SBin Meng     if (!level) {
4855133ed17SBin Meng         qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
4865133ed17SBin Meng     }
4875133ed17SBin Meng }
4885133ed17SBin Meng 
489523e3464SAlistair Francis static void sifive_u_machine_init(MachineState *machine)
490a7240d1eSMichael Clark {
49173261285SBin Meng     const MemMapEntry *memmap = sifive_u_memmap;
492687caef1SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(machine);
4935aec3247SMichael Clark     MemoryRegion *system_memory = get_system_memory();
494a7240d1eSMichael Clark     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
4951b3a2308SAlistair Francis     MemoryRegion *flash0 = g_new(MemoryRegion, 1);
49613b8c354SEduardo Habkost     target_ulong start_addr = memmap[SIFIVE_U_DEV_DRAM].base;
49738bc4e34SAlistair Francis     target_ulong firmware_end_addr, kernel_start_addr;
4988590f536SAtish Patra     uint32_t start_addr_hi32 = 0x00000000;
4995aec3247SMichael Clark     int i;
50066b1205bSAtish Patra     uint32_t fdt_load_addr;
501dc144fe1SAtish Patra     uint64_t kernel_entry;
502145b2991SBin Meng     DriveInfo *dinfo;
503722f1352SBin Meng     DeviceState *flash_dev, *sd_dev;
504722f1352SBin Meng     qemu_irq flash_cs, sd_cs;
505a7240d1eSMichael Clark 
5062308092bSAlistair Francis     /* Initialize SoC */
5079fc7fc4dSMarkus Armbruster     object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_RISCV_U_SOC);
5085325cc34SMarkus Armbruster     object_property_set_uint(OBJECT(&s->soc), "serial", s->serial,
5093ca109c3SBin Meng                              &error_abort);
510099be035SAlistair Francis     object_property_set_str(OBJECT(&s->soc), "cpu-type", machine->cpu_type,
511099be035SAlistair Francis                              &error_abort);
512ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->soc), NULL, &error_abort);
513a7240d1eSMichael Clark 
514a7240d1eSMichael Clark     /* register RAM */
515a7240d1eSMichael Clark     memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram",
516a7240d1eSMichael Clark                            machine->ram_size, &error_fatal);
51713b8c354SEduardo Habkost     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_DRAM].base,
518a7240d1eSMichael Clark                                 main_mem);
519a7240d1eSMichael Clark 
5201b3a2308SAlistair Francis     /* register QSPI0 Flash */
5211b3a2308SAlistair Francis     memory_region_init_ram(flash0, NULL, "riscv.sifive.u.flash0",
52213b8c354SEduardo Habkost                            memmap[SIFIVE_U_DEV_FLASH0].size, &error_fatal);
52313b8c354SEduardo Habkost     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_FLASH0].base,
5241b3a2308SAlistair Francis                                 flash0);
5251b3a2308SAlistair Francis 
5265133ed17SBin Meng     /* register gpio-restart */
5275133ed17SBin Meng     qdev_connect_gpio_out(DEVICE(&(s->soc.gpio)), 10,
5285133ed17SBin Meng                           qemu_allocate_irq(sifive_u_machine_reset, NULL, 0));
5295133ed17SBin Meng 
530a7240d1eSMichael Clark     /* create device tree */
5312206ffa6SAlistair Francis     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline,
532a8259b53SAlistair Francis                riscv_is_32bit(&s->soc.u_cpus));
533a7240d1eSMichael Clark 
53417aad9f2SBin Meng     if (s->start_in_flash) {
53517aad9f2SBin Meng         /*
53617aad9f2SBin Meng          * If start_in_flash property is given, assign s->msel to a value
53717aad9f2SBin Meng          * that representing booting from QSPI0 memory-mapped flash.
53817aad9f2SBin Meng          *
53917aad9f2SBin Meng          * This also means that when both start_in_flash and msel properties
54017aad9f2SBin Meng          * are given, start_in_flash takes the precedence over msel.
54117aad9f2SBin Meng          *
54217aad9f2SBin Meng          * Note this is to keep backward compatibility not to break existing
54317aad9f2SBin Meng          * users that use start_in_flash property.
54417aad9f2SBin Meng          */
54517aad9f2SBin Meng         s->msel = MSEL_MEMMAP_QSPI0_FLASH;
54617aad9f2SBin Meng     }
54717aad9f2SBin Meng 
54817aad9f2SBin Meng     switch (s->msel) {
54917aad9f2SBin Meng     case MSEL_MEMMAP_QSPI0_FLASH:
55013b8c354SEduardo Habkost         start_addr = memmap[SIFIVE_U_DEV_FLASH0].base;
55117aad9f2SBin Meng         break;
55217aad9f2SBin Meng     case MSEL_L2LIM_QSPI0_FLASH:
55317aad9f2SBin Meng     case MSEL_L2LIM_QSPI2_SD:
55413b8c354SEduardo Habkost         start_addr = memmap[SIFIVE_U_DEV_L2LIM].base;
55517aad9f2SBin Meng         break;
55617aad9f2SBin Meng     default:
55713b8c354SEduardo Habkost         start_addr = memmap[SIFIVE_U_DEV_DRAM].base;
55817aad9f2SBin Meng         break;
55917aad9f2SBin Meng     }
56017aad9f2SBin Meng 
561a8259b53SAlistair Francis     if (riscv_is_32bit(&s->soc.u_cpus)) {
5622206ffa6SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
5632206ffa6SAlistair Francis                                     "opensbi-riscv32-generic-fw_dynamic.bin",
56438bc4e34SAlistair Francis                                     start_addr, NULL);
5652206ffa6SAlistair Francis     } else {
5662206ffa6SAlistair Francis         firmware_end_addr = riscv_find_and_load_firmware(machine,
5672206ffa6SAlistair Francis                                     "opensbi-riscv64-generic-fw_dynamic.bin",
5682206ffa6SAlistair Francis                                     start_addr, NULL);
5692206ffa6SAlistair Francis     }
570b3042223SAlistair Francis 
571a7240d1eSMichael Clark     if (machine->kernel_filename) {
572a8259b53SAlistair Francis         kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc.u_cpus,
57338bc4e34SAlistair Francis                                                          firmware_end_addr);
57438bc4e34SAlistair Francis 
57538bc4e34SAlistair Francis         kernel_entry = riscv_load_kernel(machine->kernel_filename,
57638bc4e34SAlistair Francis                                          kernel_start_addr, NULL);
5770f8d4462SGuenter Roeck 
5780f8d4462SGuenter Roeck         if (machine->initrd_filename) {
5790f8d4462SGuenter Roeck             hwaddr start;
5800f8d4462SGuenter Roeck             hwaddr end = riscv_load_initrd(machine->initrd_filename,
5810f8d4462SGuenter Roeck                                            machine->ram_size, kernel_entry,
5820f8d4462SGuenter Roeck                                            &start);
5839f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen",
5840f8d4462SGuenter Roeck                                   "linux,initrd-start", start);
5859f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
5860f8d4462SGuenter Roeck                                   end);
5870f8d4462SGuenter Roeck         }
588dc144fe1SAtish Patra     } else {
589dc144fe1SAtish Patra        /*
590dc144fe1SAtish Patra         * If dynamic firmware is used, it doesn't know where is the next mode
591dc144fe1SAtish Patra         * if kernel argument is not set.
592dc144fe1SAtish Patra         */
593dc144fe1SAtish Patra         kernel_entry = 0;
594a7240d1eSMichael Clark     }
595a7240d1eSMichael Clark 
59666b1205bSAtish Patra     /* Compute the fdt load address in dram */
59713b8c354SEduardo Habkost     fdt_load_addr = riscv_load_fdt(memmap[SIFIVE_U_DEV_DRAM].base,
59866b1205bSAtish Patra                                    machine->ram_size, s->fdt);
599a8259b53SAlistair Francis     if (!riscv_is_32bit(&s->soc.u_cpus)) {
6002206ffa6SAlistair Francis         start_addr_hi32 = (uint64_t)start_addr >> 32;
6012206ffa6SAlistair Francis     }
60266b1205bSAtish Patra 
603a7240d1eSMichael Clark     /* reset vector */
60466b1205bSAtish Patra     uint32_t reset_vec[11] = {
60517aad9f2SBin Meng         s->msel,                       /* MSEL pin state */
606dc144fe1SAtish Patra         0x00000297,                    /* 1:  auipc  t0, %pcrel_hi(fw_dyn) */
607dc144fe1SAtish Patra         0x02828613,                    /*     addi   a2, t0, %pcrel_lo(1b) */
608a7240d1eSMichael Clark         0xf1402573,                    /*     csrr   a0, mhartid  */
6092206ffa6SAlistair Francis         0,
6102206ffa6SAlistair Francis         0,
611a7240d1eSMichael Clark         0x00028067,                    /*     jr     t0 */
612fc41ae23SAlistair Francis         start_addr,                    /* start: .dword */
6138590f536SAtish Patra         start_addr_hi32,
61466b1205bSAtish Patra         fdt_load_addr,                 /* fdt_laddr: .dword */
61566b1205bSAtish Patra         0x00000000,
616dc144fe1SAtish Patra                                        /* fw_dyn: */
617a7240d1eSMichael Clark     };
618a8259b53SAlistair Francis     if (riscv_is_32bit(&s->soc.u_cpus)) {
6192206ffa6SAlistair Francis         reset_vec[4] = 0x0202a583;     /*     lw     a1, 32(t0) */
6202206ffa6SAlistair Francis         reset_vec[5] = 0x0182a283;     /*     lw     t0, 24(t0) */
6212206ffa6SAlistair Francis     } else {
6222206ffa6SAlistair Francis         reset_vec[4] = 0x0202b583;     /*     ld     a1, 32(t0) */
6232206ffa6SAlistair Francis         reset_vec[5] = 0x0182b283;     /*     ld     t0, 24(t0) */
6242206ffa6SAlistair Francis     }
6252206ffa6SAlistair Francis 
626a7240d1eSMichael Clark 
6275aec3247SMichael Clark     /* copy in the reset vector in little_endian byte order */
62866b1205bSAtish Patra     for (i = 0; i < ARRAY_SIZE(reset_vec); i++) {
6295aec3247SMichael Clark         reset_vec[i] = cpu_to_le32(reset_vec[i]);
6305aec3247SMichael Clark     }
6315aec3247SMichael Clark     rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec),
63213b8c354SEduardo Habkost                           memmap[SIFIVE_U_DEV_MROM].base, &address_space_memory);
633dc144fe1SAtish Patra 
63478936771SAlistair Francis     riscv_rom_copy_firmware_info(machine, memmap[SIFIVE_U_DEV_MROM].base,
63513b8c354SEduardo Habkost                                  memmap[SIFIVE_U_DEV_MROM].size,
636dc144fe1SAtish Patra                                  sizeof(reset_vec), kernel_entry);
637145b2991SBin Meng 
638145b2991SBin Meng     /* Connect an SPI flash to SPI0 */
639145b2991SBin Meng     flash_dev = qdev_new("is25wp256");
640145b2991SBin Meng     dinfo = drive_get_next(IF_MTD);
641145b2991SBin Meng     if (dinfo) {
642145b2991SBin Meng         qdev_prop_set_drive_err(flash_dev, "drive",
643145b2991SBin Meng                                 blk_by_legacy_dinfo(dinfo),
644145b2991SBin Meng                                 &error_fatal);
645145b2991SBin Meng     }
646145b2991SBin Meng     qdev_realize_and_unref(flash_dev, BUS(s->soc.spi0.spi), &error_fatal);
647145b2991SBin Meng 
648145b2991SBin Meng     flash_cs = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0);
649145b2991SBin Meng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi0), 1, flash_cs);
650722f1352SBin Meng 
651722f1352SBin Meng     /* Connect an SD card to SPI2 */
652722f1352SBin Meng     sd_dev = ssi_create_peripheral(s->soc.spi2.spi, "ssi-sd");
653722f1352SBin Meng 
654722f1352SBin Meng     sd_cs = qdev_get_gpio_in_named(sd_dev, SSI_GPIO_CS, 0);
655722f1352SBin Meng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi2), 1, sd_cs);
6562308092bSAlistair Francis }
6572308092bSAlistair Francis 
658523e3464SAlistair Francis static bool sifive_u_machine_get_start_in_flash(Object *obj, Error **errp)
659523e3464SAlistair Francis {
660523e3464SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(obj);
661523e3464SAlistair Francis 
662523e3464SAlistair Francis     return s->start_in_flash;
663523e3464SAlistair Francis }
664523e3464SAlistair Francis 
665523e3464SAlistair Francis static void sifive_u_machine_set_start_in_flash(Object *obj, bool value, Error **errp)
666523e3464SAlistair Francis {
667523e3464SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(obj);
668523e3464SAlistair Francis 
669523e3464SAlistair Francis     s->start_in_flash = value;
670523e3464SAlistair Francis }
671523e3464SAlistair Francis 
6723e9667cdSBin Meng static void sifive_u_machine_get_uint32_prop(Object *obj, Visitor *v,
6733e9667cdSBin Meng                                              const char *name, void *opaque,
6743e9667cdSBin Meng                                              Error **errp)
6753ca109c3SBin Meng {
6763ca109c3SBin Meng     visit_type_uint32(v, name, (uint32_t *)opaque, errp);
6773ca109c3SBin Meng }
6783ca109c3SBin Meng 
6793e9667cdSBin Meng static void sifive_u_machine_set_uint32_prop(Object *obj, Visitor *v,
6803e9667cdSBin Meng                                              const char *name, void *opaque,
6813e9667cdSBin Meng                                              Error **errp)
6823ca109c3SBin Meng {
6833ca109c3SBin Meng     visit_type_uint32(v, name, (uint32_t *)opaque, errp);
6843ca109c3SBin Meng }
6853ca109c3SBin Meng 
686523e3464SAlistair Francis static void sifive_u_machine_instance_init(Object *obj)
687523e3464SAlistair Francis {
688523e3464SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(obj);
689523e3464SAlistair Francis 
690523e3464SAlistair Francis     s->start_in_flash = false;
691cfa32630SBin Meng     s->msel = 0;
692cfa32630SBin Meng     object_property_add(obj, "msel", "uint32",
693cfa32630SBin Meng                         sifive_u_machine_get_uint32_prop,
694cfa32630SBin Meng                         sifive_u_machine_set_uint32_prop, NULL, &s->msel);
695cfa32630SBin Meng     object_property_set_description(obj, "msel",
696cfa32630SBin Meng                                     "Mode Select (MSEL[3:0]) pin state");
697cfa32630SBin Meng 
6983ca109c3SBin Meng     s->serial = OTP_SERIAL;
699d2623129SMarkus Armbruster     object_property_add(obj, "serial", "uint32",
7003e9667cdSBin Meng                         sifive_u_machine_get_uint32_prop,
7013e9667cdSBin Meng                         sifive_u_machine_set_uint32_prop, NULL, &s->serial);
7027eecec7dSMarkus Armbruster     object_property_set_description(obj, "serial", "Board serial number");
703523e3464SAlistair Francis }
704523e3464SAlistair Francis 
705523e3464SAlistair Francis static void sifive_u_machine_class_init(ObjectClass *oc, void *data)
706523e3464SAlistair Francis {
707523e3464SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
708523e3464SAlistair Francis 
709523e3464SAlistair Francis     mc->desc = "RISC-V Board compatible with SiFive U SDK";
710523e3464SAlistair Francis     mc->init = sifive_u_machine_init;
711523e3464SAlistair Francis     mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT;
712523e3464SAlistair Francis     mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1;
7131eaada8aSBin Meng     mc->default_cpu_type = SIFIVE_U_CPU;
714523e3464SAlistair Francis     mc->default_cpus = mc->min_cpus;
715418b473eSEduardo Habkost 
716418b473eSEduardo Habkost     object_class_property_add_bool(oc, "start-in-flash",
717418b473eSEduardo Habkost                                    sifive_u_machine_get_start_in_flash,
718418b473eSEduardo Habkost                                    sifive_u_machine_set_start_in_flash);
719418b473eSEduardo Habkost     object_class_property_set_description(oc, "start-in-flash",
720418b473eSEduardo Habkost                                           "Set on to tell QEMU's ROM to jump to "
721418b473eSEduardo Habkost                                           "flash. Otherwise QEMU will jump to DRAM "
722418b473eSEduardo Habkost                                           "or L2LIM depending on the msel value");
723523e3464SAlistair Francis }
724523e3464SAlistair Francis 
725523e3464SAlistair Francis static const TypeInfo sifive_u_machine_typeinfo = {
726523e3464SAlistair Francis     .name       = MACHINE_TYPE_NAME("sifive_u"),
727523e3464SAlistair Francis     .parent     = TYPE_MACHINE,
728523e3464SAlistair Francis     .class_init = sifive_u_machine_class_init,
729523e3464SAlistair Francis     .instance_init = sifive_u_machine_instance_init,
730523e3464SAlistair Francis     .instance_size = sizeof(SiFiveUState),
731523e3464SAlistair Francis };
732523e3464SAlistair Francis 
733523e3464SAlistair Francis static void sifive_u_machine_init_register_types(void)
734523e3464SAlistair Francis {
735523e3464SAlistair Francis     type_register_static(&sifive_u_machine_typeinfo);
736523e3464SAlistair Francis }
737523e3464SAlistair Francis 
738523e3464SAlistair Francis type_init(sifive_u_machine_init_register_types)
739523e3464SAlistair Francis 
740139177b1SBin Meng static void sifive_u_soc_instance_init(Object *obj)
7412308092bSAlistair Francis {
7422308092bSAlistair Francis     SiFiveUSoCState *s = RISCV_U_SOC(obj);
7432308092bSAlistair Francis 
7449fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER);
745ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0);
746ecdfe393SBin Meng 
747db873cc5SMarkus Armbruster     object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus,
74875a6ed87SMarkus Armbruster                             TYPE_RISCV_HART_ARRAY);
749ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1);
750ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0);
751ecdfe393SBin Meng     qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU);
75273f6ed97SBin Meng     qdev_prop_set_uint64(DEVICE(&s->e_cpus), "resetvec", 0x1004);
753ecdfe393SBin Meng 
7549fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER);
755ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1);
756ecdfe393SBin Meng 
757db873cc5SMarkus Armbruster     object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus,
75875a6ed87SMarkus Armbruster                             TYPE_RISCV_HART_ARRAY);
7595a7f76a3SAlistair Francis 
760db873cc5SMarkus Armbruster     object_initialize_child(obj, "prci", &s->prci, TYPE_SIFIVE_U_PRCI);
761db873cc5SMarkus Armbruster     object_initialize_child(obj, "otp", &s->otp, TYPE_SIFIVE_U_OTP);
762db873cc5SMarkus Armbruster     object_initialize_child(obj, "gem", &s->gem, TYPE_CADENCE_GEM);
7638a88b9f5SBin Meng     object_initialize_child(obj, "gpio", &s->gpio, TYPE_SIFIVE_GPIO);
764834e027aSBin Meng     object_initialize_child(obj, "pdma", &s->dma, TYPE_SIFIVE_PDMA);
765145b2991SBin Meng     object_initialize_child(obj, "spi0", &s->spi0, TYPE_SIFIVE_SPI);
766722f1352SBin Meng     object_initialize_child(obj, "spi2", &s->spi2, TYPE_SIFIVE_SPI);
7672308092bSAlistair Francis }
7682308092bSAlistair Francis 
769139177b1SBin Meng static void sifive_u_soc_realize(DeviceState *dev, Error **errp)
7702308092bSAlistair Francis {
771c4473127SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
7722308092bSAlistair Francis     SiFiveUSoCState *s = RISCV_U_SOC(dev);
77373261285SBin Meng     const MemMapEntry *memmap = sifive_u_memmap;
7742308092bSAlistair Francis     MemoryRegion *system_memory = get_system_memory();
7752308092bSAlistair Francis     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
776a6902ef0SAlistair Francis     MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1);
77705446f41SBin Meng     char *plic_hart_config;
77805446f41SBin Meng     size_t plic_hart_config_len;
7795a7f76a3SAlistair Francis     int i;
7805a7f76a3SAlistair Francis     NICInfo *nd = &nd_table[0];
7812308092bSAlistair Francis 
782099be035SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1);
783099be035SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1);
784099be035SAlistair Francis     qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", s->cpu_type);
785099be035SAlistair Francis     qdev_prop_set_uint64(DEVICE(&s->u_cpus), "resetvec", 0x1004);
786099be035SAlistair Francis 
787db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_abort);
788db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_abort);
789ecdfe393SBin Meng     /*
790ecdfe393SBin Meng      * The cluster must be realized after the RISC-V hart array container,
791ecdfe393SBin Meng      * as the container's CPU object is only created on realize, and the
792ecdfe393SBin Meng      * CPU must exist and have been parented into the cluster before the
793ecdfe393SBin Meng      * cluster is realized.
794ecdfe393SBin Meng      */
795ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort);
796ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort);
7972308092bSAlistair Francis 
7982308092bSAlistair Francis     /* boot rom */
799414c47d2SPhilippe Mathieu-Daudé     memory_region_init_rom(mask_rom, OBJECT(dev), "riscv.sifive.u.mrom",
80013b8c354SEduardo Habkost                            memmap[SIFIVE_U_DEV_MROM].size, &error_fatal);
80113b8c354SEduardo Habkost     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_MROM].base,
8022308092bSAlistair Francis                                 mask_rom);
803a7240d1eSMichael Clark 
804a6902ef0SAlistair Francis     /*
805a6902ef0SAlistair Francis      * Add L2-LIM at reset size.
806a6902ef0SAlistair Francis      * This should be reduced in size as the L2 Cache Controller WayEnable
807a6902ef0SAlistair Francis      * register is incremented. Unfortunately I don't see a nice (or any) way
808a6902ef0SAlistair Francis      * to handle reducing or blocking out the L2 LIM while still allowing it
809a6902ef0SAlistair Francis      * be re returned to all enabled after a reset. For the time being, just
810a6902ef0SAlistair Francis      * leave it enabled all the time. This won't break anything, but will be
811a6902ef0SAlistair Francis      * too generous to misbehaving guests.
812a6902ef0SAlistair Francis      */
813a6902ef0SAlistair Francis     memory_region_init_ram(l2lim_mem, NULL, "riscv.sifive.u.l2lim",
81413b8c354SEduardo Habkost                            memmap[SIFIVE_U_DEV_L2LIM].size, &error_fatal);
81513b8c354SEduardo Habkost     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_L2LIM].base,
816a6902ef0SAlistair Francis                                 l2lim_mem);
817a6902ef0SAlistair Francis 
81805446f41SBin Meng     /* create PLIC hart topology configuration string */
819c4473127SLike Xu     plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) *
820c4473127SLike Xu                            ms->smp.cpus;
82105446f41SBin Meng     plic_hart_config = g_malloc0(plic_hart_config_len);
822c4473127SLike Xu     for (i = 0; i < ms->smp.cpus; i++) {
82305446f41SBin Meng         if (i != 0) {
824ef965ce2SBin Meng             strncat(plic_hart_config, "," SIFIVE_U_PLIC_HART_CONFIG,
82505446f41SBin Meng                     plic_hart_config_len);
826ef965ce2SBin Meng         } else {
827ef965ce2SBin Meng             strncat(plic_hart_config, "M", plic_hart_config_len);
828ef965ce2SBin Meng         }
82905446f41SBin Meng         plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1);
83005446f41SBin Meng     }
83105446f41SBin Meng 
832a7240d1eSMichael Clark     /* MMIO */
83313b8c354SEduardo Habkost     s->plic = sifive_plic_create(memmap[SIFIVE_U_DEV_PLIC].base,
834c9270e10SAnup Patel         plic_hart_config, 0,
835a7240d1eSMichael Clark         SIFIVE_U_PLIC_NUM_SOURCES,
836a7240d1eSMichael Clark         SIFIVE_U_PLIC_NUM_PRIORITIES,
837a7240d1eSMichael Clark         SIFIVE_U_PLIC_PRIORITY_BASE,
838a7240d1eSMichael Clark         SIFIVE_U_PLIC_PENDING_BASE,
839a7240d1eSMichael Clark         SIFIVE_U_PLIC_ENABLE_BASE,
840a7240d1eSMichael Clark         SIFIVE_U_PLIC_ENABLE_STRIDE,
841a7240d1eSMichael Clark         SIFIVE_U_PLIC_CONTEXT_BASE,
842a7240d1eSMichael Clark         SIFIVE_U_PLIC_CONTEXT_STRIDE,
84313b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_PLIC].size);
844bb8136dfSPan Nengyuan     g_free(plic_hart_config);
84513b8c354SEduardo Habkost     sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART0].base,
846647a70a1SAlistair Francis         serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ));
84713b8c354SEduardo Habkost     sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART1].base,
848194eef09SMichael Clark         serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ));
84913b8c354SEduardo Habkost     sifive_clint_create(memmap[SIFIVE_U_DEV_CLINT].base,
85013b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_CLINT].size, 0, ms->smp.cpus,
851a47ef6e9SBin Meng         SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE,
852a47ef6e9SBin Meng         SIFIVE_CLINT_TIMEBASE_FREQ, false);
8535a7f76a3SAlistair Francis 
854cbe3a8c5SMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->prci), errp)) {
855cbe3a8c5SMarkus Armbruster         return;
856cbe3a8c5SMarkus Armbruster     }
85713b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_DEV_PRCI].base);
858af14c840SBin Meng 
8598a88b9f5SBin Meng     qdev_prop_set_uint32(DEVICE(&s->gpio), "ngpio", 16);
860cbe3a8c5SMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) {
861cbe3a8c5SMarkus Armbruster         return;
862cbe3a8c5SMarkus Armbruster     }
86313b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, memmap[SIFIVE_U_DEV_GPIO].base);
8648a88b9f5SBin Meng 
8658a88b9f5SBin Meng     /* Pass all GPIOs to the SOC layer so they are available to the board */
8668a88b9f5SBin Meng     qdev_pass_gpios(DEVICE(&s->gpio), dev, NULL);
8678a88b9f5SBin Meng 
8688a88b9f5SBin Meng     /* Connect GPIO interrupts to the PLIC */
8698a88b9f5SBin Meng     for (i = 0; i < 16; i++) {
8708a88b9f5SBin Meng         sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), i,
8718a88b9f5SBin Meng                            qdev_get_gpio_in(DEVICE(s->plic),
8728a88b9f5SBin Meng                                             SIFIVE_U_GPIO_IRQ0 + i));
8738a88b9f5SBin Meng     }
8748a88b9f5SBin Meng 
875834e027aSBin Meng     /* PDMA */
876834e027aSBin Meng     sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp);
87713b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->dma), 0, memmap[SIFIVE_U_DEV_PDMA].base);
878834e027aSBin Meng 
879834e027aSBin Meng     /* Connect PDMA interrupts to the PLIC */
880834e027aSBin Meng     for (i = 0; i < SIFIVE_PDMA_IRQS; i++) {
881834e027aSBin Meng         sysbus_connect_irq(SYS_BUS_DEVICE(&s->dma), i,
882834e027aSBin Meng                            qdev_get_gpio_in(DEVICE(s->plic),
883834e027aSBin Meng                                             SIFIVE_U_PDMA_IRQ0 + i));
884834e027aSBin Meng     }
885834e027aSBin Meng 
886fda5b000SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->otp), "serial", s->serial);
887cbe3a8c5SMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->otp), errp)) {
888cbe3a8c5SMarkus Armbruster         return;
889cbe3a8c5SMarkus Armbruster     }
89013b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_DEV_OTP].base);
8915461c4feSBin Meng 
8927ad36e2eSMarkus Armbruster     /* FIXME use qdev NIC properties instead of nd_table[] */
8935a7f76a3SAlistair Francis     if (nd->used) {
8945a7f76a3SAlistair Francis         qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
8955a7f76a3SAlistair Francis         qdev_set_nic_properties(DEVICE(&s->gem), nd);
8965a7f76a3SAlistair Francis     }
8975325cc34SMarkus Armbruster     object_property_set_int(OBJECT(&s->gem), "revision", GEM_REVISION,
8985a7f76a3SAlistair Francis                             &error_abort);
899668f62ecSMarkus Armbruster     if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem), errp)) {
9005a7f76a3SAlistair Francis         return;
9015a7f76a3SAlistair Francis     }
90213b8c354SEduardo Habkost     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_DEV_GEM].base);
9035a7f76a3SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0,
9045874f0a7SBin Meng                        qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_GEM_IRQ));
9057b6bb66fSBin Meng 
9067b6bb66fSBin Meng     create_unimplemented_device("riscv.sifive.u.gem-mgmt",
90713b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_GEM_MGMT].base, memmap[SIFIVE_U_DEV_GEM_MGMT].size);
9083eaea6ebSBin Meng 
9093eaea6ebSBin Meng     create_unimplemented_device("riscv.sifive.u.dmc",
91013b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_DMC].base, memmap[SIFIVE_U_DEV_DMC].size);
9116eaf9cf5SBin Meng 
9126eaf9cf5SBin Meng     create_unimplemented_device("riscv.sifive.u.l2cc",
91313b8c354SEduardo Habkost         memmap[SIFIVE_U_DEV_L2CC].base, memmap[SIFIVE_U_DEV_L2CC].size);
914145b2991SBin Meng 
915145b2991SBin Meng     sysbus_realize(SYS_BUS_DEVICE(&s->spi0), errp);
916145b2991SBin Meng     sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi0), 0,
917145b2991SBin Meng                     memmap[SIFIVE_U_DEV_QSPI0].base);
918145b2991SBin Meng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi0), 0,
919145b2991SBin Meng                        qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI0_IRQ));
920722f1352SBin Meng     sysbus_realize(SYS_BUS_DEVICE(&s->spi2), errp);
921722f1352SBin Meng     sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi2), 0,
922722f1352SBin Meng                     memmap[SIFIVE_U_DEV_QSPI2].base);
923722f1352SBin Meng     sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi2), 0,
924722f1352SBin Meng                        qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI2_IRQ));
925a7240d1eSMichael Clark }
926a7240d1eSMichael Clark 
927139177b1SBin Meng static Property sifive_u_soc_props[] = {
928fda5b000SAlistair Francis     DEFINE_PROP_UINT32("serial", SiFiveUSoCState, serial, OTP_SERIAL),
929099be035SAlistair Francis     DEFINE_PROP_STRING("cpu-type", SiFiveUSoCState, cpu_type),
930fda5b000SAlistair Francis     DEFINE_PROP_END_OF_LIST()
931fda5b000SAlistair Francis };
932fda5b000SAlistair Francis 
933139177b1SBin Meng static void sifive_u_soc_class_init(ObjectClass *oc, void *data)
9342308092bSAlistair Francis {
9352308092bSAlistair Francis     DeviceClass *dc = DEVICE_CLASS(oc);
9362308092bSAlistair Francis 
937139177b1SBin Meng     device_class_set_props(dc, sifive_u_soc_props);
938139177b1SBin Meng     dc->realize = sifive_u_soc_realize;
9392308092bSAlistair Francis     /* Reason: Uses serial_hds in realize function, thus can't be used twice */
9402308092bSAlistair Francis     dc->user_creatable = false;
9412308092bSAlistair Francis }
9422308092bSAlistair Francis 
943139177b1SBin Meng static const TypeInfo sifive_u_soc_type_info = {
9442308092bSAlistair Francis     .name = TYPE_RISCV_U_SOC,
9452308092bSAlistair Francis     .parent = TYPE_DEVICE,
9462308092bSAlistair Francis     .instance_size = sizeof(SiFiveUSoCState),
947139177b1SBin Meng     .instance_init = sifive_u_soc_instance_init,
948139177b1SBin Meng     .class_init = sifive_u_soc_class_init,
9492308092bSAlistair Francis };
9502308092bSAlistair Francis 
951139177b1SBin Meng static void sifive_u_soc_register_types(void)
9522308092bSAlistair Francis {
953139177b1SBin Meng     type_register_static(&sifive_u_soc_type_info);
9542308092bSAlistair Francis }
9552308092bSAlistair Francis 
956139177b1SBin Meng type_init(sifive_u_soc_register_types)
957