xref: /openbmc/qemu/hw/riscv/sifive_u.c (revision 5874f0a7155e262e96c91ed60b5f728f592cd516)
1a7240d1eSMichael Clark /*
2a7240d1eSMichael Clark  * QEMU RISC-V Board Compatible with SiFive Freedom U SDK
3a7240d1eSMichael Clark  *
4a7240d1eSMichael Clark  * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu
5a7240d1eSMichael Clark  * Copyright (c) 2017 SiFive, Inc.
67b6bb66fSBin Meng  * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com>
7a7240d1eSMichael Clark  *
8a7240d1eSMichael Clark  * Provides a board compatible with the SiFive Freedom U SDK:
9a7240d1eSMichael Clark  *
10a7240d1eSMichael Clark  * 0) UART
11a7240d1eSMichael Clark  * 1) CLINT (Core Level Interruptor)
12a7240d1eSMichael Clark  * 2) PLIC (Platform Level Interrupt Controller)
13af14c840SBin Meng  * 3) PRCI (Power, Reset, Clock, Interrupt)
145461c4feSBin Meng  * 4) OTP (One-Time Programmable) memory with stored serial number
157b6bb66fSBin Meng  * 5) GEM (Gigabit Ethernet Controller) and management block
16a7240d1eSMichael Clark  *
17f3d47d58SBin Meng  * This board currently generates devicetree dynamically that indicates at least
18ecdfe393SBin Meng  * two harts and up to five harts.
19a7240d1eSMichael Clark  *
20a7240d1eSMichael Clark  * This program is free software; you can redistribute it and/or modify it
21a7240d1eSMichael Clark  * under the terms and conditions of the GNU General Public License,
22a7240d1eSMichael Clark  * version 2 or later, as published by the Free Software Foundation.
23a7240d1eSMichael Clark  *
24a7240d1eSMichael Clark  * This program is distributed in the hope it will be useful, but WITHOUT
25a7240d1eSMichael Clark  * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
26a7240d1eSMichael Clark  * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for
27a7240d1eSMichael Clark  * more details.
28a7240d1eSMichael Clark  *
29a7240d1eSMichael Clark  * You should have received a copy of the GNU General Public License along with
30a7240d1eSMichael Clark  * this program.  If not, see <http://www.gnu.org/licenses/>.
31a7240d1eSMichael Clark  */
32a7240d1eSMichael Clark 
33a7240d1eSMichael Clark #include "qemu/osdep.h"
34a7240d1eSMichael Clark #include "qemu/log.h"
35a7240d1eSMichael Clark #include "qemu/error-report.h"
36a7240d1eSMichael Clark #include "qapi/error.h"
373ca109c3SBin Meng #include "qapi/visitor.h"
38a7240d1eSMichael Clark #include "hw/boards.h"
39a7240d1eSMichael Clark #include "hw/loader.h"
40a7240d1eSMichael Clark #include "hw/sysbus.h"
41a7240d1eSMichael Clark #include "hw/char/serial.h"
42ecdfe393SBin Meng #include "hw/cpu/cluster.h"
437b6bb66fSBin Meng #include "hw/misc/unimp.h"
44a7240d1eSMichael Clark #include "target/riscv/cpu.h"
45a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h"
46a7240d1eSMichael Clark #include "hw/riscv/sifive_plic.h"
47a7240d1eSMichael Clark #include "hw/riscv/sifive_clint.h"
48a7240d1eSMichael Clark #include "hw/riscv/sifive_uart.h"
49a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h"
500ac24d56SAlistair Francis #include "hw/riscv/boot.h"
51a7240d1eSMichael Clark #include "chardev/char.h"
527b6bb66fSBin Meng #include "net/eth.h"
53a7240d1eSMichael Clark #include "sysemu/arch_init.h"
54a7240d1eSMichael Clark #include "sysemu/device_tree.h"
5546517dd4SMarkus Armbruster #include "sysemu/sysemu.h"
56a7240d1eSMichael Clark #include "exec/address-spaces.h"
57a7240d1eSMichael Clark 
585aec3247SMichael Clark #include <libfdt.h>
595aec3247SMichael Clark 
60b78c3296SBin Meng #if defined(TARGET_RISCV32)
61b78c3296SBin Meng # define BIOS_FILENAME "opensbi-riscv32-sifive_u-fw_jump.bin"
62b78c3296SBin Meng #else
63fdd1bda4SAlistair Francis # define BIOS_FILENAME "opensbi-riscv64-sifive_u-fw_jump.bin"
64b78c3296SBin Meng #endif
65fdd1bda4SAlistair Francis 
66a7240d1eSMichael Clark static const struct MemmapEntry {
67a7240d1eSMichael Clark     hwaddr base;
68a7240d1eSMichael Clark     hwaddr size;
69a7240d1eSMichael Clark } sifive_u_memmap[] = {
70a7240d1eSMichael Clark     [SIFIVE_U_DEBUG] =    {        0x0,      0x100 },
715aec3247SMichael Clark     [SIFIVE_U_MROM] =     {     0x1000,    0x11000 },
72a7240d1eSMichael Clark     [SIFIVE_U_CLINT] =    {  0x2000000,    0x10000 },
73a6902ef0SAlistair Francis     [SIFIVE_U_L2LIM] =    {  0x8000000,  0x2000000 },
74a7240d1eSMichael Clark     [SIFIVE_U_PLIC] =     {  0xc000000,  0x4000000 },
75af14c840SBin Meng     [SIFIVE_U_PRCI] =     { 0x10000000,     0x1000 },
764b55bc2bSBin Meng     [SIFIVE_U_UART0] =    { 0x10010000,     0x1000 },
774b55bc2bSBin Meng     [SIFIVE_U_UART1] =    { 0x10011000,     0x1000 },
785461c4feSBin Meng     [SIFIVE_U_OTP] =      { 0x10070000,     0x1000 },
791b3a2308SAlistair Francis     [SIFIVE_U_FLASH0] =   { 0x20000000, 0x10000000 },
80a7240d1eSMichael Clark     [SIFIVE_U_DRAM] =     { 0x80000000,        0x0 },
817b6bb66fSBin Meng     [SIFIVE_U_GEM] =      { 0x10090000,     0x2000 },
827b6bb66fSBin Meng     [SIFIVE_U_GEM_MGMT] = { 0x100a0000,     0x1000 },
83a7240d1eSMichael Clark };
84a7240d1eSMichael Clark 
855461c4feSBin Meng #define OTP_SERIAL          1
865a7f76a3SAlistair Francis #define GEM_REVISION        0x10070109
875a7f76a3SAlistair Francis 
889f79638eSBin Meng static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap,
89a7240d1eSMichael Clark     uint64_t mem_size, const char *cmdline)
90a7240d1eSMichael Clark {
91ecdfe393SBin Meng     MachineState *ms = MACHINE(qdev_get_machine());
92a7240d1eSMichael Clark     void *fdt;
93a7240d1eSMichael Clark     int cpu;
94a7240d1eSMichael Clark     uint32_t *cells;
95a7240d1eSMichael Clark     char *nodename;
96806c64b7SBin Meng     char ethclk_names[] = "pclk\0hclk";
9781e94379SBin Meng     uint32_t plic_phandle, prci_phandle, phandle = 1;
987b6bb66fSBin Meng     uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle;
99a7240d1eSMichael Clark 
100a7240d1eSMichael Clark     fdt = s->fdt = create_device_tree(&s->fdt_size);
101a7240d1eSMichael Clark     if (!fdt) {
102a7240d1eSMichael Clark         error_report("create_device_tree() failed");
103a7240d1eSMichael Clark         exit(1);
104a7240d1eSMichael Clark     }
105a7240d1eSMichael Clark 
106d372e748SBin Meng     qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00");
107d372e748SBin Meng     qemu_fdt_setprop_string(fdt, "/", "compatible",
108d372e748SBin Meng                             "sifive,hifive-unleashed-a00");
109a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2);
110a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2);
111a7240d1eSMichael Clark 
112a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, "/soc");
113a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
1142a1a6f6dSAlistair Francis     qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
115a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2);
116a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2);
117a7240d1eSMichael Clark 
118e1724d09SBin Meng     hfclk_phandle = phandle++;
119e1724d09SBin Meng     nodename = g_strdup_printf("/hfclk");
120e1724d09SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
121e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle);
122e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk");
123e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
124e1724d09SBin Meng         SIFIVE_U_HFCLK_FREQ);
125e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
126e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
127e1724d09SBin Meng     g_free(nodename);
128e1724d09SBin Meng 
129e1724d09SBin Meng     rtcclk_phandle = phandle++;
130e1724d09SBin Meng     nodename = g_strdup_printf("/rtcclk");
131e1724d09SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
132e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle);
133e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk");
134e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
135e1724d09SBin Meng         SIFIVE_U_RTCCLK_FREQ);
136e1724d09SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock");
137e1724d09SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0);
138e1724d09SBin Meng     g_free(nodename);
139e1724d09SBin Meng 
140a7240d1eSMichael Clark     nodename = g_strdup_printf("/memory@%lx",
141a7240d1eSMichael Clark         (long)memmap[SIFIVE_U_DRAM].base);
142a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
143a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
144a7240d1eSMichael Clark         memmap[SIFIVE_U_DRAM].base >> 32, memmap[SIFIVE_U_DRAM].base,
145a7240d1eSMichael Clark         mem_size >> 32, mem_size);
146a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
147a7240d1eSMichael Clark     g_free(nodename);
148a7240d1eSMichael Clark 
149a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, "/cpus");
1502a8756edSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency",
1512a8756edSMichael Clark         SIFIVE_CLINT_TIMEBASE_FREQ);
152a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
153a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
154a7240d1eSMichael Clark 
155ecdfe393SBin Meng     for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) {
156382cb439SBin Meng         int cpu_phandle = phandle++;
157a7240d1eSMichael Clark         nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
158a7240d1eSMichael Clark         char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
159ecdfe393SBin Meng         char *isa;
160a7240d1eSMichael Clark         qemu_fdt_add_subnode(fdt, nodename);
161ecdfe393SBin Meng         /* cpu 0 is the management hart that does not have mmu */
162ecdfe393SBin Meng         if (cpu != 0) {
163e883e992SBin Meng #if defined(TARGET_RISCV32)
164e883e992SBin Meng             qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32");
165e883e992SBin Meng #else
166a7240d1eSMichael Clark             qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48");
167e883e992SBin Meng #endif
168ecdfe393SBin Meng             isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]);
169ecdfe393SBin Meng         } else {
170ecdfe393SBin Meng             isa = riscv_isa_string(&s->soc.e_cpus.harts[0]);
171ecdfe393SBin Meng         }
172a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa);
173a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv");
174a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "status", "okay");
175a7240d1eSMichael Clark         qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
176a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu");
177a7240d1eSMichael Clark         qemu_fdt_add_subnode(fdt, intc);
178382cb439SBin Meng         qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle);
179a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc");
180a7240d1eSMichael Clark         qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0);
181a7240d1eSMichael Clark         qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1);
182a7240d1eSMichael Clark         g_free(isa);
183a7240d1eSMichael Clark         g_free(intc);
184a7240d1eSMichael Clark         g_free(nodename);
185a7240d1eSMichael Clark     }
186a7240d1eSMichael Clark 
187ecdfe393SBin Meng     cells =  g_new0(uint32_t, ms->smp.cpus * 4);
188ecdfe393SBin Meng     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
189a7240d1eSMichael Clark         nodename =
190a7240d1eSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
191a7240d1eSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
192a7240d1eSMichael Clark         cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
193a7240d1eSMichael Clark         cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT);
194a7240d1eSMichael Clark         cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle);
195a7240d1eSMichael Clark         cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER);
196a7240d1eSMichael Clark         g_free(nodename);
197a7240d1eSMichael Clark     }
198a7240d1eSMichael Clark     nodename = g_strdup_printf("/soc/clint@%lx",
199a7240d1eSMichael Clark         (long)memmap[SIFIVE_U_CLINT].base);
200a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
201a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0");
202a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
203a7240d1eSMichael Clark         0x0, memmap[SIFIVE_U_CLINT].base,
204a7240d1eSMichael Clark         0x0, memmap[SIFIVE_U_CLINT].size);
205a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
206ecdfe393SBin Meng         cells, ms->smp.cpus * sizeof(uint32_t) * 4);
207a7240d1eSMichael Clark     g_free(cells);
208a7240d1eSMichael Clark     g_free(nodename);
209a7240d1eSMichael Clark 
210af14c840SBin Meng     prci_phandle = phandle++;
211af14c840SBin Meng     nodename = g_strdup_printf("/soc/clock-controller@%lx",
212af14c840SBin Meng         (long)memmap[SIFIVE_U_PRCI].base);
213af14c840SBin Meng     qemu_fdt_add_subnode(fdt, nodename);
214af14c840SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle);
215af14c840SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1);
216af14c840SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
217af14c840SBin Meng         hfclk_phandle, rtcclk_phandle);
218af14c840SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "reg",
219af14c840SBin Meng         0x0, memmap[SIFIVE_U_PRCI].base,
220af14c840SBin Meng         0x0, memmap[SIFIVE_U_PRCI].size);
221af14c840SBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
222af14c840SBin Meng         "sifive,fu540-c000-prci");
223af14c840SBin Meng     g_free(nodename);
224af14c840SBin Meng 
225382cb439SBin Meng     plic_phandle = phandle++;
226ecdfe393SBin Meng     cells =  g_new0(uint32_t, ms->smp.cpus * 4 - 2);
227ecdfe393SBin Meng     for (cpu = 0; cpu < ms->smp.cpus; cpu++) {
228a7240d1eSMichael Clark         nodename =
229a7240d1eSMichael Clark             g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu);
230a7240d1eSMichael Clark         uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename);
231ecdfe393SBin Meng         /* cpu 0 is the management hart that does not have S-mode */
232ecdfe393SBin Meng         if (cpu == 0) {
233ecdfe393SBin Meng             cells[0] = cpu_to_be32(intc_phandle);
234ecdfe393SBin Meng             cells[1] = cpu_to_be32(IRQ_M_EXT);
235ecdfe393SBin Meng         } else {
236ecdfe393SBin Meng             cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle);
237ecdfe393SBin Meng             cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT);
238a7240d1eSMichael Clark             cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle);
239ecdfe393SBin Meng             cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT);
240ecdfe393SBin Meng         }
241a7240d1eSMichael Clark         g_free(nodename);
242a7240d1eSMichael Clark     }
243a7240d1eSMichael Clark     nodename = g_strdup_printf("/soc/interrupt-controller@%lx",
244a7240d1eSMichael Clark         (long)memmap[SIFIVE_U_PLIC].base);
245a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
246a7240d1eSMichael Clark     qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1);
247a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0");
248a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
249a7240d1eSMichael Clark     qemu_fdt_setprop(fdt, nodename, "interrupts-extended",
250ecdfe393SBin Meng         cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t));
251a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
252a7240d1eSMichael Clark         0x0, memmap[SIFIVE_U_PLIC].base,
253a7240d1eSMichael Clark         0x0, memmap[SIFIVE_U_PLIC].size);
25498ceee7fSAlistair Francis     qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35);
25504e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle);
256a7240d1eSMichael Clark     plic_phandle = qemu_fdt_get_phandle(fdt, nodename);
257a7240d1eSMichael Clark     g_free(cells);
258a7240d1eSMichael Clark     g_free(nodename);
259a7240d1eSMichael Clark 
2607b6bb66fSBin Meng     phy_phandle = phandle++;
2615a7f76a3SAlistair Francis     nodename = g_strdup_printf("/soc/ethernet@%lx",
2625a7f76a3SAlistair Francis         (long)memmap[SIFIVE_U_GEM].base);
2635a7f76a3SAlistair Francis     qemu_fdt_add_subnode(fdt, nodename);
2647b6bb66fSBin Meng     qemu_fdt_setprop_string(fdt, nodename, "compatible",
2657b6bb66fSBin Meng         "sifive,fu540-c000-gem");
2665a7f76a3SAlistair Francis     qemu_fdt_setprop_cells(fdt, nodename, "reg",
2675a7f76a3SAlistair Francis         0x0, memmap[SIFIVE_U_GEM].base,
2687b6bb66fSBin Meng         0x0, memmap[SIFIVE_U_GEM].size,
2697b6bb66fSBin Meng         0x0, memmap[SIFIVE_U_GEM_MGMT].base,
2707b6bb66fSBin Meng         0x0, memmap[SIFIVE_U_GEM_MGMT].size);
2715a7f76a3SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control");
2725a7f76a3SAlistair Francis     qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii");
2737b6bb66fSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle);
27404e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
27504e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ);
276fe93582cSAnup Patel     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
277806c64b7SBin Meng         prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL);
27804ece4f8SGuenter Roeck     qemu_fdt_setprop(fdt, nodename, "clock-names", ethclk_names,
279fe93582cSAnup Patel         sizeof(ethclk_names));
2807b6bb66fSBin Meng     qemu_fdt_setprop(fdt, nodename, "local-mac-address",
2817b6bb66fSBin Meng         s->soc.gem.conf.macaddr.a, ETH_ALEN);
28204e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1);
28304e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0);
284c3a28b5dSBin Meng 
285c3a28b5dSBin Meng     qemu_fdt_add_subnode(fdt, "/aliases");
286c3a28b5dSBin Meng     qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename);
287c3a28b5dSBin Meng 
2885a7f76a3SAlistair Francis     g_free(nodename);
2895a7f76a3SAlistair Francis 
2905a7f76a3SAlistair Francis     nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0",
2915a7f76a3SAlistair Francis         (long)memmap[SIFIVE_U_GEM].base);
2925a7f76a3SAlistair Francis     qemu_fdt_add_subnode(fdt, nodename);
2937b6bb66fSBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle);
29404e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0);
2955a7f76a3SAlistair Francis     g_free(nodename);
2965a7f76a3SAlistair Francis 
2975f7134d3SBin Meng     nodename = g_strdup_printf("/soc/serial@%lx",
298a7240d1eSMichael Clark         (long)memmap[SIFIVE_U_UART0].base);
299a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, nodename);
300a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0");
301a7240d1eSMichael Clark     qemu_fdt_setprop_cells(fdt, nodename, "reg",
302a7240d1eSMichael Clark         0x0, memmap[SIFIVE_U_UART0].base,
303a7240d1eSMichael Clark         0x0, memmap[SIFIVE_U_UART0].size);
304806c64b7SBin Meng     qemu_fdt_setprop_cells(fdt, nodename, "clocks",
305806c64b7SBin Meng         prci_phandle, PRCI_CLK_TLCLK);
30604e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle);
30704e7edd1SBin Meng     qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ);
308a7240d1eSMichael Clark 
309a7240d1eSMichael Clark     qemu_fdt_add_subnode(fdt, "/chosen");
310a7240d1eSMichael Clark     qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename);
3117c28f4daSMichael Clark     if (cmdline) {
312a7240d1eSMichael Clark         qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
3137c28f4daSMichael Clark     }
31444e6dcd3SGuenter Roeck 
31544e6dcd3SGuenter Roeck     qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename);
31644e6dcd3SGuenter Roeck 
317a7240d1eSMichael Clark     g_free(nodename);
318a7240d1eSMichael Clark }
319a7240d1eSMichael Clark 
320523e3464SAlistair Francis static void sifive_u_machine_init(MachineState *machine)
321a7240d1eSMichael Clark {
322a7240d1eSMichael Clark     const struct MemmapEntry *memmap = sifive_u_memmap;
323687caef1SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(machine);
3245aec3247SMichael Clark     MemoryRegion *system_memory = get_system_memory();
325a7240d1eSMichael Clark     MemoryRegion *main_mem = g_new(MemoryRegion, 1);
3261b3a2308SAlistair Francis     MemoryRegion *flash0 = g_new(MemoryRegion, 1);
327fc41ae23SAlistair Francis     target_ulong start_addr = memmap[SIFIVE_U_DRAM].base;
3285aec3247SMichael Clark     int i;
329a7240d1eSMichael Clark 
3302308092bSAlistair Francis     /* Initialize SoC */
3319fc7fc4dSMarkus Armbruster     object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_RISCV_U_SOC);
3323ca109c3SBin Meng     object_property_set_uint(OBJECT(&s->soc), s->serial, "serial",
3333ca109c3SBin Meng                             &error_abort);
334ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->soc), NULL, &error_abort);
335a7240d1eSMichael Clark 
336a7240d1eSMichael Clark     /* register RAM */
337a7240d1eSMichael Clark     memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram",
338a7240d1eSMichael Clark                            machine->ram_size, &error_fatal);
3395aec3247SMichael Clark     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DRAM].base,
340a7240d1eSMichael Clark                                 main_mem);
341a7240d1eSMichael Clark 
3421b3a2308SAlistair Francis     /* register QSPI0 Flash */
3431b3a2308SAlistair Francis     memory_region_init_ram(flash0, NULL, "riscv.sifive.u.flash0",
3441b3a2308SAlistair Francis                            memmap[SIFIVE_U_FLASH0].size, &error_fatal);
3451b3a2308SAlistair Francis     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_FLASH0].base,
3461b3a2308SAlistair Francis                                 flash0);
3471b3a2308SAlistair Francis 
348a7240d1eSMichael Clark     /* create device tree */
3499f79638eSBin Meng     create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline);
350a7240d1eSMichael Clark 
351fdd1bda4SAlistair Francis     riscv_find_and_load_firmware(machine, BIOS_FILENAME,
35202777ac3SAnup Patel                                  memmap[SIFIVE_U_DRAM].base, NULL);
353b3042223SAlistair Francis 
354a7240d1eSMichael Clark     if (machine->kernel_filename) {
3556478dd74SZhuang, Siwei (Data61, Kensington NSW)         uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename,
3566478dd74SZhuang, Siwei (Data61, Kensington NSW)                                                   NULL);
3570f8d4462SGuenter Roeck 
3580f8d4462SGuenter Roeck         if (machine->initrd_filename) {
3590f8d4462SGuenter Roeck             hwaddr start;
3600f8d4462SGuenter Roeck             hwaddr end = riscv_load_initrd(machine->initrd_filename,
3610f8d4462SGuenter Roeck                                            machine->ram_size, kernel_entry,
3620f8d4462SGuenter Roeck                                            &start);
3639f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen",
3640f8d4462SGuenter Roeck                                   "linux,initrd-start", start);
3659f79638eSBin Meng             qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end",
3660f8d4462SGuenter Roeck                                   end);
3670f8d4462SGuenter Roeck         }
368a7240d1eSMichael Clark     }
369a7240d1eSMichael Clark 
370fc41ae23SAlistair Francis     if (s->start_in_flash) {
371fc41ae23SAlistair Francis         start_addr = memmap[SIFIVE_U_FLASH0].base;
372fc41ae23SAlistair Francis     }
373fc41ae23SAlistair Francis 
374a7240d1eSMichael Clark     /* reset vector */
375a7240d1eSMichael Clark     uint32_t reset_vec[8] = {
376a7240d1eSMichael Clark         0x00000297,                    /* 1:  auipc  t0, %pcrel_hi(dtb) */
377a7240d1eSMichael Clark         0x02028593,                    /*     addi   a1, t0, %pcrel_lo(1b) */
378a7240d1eSMichael Clark         0xf1402573,                    /*     csrr   a0, mhartid  */
379a7240d1eSMichael Clark #if defined(TARGET_RISCV32)
380a7240d1eSMichael Clark         0x0182a283,                    /*     lw     t0, 24(t0) */
381a7240d1eSMichael Clark #elif defined(TARGET_RISCV64)
382a7240d1eSMichael Clark         0x0182b283,                    /*     ld     t0, 24(t0) */
383a7240d1eSMichael Clark #endif
384a7240d1eSMichael Clark         0x00028067,                    /*     jr     t0 */
385a7240d1eSMichael Clark         0x00000000,
386fc41ae23SAlistair Francis         start_addr,                    /* start: .dword */
387a7240d1eSMichael Clark         0x00000000,
388a7240d1eSMichael Clark                                        /* dtb: */
389a7240d1eSMichael Clark     };
390a7240d1eSMichael Clark 
3915aec3247SMichael Clark     /* copy in the reset vector in little_endian byte order */
3925aec3247SMichael Clark     for (i = 0; i < sizeof(reset_vec) >> 2; i++) {
3935aec3247SMichael Clark         reset_vec[i] = cpu_to_le32(reset_vec[i]);
3945aec3247SMichael Clark     }
3955aec3247SMichael Clark     rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec),
3965aec3247SMichael Clark                           memmap[SIFIVE_U_MROM].base, &address_space_memory);
397a7240d1eSMichael Clark 
398a7240d1eSMichael Clark     /* copy in the device tree */
3995aec3247SMichael Clark     if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) >
4005aec3247SMichael Clark             memmap[SIFIVE_U_MROM].size - sizeof(reset_vec)) {
4015aec3247SMichael Clark         error_report("not enough space to store device-tree");
4025aec3247SMichael Clark         exit(1);
4035aec3247SMichael Clark     }
4045aec3247SMichael Clark     qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt));
4055aec3247SMichael Clark     rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt),
4065aec3247SMichael Clark                           memmap[SIFIVE_U_MROM].base + sizeof(reset_vec),
4075aec3247SMichael Clark                           &address_space_memory);
4082308092bSAlistair Francis }
4092308092bSAlistair Francis 
410523e3464SAlistair Francis static bool sifive_u_machine_get_start_in_flash(Object *obj, Error **errp)
411523e3464SAlistair Francis {
412523e3464SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(obj);
413523e3464SAlistair Francis 
414523e3464SAlistair Francis     return s->start_in_flash;
415523e3464SAlistair Francis }
416523e3464SAlistair Francis 
417523e3464SAlistair Francis static void sifive_u_machine_set_start_in_flash(Object *obj, bool value, Error **errp)
418523e3464SAlistair Francis {
419523e3464SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(obj);
420523e3464SAlistair Francis 
421523e3464SAlistair Francis     s->start_in_flash = value;
422523e3464SAlistair Francis }
423523e3464SAlistair Francis 
4243ca109c3SBin Meng static void sifive_u_machine_get_serial(Object *obj, Visitor *v, const char *name,
4253ca109c3SBin Meng                                 void *opaque, Error **errp)
4263ca109c3SBin Meng {
4273ca109c3SBin Meng     visit_type_uint32(v, name, (uint32_t *)opaque, errp);
4283ca109c3SBin Meng }
4293ca109c3SBin Meng 
4303ca109c3SBin Meng static void sifive_u_machine_set_serial(Object *obj, Visitor *v, const char *name,
4313ca109c3SBin Meng                                 void *opaque, Error **errp)
4323ca109c3SBin Meng {
4333ca109c3SBin Meng     visit_type_uint32(v, name, (uint32_t *)opaque, errp);
4343ca109c3SBin Meng }
4353ca109c3SBin Meng 
436523e3464SAlistair Francis static void sifive_u_machine_instance_init(Object *obj)
437523e3464SAlistair Francis {
438523e3464SAlistair Francis     SiFiveUState *s = RISCV_U_MACHINE(obj);
439523e3464SAlistair Francis 
440523e3464SAlistair Francis     s->start_in_flash = false;
441d2623129SMarkus Armbruster     object_property_add_bool(obj, "start-in-flash",
442d2623129SMarkus Armbruster                              sifive_u_machine_get_start_in_flash,
443d2623129SMarkus Armbruster                              sifive_u_machine_set_start_in_flash);
444523e3464SAlistair Francis     object_property_set_description(obj, "start-in-flash",
445523e3464SAlistair Francis                                     "Set on to tell QEMU's ROM to jump to "
4467eecec7dSMarkus Armbruster                                     "flash. Otherwise QEMU will jump to DRAM");
4473ca109c3SBin Meng 
4483ca109c3SBin Meng     s->serial = OTP_SERIAL;
449d2623129SMarkus Armbruster     object_property_add(obj, "serial", "uint32",
450d2623129SMarkus Armbruster                         sifive_u_machine_get_serial,
451d2623129SMarkus Armbruster                         sifive_u_machine_set_serial, NULL, &s->serial);
4527eecec7dSMarkus Armbruster     object_property_set_description(obj, "serial", "Board serial number");
453523e3464SAlistair Francis }
454523e3464SAlistair Francis 
455523e3464SAlistair Francis static void sifive_u_machine_class_init(ObjectClass *oc, void *data)
456523e3464SAlistair Francis {
457523e3464SAlistair Francis     MachineClass *mc = MACHINE_CLASS(oc);
458523e3464SAlistair Francis 
459523e3464SAlistair Francis     mc->desc = "RISC-V Board compatible with SiFive U SDK";
460523e3464SAlistair Francis     mc->init = sifive_u_machine_init;
461523e3464SAlistair Francis     mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT;
462523e3464SAlistair Francis     mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1;
463523e3464SAlistair Francis     mc->default_cpus = mc->min_cpus;
464523e3464SAlistair Francis }
465523e3464SAlistair Francis 
466523e3464SAlistair Francis static const TypeInfo sifive_u_machine_typeinfo = {
467523e3464SAlistair Francis     .name       = MACHINE_TYPE_NAME("sifive_u"),
468523e3464SAlistair Francis     .parent     = TYPE_MACHINE,
469523e3464SAlistair Francis     .class_init = sifive_u_machine_class_init,
470523e3464SAlistair Francis     .instance_init = sifive_u_machine_instance_init,
471523e3464SAlistair Francis     .instance_size = sizeof(SiFiveUState),
472523e3464SAlistair Francis };
473523e3464SAlistair Francis 
474523e3464SAlistair Francis static void sifive_u_machine_init_register_types(void)
475523e3464SAlistair Francis {
476523e3464SAlistair Francis     type_register_static(&sifive_u_machine_typeinfo);
477523e3464SAlistair Francis }
478523e3464SAlistair Francis 
479523e3464SAlistair Francis type_init(sifive_u_machine_init_register_types)
480523e3464SAlistair Francis 
481139177b1SBin Meng static void sifive_u_soc_instance_init(Object *obj)
4822308092bSAlistair Francis {
483c4473127SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
4842308092bSAlistair Francis     SiFiveUSoCState *s = RISCV_U_SOC(obj);
4852308092bSAlistair Francis 
4869fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER);
487ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0);
488ecdfe393SBin Meng 
489db873cc5SMarkus Armbruster     object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus,
49075a6ed87SMarkus Armbruster                             TYPE_RISCV_HART_ARRAY);
491ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1);
492ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0);
493ecdfe393SBin Meng     qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU);
494ecdfe393SBin Meng 
4959fc7fc4dSMarkus Armbruster     object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER);
496ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1);
497ecdfe393SBin Meng 
498db873cc5SMarkus Armbruster     object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus,
49975a6ed87SMarkus Armbruster                             TYPE_RISCV_HART_ARRAY);
500ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1);
501ecdfe393SBin Meng     qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1);
502ecdfe393SBin Meng     qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", SIFIVE_U_CPU);
5035a7f76a3SAlistair Francis 
504db873cc5SMarkus Armbruster     object_initialize_child(obj, "prci", &s->prci, TYPE_SIFIVE_U_PRCI);
505db873cc5SMarkus Armbruster     object_initialize_child(obj, "otp", &s->otp, TYPE_SIFIVE_U_OTP);
506db873cc5SMarkus Armbruster     object_initialize_child(obj, "gem", &s->gem, TYPE_CADENCE_GEM);
5072308092bSAlistair Francis }
5082308092bSAlistair Francis 
509139177b1SBin Meng static void sifive_u_soc_realize(DeviceState *dev, Error **errp)
5102308092bSAlistair Francis {
511c4473127SLike Xu     MachineState *ms = MACHINE(qdev_get_machine());
5122308092bSAlistair Francis     SiFiveUSoCState *s = RISCV_U_SOC(dev);
5132308092bSAlistair Francis     const struct MemmapEntry *memmap = sifive_u_memmap;
5142308092bSAlistair Francis     MemoryRegion *system_memory = get_system_memory();
5152308092bSAlistair Francis     MemoryRegion *mask_rom = g_new(MemoryRegion, 1);
516a6902ef0SAlistair Francis     MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1);
51705446f41SBin Meng     char *plic_hart_config;
51805446f41SBin Meng     size_t plic_hart_config_len;
5195a7f76a3SAlistair Francis     int i;
5205a7f76a3SAlistair Francis     Error *err = NULL;
5215a7f76a3SAlistair Francis     NICInfo *nd = &nd_table[0];
5222308092bSAlistair Francis 
523db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_abort);
524db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_abort);
525ecdfe393SBin Meng     /*
526ecdfe393SBin Meng      * The cluster must be realized after the RISC-V hart array container,
527ecdfe393SBin Meng      * as the container's CPU object is only created on realize, and the
528ecdfe393SBin Meng      * CPU must exist and have been parented into the cluster before the
529ecdfe393SBin Meng      * cluster is realized.
530ecdfe393SBin Meng      */
531ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort);
532ce189ab2SMarkus Armbruster     qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort);
5332308092bSAlistair Francis 
5342308092bSAlistair Francis     /* boot rom */
535414c47d2SPhilippe Mathieu-Daudé     memory_region_init_rom(mask_rom, OBJECT(dev), "riscv.sifive.u.mrom",
5362308092bSAlistair Francis                            memmap[SIFIVE_U_MROM].size, &error_fatal);
5372308092bSAlistair Francis     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_MROM].base,
5382308092bSAlistair Francis                                 mask_rom);
539a7240d1eSMichael Clark 
540a6902ef0SAlistair Francis     /*
541a6902ef0SAlistair Francis      * Add L2-LIM at reset size.
542a6902ef0SAlistair Francis      * This should be reduced in size as the L2 Cache Controller WayEnable
543a6902ef0SAlistair Francis      * register is incremented. Unfortunately I don't see a nice (or any) way
544a6902ef0SAlistair Francis      * to handle reducing or blocking out the L2 LIM while still allowing it
545a6902ef0SAlistair Francis      * be re returned to all enabled after a reset. For the time being, just
546a6902ef0SAlistair Francis      * leave it enabled all the time. This won't break anything, but will be
547a6902ef0SAlistair Francis      * too generous to misbehaving guests.
548a6902ef0SAlistair Francis      */
549a6902ef0SAlistair Francis     memory_region_init_ram(l2lim_mem, NULL, "riscv.sifive.u.l2lim",
550a6902ef0SAlistair Francis                            memmap[SIFIVE_U_L2LIM].size, &error_fatal);
551a6902ef0SAlistair Francis     memory_region_add_subregion(system_memory, memmap[SIFIVE_U_L2LIM].base,
552a6902ef0SAlistair Francis                                 l2lim_mem);
553a6902ef0SAlistair Francis 
55405446f41SBin Meng     /* create PLIC hart topology configuration string */
555c4473127SLike Xu     plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) *
556c4473127SLike Xu                            ms->smp.cpus;
55705446f41SBin Meng     plic_hart_config = g_malloc0(plic_hart_config_len);
558c4473127SLike Xu     for (i = 0; i < ms->smp.cpus; i++) {
55905446f41SBin Meng         if (i != 0) {
560ef965ce2SBin Meng             strncat(plic_hart_config, "," SIFIVE_U_PLIC_HART_CONFIG,
56105446f41SBin Meng                     plic_hart_config_len);
562ef965ce2SBin Meng         } else {
563ef965ce2SBin Meng             strncat(plic_hart_config, "M", plic_hart_config_len);
564ef965ce2SBin Meng         }
56505446f41SBin Meng         plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1);
56605446f41SBin Meng     }
56705446f41SBin Meng 
568a7240d1eSMichael Clark     /* MMIO */
569a7240d1eSMichael Clark     s->plic = sifive_plic_create(memmap[SIFIVE_U_PLIC].base,
57005446f41SBin Meng         plic_hart_config,
571a7240d1eSMichael Clark         SIFIVE_U_PLIC_NUM_SOURCES,
572a7240d1eSMichael Clark         SIFIVE_U_PLIC_NUM_PRIORITIES,
573a7240d1eSMichael Clark         SIFIVE_U_PLIC_PRIORITY_BASE,
574a7240d1eSMichael Clark         SIFIVE_U_PLIC_PENDING_BASE,
575a7240d1eSMichael Clark         SIFIVE_U_PLIC_ENABLE_BASE,
576a7240d1eSMichael Clark         SIFIVE_U_PLIC_ENABLE_STRIDE,
577a7240d1eSMichael Clark         SIFIVE_U_PLIC_CONTEXT_BASE,
578a7240d1eSMichael Clark         SIFIVE_U_PLIC_CONTEXT_STRIDE,
579a7240d1eSMichael Clark         memmap[SIFIVE_U_PLIC].size);
580bb8136dfSPan Nengyuan     g_free(plic_hart_config);
5815aec3247SMichael Clark     sifive_uart_create(system_memory, memmap[SIFIVE_U_UART0].base,
582647a70a1SAlistair Francis         serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ));
583194eef09SMichael Clark     sifive_uart_create(system_memory, memmap[SIFIVE_U_UART1].base,
584194eef09SMichael Clark         serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ));
585a7240d1eSMichael Clark     sifive_clint_create(memmap[SIFIVE_U_CLINT].base,
586c4473127SLike Xu         memmap[SIFIVE_U_CLINT].size, ms->smp.cpus,
5875f3616ccSAnup Patel         SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, false);
5885a7f76a3SAlistair Francis 
589db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->prci), &err);
590af14c840SBin Meng     sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_PRCI].base);
591af14c840SBin Meng 
592fda5b000SAlistair Francis     qdev_prop_set_uint32(DEVICE(&s->otp), "serial", s->serial);
593db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->otp), &err);
5945461c4feSBin Meng     sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_OTP].base);
5955461c4feSBin Meng 
5965a7f76a3SAlistair Francis     if (nd->used) {
5975a7f76a3SAlistair Francis         qemu_check_nic_model(nd, TYPE_CADENCE_GEM);
5985a7f76a3SAlistair Francis         qdev_set_nic_properties(DEVICE(&s->gem), nd);
5995a7f76a3SAlistair Francis     }
6005a7f76a3SAlistair Francis     object_property_set_int(OBJECT(&s->gem), GEM_REVISION, "revision",
6015a7f76a3SAlistair Francis                             &error_abort);
602db873cc5SMarkus Armbruster     sysbus_realize(SYS_BUS_DEVICE(&s->gem), &err);
6035a7f76a3SAlistair Francis     if (err) {
6045a7f76a3SAlistair Francis         error_propagate(errp, err);
6055a7f76a3SAlistair Francis         return;
6065a7f76a3SAlistair Francis     }
6075a7f76a3SAlistair Francis     sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_GEM].base);
6085a7f76a3SAlistair Francis     sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0,
609*5874f0a7SBin Meng                        qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_GEM_IRQ));
6107b6bb66fSBin Meng 
6117b6bb66fSBin Meng     create_unimplemented_device("riscv.sifive.u.gem-mgmt",
6127b6bb66fSBin Meng         memmap[SIFIVE_U_GEM_MGMT].base, memmap[SIFIVE_U_GEM_MGMT].size);
613a7240d1eSMichael Clark }
614a7240d1eSMichael Clark 
615139177b1SBin Meng static Property sifive_u_soc_props[] = {
616fda5b000SAlistair Francis     DEFINE_PROP_UINT32("serial", SiFiveUSoCState, serial, OTP_SERIAL),
617fda5b000SAlistair Francis     DEFINE_PROP_END_OF_LIST()
618fda5b000SAlistair Francis };
619fda5b000SAlistair Francis 
620139177b1SBin Meng static void sifive_u_soc_class_init(ObjectClass *oc, void *data)
6212308092bSAlistair Francis {
6222308092bSAlistair Francis     DeviceClass *dc = DEVICE_CLASS(oc);
6232308092bSAlistair Francis 
624139177b1SBin Meng     device_class_set_props(dc, sifive_u_soc_props);
625139177b1SBin Meng     dc->realize = sifive_u_soc_realize;
6262308092bSAlistair Francis     /* Reason: Uses serial_hds in realize function, thus can't be used twice */
6272308092bSAlistair Francis     dc->user_creatable = false;
6282308092bSAlistair Francis }
6292308092bSAlistair Francis 
630139177b1SBin Meng static const TypeInfo sifive_u_soc_type_info = {
6312308092bSAlistair Francis     .name = TYPE_RISCV_U_SOC,
6322308092bSAlistair Francis     .parent = TYPE_DEVICE,
6332308092bSAlistair Francis     .instance_size = sizeof(SiFiveUSoCState),
634139177b1SBin Meng     .instance_init = sifive_u_soc_instance_init,
635139177b1SBin Meng     .class_init = sifive_u_soc_class_init,
6362308092bSAlistair Francis };
6372308092bSAlistair Francis 
638139177b1SBin Meng static void sifive_u_soc_register_types(void)
6392308092bSAlistair Francis {
640139177b1SBin Meng     type_register_static(&sifive_u_soc_type_info);
6412308092bSAlistair Francis }
6422308092bSAlistair Francis 
643139177b1SBin Meng type_init(sifive_u_soc_register_types)
644