1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * QEMU RISC-V Board Compatible with SiFive Freedom U SDK 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 6a7240d1eSMichael Clark * 7a7240d1eSMichael Clark * Provides a board compatible with the SiFive Freedom U SDK: 8a7240d1eSMichael Clark * 9a7240d1eSMichael Clark * 0) UART 10a7240d1eSMichael Clark * 1) CLINT (Core Level Interruptor) 11a7240d1eSMichael Clark * 2) PLIC (Platform Level Interrupt Controller) 12af14c840SBin Meng * 3) PRCI (Power, Reset, Clock, Interrupt) 13a7240d1eSMichael Clark * 14f3d47d58SBin Meng * This board currently generates devicetree dynamically that indicates at least 15ecdfe393SBin Meng * two harts and up to five harts. 16a7240d1eSMichael Clark * 17a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 18a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 19a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 20a7240d1eSMichael Clark * 21a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 22a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 23a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 24a7240d1eSMichael Clark * more details. 25a7240d1eSMichael Clark * 26a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 27a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 28a7240d1eSMichael Clark */ 29a7240d1eSMichael Clark 30a7240d1eSMichael Clark #include "qemu/osdep.h" 31a7240d1eSMichael Clark #include "qemu/log.h" 32a7240d1eSMichael Clark #include "qemu/error-report.h" 33a7240d1eSMichael Clark #include "qapi/error.h" 34a7240d1eSMichael Clark #include "hw/boards.h" 35a7240d1eSMichael Clark #include "hw/loader.h" 36a7240d1eSMichael Clark #include "hw/sysbus.h" 37a7240d1eSMichael Clark #include "hw/char/serial.h" 38ecdfe393SBin Meng #include "hw/cpu/cluster.h" 39a7240d1eSMichael Clark #include "target/riscv/cpu.h" 40a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h" 41a7240d1eSMichael Clark #include "hw/riscv/sifive_plic.h" 42a7240d1eSMichael Clark #include "hw/riscv/sifive_clint.h" 43a7240d1eSMichael Clark #include "hw/riscv/sifive_uart.h" 44a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h" 450ac24d56SAlistair Francis #include "hw/riscv/boot.h" 46a7240d1eSMichael Clark #include "chardev/char.h" 47a7240d1eSMichael Clark #include "sysemu/arch_init.h" 48a7240d1eSMichael Clark #include "sysemu/device_tree.h" 4946517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 50a7240d1eSMichael Clark #include "exec/address-spaces.h" 51a7240d1eSMichael Clark 525aec3247SMichael Clark #include <libfdt.h> 535aec3247SMichael Clark 54fdd1bda4SAlistair Francis #define BIOS_FILENAME "opensbi-riscv64-sifive_u-fw_jump.bin" 55fdd1bda4SAlistair Francis 56a7240d1eSMichael Clark static const struct MemmapEntry { 57a7240d1eSMichael Clark hwaddr base; 58a7240d1eSMichael Clark hwaddr size; 59a7240d1eSMichael Clark } sifive_u_memmap[] = { 60a7240d1eSMichael Clark [SIFIVE_U_DEBUG] = { 0x0, 0x100 }, 615aec3247SMichael Clark [SIFIVE_U_MROM] = { 0x1000, 0x11000 }, 62a7240d1eSMichael Clark [SIFIVE_U_CLINT] = { 0x2000000, 0x10000 }, 63a7240d1eSMichael Clark [SIFIVE_U_PLIC] = { 0xc000000, 0x4000000 }, 64af14c840SBin Meng [SIFIVE_U_PRCI] = { 0x10000000, 0x1000 }, 65*4b55bc2bSBin Meng [SIFIVE_U_UART0] = { 0x10010000, 0x1000 }, 66*4b55bc2bSBin Meng [SIFIVE_U_UART1] = { 0x10011000, 0x1000 }, 67a7240d1eSMichael Clark [SIFIVE_U_DRAM] = { 0x80000000, 0x0 }, 685a7f76a3SAlistair Francis [SIFIVE_U_GEM] = { 0x100900FC, 0x2000 }, 69a7240d1eSMichael Clark }; 70a7240d1eSMichael Clark 715a7f76a3SAlistair Francis #define GEM_REVISION 0x10070109 725a7f76a3SAlistair Francis 739f79638eSBin Meng static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap, 74a7240d1eSMichael Clark uint64_t mem_size, const char *cmdline) 75a7240d1eSMichael Clark { 76ecdfe393SBin Meng MachineState *ms = MACHINE(qdev_get_machine()); 77a7240d1eSMichael Clark void *fdt; 78a7240d1eSMichael Clark int cpu; 79a7240d1eSMichael Clark uint32_t *cells; 80a7240d1eSMichael Clark char *nodename; 81806c64b7SBin Meng char ethclk_names[] = "pclk\0hclk"; 82af14c840SBin Meng uint32_t plic_phandle, prci_phandle, ethclk_phandle, phandle = 1; 8344e6dcd3SGuenter Roeck uint32_t uartclk_phandle; 84e1724d09SBin Meng uint32_t hfclk_phandle, rtcclk_phandle; 85a7240d1eSMichael Clark 86a7240d1eSMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 87a7240d1eSMichael Clark if (!fdt) { 88a7240d1eSMichael Clark error_report("create_device_tree() failed"); 89a7240d1eSMichael Clark exit(1); 90a7240d1eSMichael Clark } 91a7240d1eSMichael Clark 92a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/", "model", "ucbbar,spike-bare,qemu"); 93a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/", "compatible", "ucbbar,spike-bare-dev"); 94a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 95a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 96a7240d1eSMichael Clark 97a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 98a7240d1eSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 992a1a6f6dSAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 100a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 101a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 102a7240d1eSMichael Clark 103e1724d09SBin Meng hfclk_phandle = phandle++; 104e1724d09SBin Meng nodename = g_strdup_printf("/hfclk"); 105e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 106e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle); 107e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk"); 108e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 109e1724d09SBin Meng SIFIVE_U_HFCLK_FREQ); 110e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 111e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 112e1724d09SBin Meng g_free(nodename); 113e1724d09SBin Meng 114e1724d09SBin Meng rtcclk_phandle = phandle++; 115e1724d09SBin Meng nodename = g_strdup_printf("/rtcclk"); 116e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 117e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle); 118e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk"); 119e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 120e1724d09SBin Meng SIFIVE_U_RTCCLK_FREQ); 121e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 122e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 123e1724d09SBin Meng g_free(nodename); 124e1724d09SBin Meng 125a7240d1eSMichael Clark nodename = g_strdup_printf("/memory@%lx", 126a7240d1eSMichael Clark (long)memmap[SIFIVE_U_DRAM].base); 127a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 128a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 129a7240d1eSMichael Clark memmap[SIFIVE_U_DRAM].base >> 32, memmap[SIFIVE_U_DRAM].base, 130a7240d1eSMichael Clark mem_size >> 32, mem_size); 131a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 132a7240d1eSMichael Clark g_free(nodename); 133a7240d1eSMichael Clark 134a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 1352a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 1362a8756edSMichael Clark SIFIVE_CLINT_TIMEBASE_FREQ); 137a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 138a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 139a7240d1eSMichael Clark 140ecdfe393SBin Meng for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) { 141382cb439SBin Meng int cpu_phandle = phandle++; 142a7240d1eSMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 143a7240d1eSMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 144ecdfe393SBin Meng char *isa; 145a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 1462a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 1472a8756edSMichael Clark SIFIVE_U_CLOCK_FREQ); 148ecdfe393SBin Meng /* cpu 0 is the management hart that does not have mmu */ 149ecdfe393SBin Meng if (cpu != 0) { 150a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 151ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]); 152ecdfe393SBin Meng } else { 153ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.e_cpus.harts[0]); 154ecdfe393SBin Meng } 155a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 156a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 157a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 158a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 159a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 160a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, intc); 161382cb439SBin Meng qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle); 162a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 163a7240d1eSMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 164a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 165a7240d1eSMichael Clark g_free(isa); 166a7240d1eSMichael Clark g_free(intc); 167a7240d1eSMichael Clark g_free(nodename); 168a7240d1eSMichael Clark } 169a7240d1eSMichael Clark 170ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4); 171ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 172a7240d1eSMichael Clark nodename = 173a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 174a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 175a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 176a7240d1eSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 177a7240d1eSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 178a7240d1eSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 179a7240d1eSMichael Clark g_free(nodename); 180a7240d1eSMichael Clark } 181a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 182a7240d1eSMichael Clark (long)memmap[SIFIVE_U_CLINT].base); 183a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 184a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0"); 185a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 186a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_CLINT].base, 187a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_CLINT].size); 188a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 189ecdfe393SBin Meng cells, ms->smp.cpus * sizeof(uint32_t) * 4); 190a7240d1eSMichael Clark g_free(cells); 191a7240d1eSMichael Clark g_free(nodename); 192a7240d1eSMichael Clark 193af14c840SBin Meng prci_phandle = phandle++; 194af14c840SBin Meng nodename = g_strdup_printf("/soc/clock-controller@%lx", 195af14c840SBin Meng (long)memmap[SIFIVE_U_PRCI].base); 196af14c840SBin Meng qemu_fdt_add_subnode(fdt, nodename); 197af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle); 198af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1); 199af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 200af14c840SBin Meng hfclk_phandle, rtcclk_phandle); 201af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 202af14c840SBin Meng 0x0, memmap[SIFIVE_U_PRCI].base, 203af14c840SBin Meng 0x0, memmap[SIFIVE_U_PRCI].size); 204af14c840SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 205af14c840SBin Meng "sifive,fu540-c000-prci"); 206af14c840SBin Meng g_free(nodename); 207af14c840SBin Meng 208382cb439SBin Meng plic_phandle = phandle++; 209ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4 - 2); 210ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 211a7240d1eSMichael Clark nodename = 212a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 213a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 214ecdfe393SBin Meng /* cpu 0 is the management hart that does not have S-mode */ 215ecdfe393SBin Meng if (cpu == 0) { 216ecdfe393SBin Meng cells[0] = cpu_to_be32(intc_phandle); 217ecdfe393SBin Meng cells[1] = cpu_to_be32(IRQ_M_EXT); 218ecdfe393SBin Meng } else { 219ecdfe393SBin Meng cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle); 220ecdfe393SBin Meng cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT); 221a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 222ecdfe393SBin Meng cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT); 223ecdfe393SBin Meng } 224a7240d1eSMichael Clark g_free(nodename); 225a7240d1eSMichael Clark } 226a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/interrupt-controller@%lx", 227a7240d1eSMichael Clark (long)memmap[SIFIVE_U_PLIC].base); 228a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 229a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1); 230a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0"); 231a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 232a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 233ecdfe393SBin Meng cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t)); 234a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 235a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_PLIC].base, 236a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_PLIC].size); 23798ceee7fSAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35); 23804e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle); 239a7240d1eSMichael Clark plic_phandle = qemu_fdt_get_phandle(fdt, nodename); 240a7240d1eSMichael Clark g_free(cells); 241a7240d1eSMichael Clark g_free(nodename); 242a7240d1eSMichael Clark 243382cb439SBin Meng ethclk_phandle = phandle++; 244fe93582cSAnup Patel nodename = g_strdup_printf("/soc/ethclk"); 245fe93582cSAnup Patel qemu_fdt_add_subnode(fdt, nodename); 246fe93582cSAnup Patel qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 247fe93582cSAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 248fe93582cSAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 249fe93582cSAnup Patel SIFIVE_U_GEM_CLOCK_FREQ); 250382cb439SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", ethclk_phandle); 251fe93582cSAnup Patel ethclk_phandle = qemu_fdt_get_phandle(fdt, nodename); 252fe93582cSAnup Patel g_free(nodename); 253fe93582cSAnup Patel 2545a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx", 2555a7f76a3SAlistair Francis (long)memmap[SIFIVE_U_GEM].base); 2565a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 2575a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "compatible", "cdns,macb"); 2585a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 2595a7f76a3SAlistair Francis 0x0, memmap[SIFIVE_U_GEM].base, 2605a7f76a3SAlistair Francis 0x0, memmap[SIFIVE_U_GEM].size); 2615a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); 2625a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii"); 26304e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 26404e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ); 265fe93582cSAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 266806c64b7SBin Meng prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL); 26704ece4f8SGuenter Roeck qemu_fdt_setprop(fdt, nodename, "clock-names", ethclk_names, 268fe93582cSAnup Patel sizeof(ethclk_names)); 26904e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 27004e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 2715a7f76a3SAlistair Francis g_free(nodename); 2725a7f76a3SAlistair Francis 2735a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0", 2745a7f76a3SAlistair Francis (long)memmap[SIFIVE_U_GEM].base); 2755a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 27604e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0); 2775a7f76a3SAlistair Francis g_free(nodename); 2785a7f76a3SAlistair Francis 27944e6dcd3SGuenter Roeck uartclk_phandle = phandle++; 28044e6dcd3SGuenter Roeck nodename = g_strdup_printf("/soc/uartclk"); 28144e6dcd3SGuenter Roeck qemu_fdt_add_subnode(fdt, nodename); 28244e6dcd3SGuenter Roeck qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 28344e6dcd3SGuenter Roeck qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 28444e6dcd3SGuenter Roeck qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 3686400); 28544e6dcd3SGuenter Roeck qemu_fdt_setprop_cell(fdt, nodename, "phandle", uartclk_phandle); 28644e6dcd3SGuenter Roeck uartclk_phandle = qemu_fdt_get_phandle(fdt, nodename); 28744e6dcd3SGuenter Roeck g_free(nodename); 28844e6dcd3SGuenter Roeck 289bde3ab9aSAlistair Francis nodename = g_strdup_printf("/soc/uart@%lx", 290a7240d1eSMichael Clark (long)memmap[SIFIVE_U_UART0].base); 291a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 292a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 293a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 294a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_UART0].base, 295a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_UART0].size); 296806c64b7SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 297806c64b7SBin Meng prci_phandle, PRCI_CLK_TLCLK); 29804e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 29904e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ); 300a7240d1eSMichael Clark 301a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 302a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); 3037c28f4daSMichael Clark if (cmdline) { 304a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 3057c28f4daSMichael Clark } 30644e6dcd3SGuenter Roeck 30744e6dcd3SGuenter Roeck qemu_fdt_add_subnode(fdt, "/aliases"); 30844e6dcd3SGuenter Roeck qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename); 30944e6dcd3SGuenter Roeck 310a7240d1eSMichael Clark g_free(nodename); 311a7240d1eSMichael Clark } 312a7240d1eSMichael Clark 313a7240d1eSMichael Clark static void riscv_sifive_u_init(MachineState *machine) 314a7240d1eSMichael Clark { 315a7240d1eSMichael Clark const struct MemmapEntry *memmap = sifive_u_memmap; 316a7240d1eSMichael Clark 317a7240d1eSMichael Clark SiFiveUState *s = g_new0(SiFiveUState, 1); 3185aec3247SMichael Clark MemoryRegion *system_memory = get_system_memory(); 319a7240d1eSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 3205aec3247SMichael Clark int i; 321a7240d1eSMichael Clark 3222308092bSAlistair Francis /* Initialize SoC */ 3234eea9d7dSAlistair Francis object_initialize_child(OBJECT(machine), "soc", &s->soc, 3244eea9d7dSAlistair Francis sizeof(s->soc), TYPE_RISCV_U_SOC, 3254eea9d7dSAlistair Francis &error_abort, NULL); 326a7240d1eSMichael Clark object_property_set_bool(OBJECT(&s->soc), true, "realized", 327a7240d1eSMichael Clark &error_abort); 328a7240d1eSMichael Clark 329a7240d1eSMichael Clark /* register RAM */ 330a7240d1eSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram", 331a7240d1eSMichael Clark machine->ram_size, &error_fatal); 3325aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DRAM].base, 333a7240d1eSMichael Clark main_mem); 334a7240d1eSMichael Clark 335a7240d1eSMichael Clark /* create device tree */ 3369f79638eSBin Meng create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline); 337a7240d1eSMichael Clark 338fdd1bda4SAlistair Francis riscv_find_and_load_firmware(machine, BIOS_FILENAME, 339fdd1bda4SAlistair Francis memmap[SIFIVE_U_DRAM].base); 340b3042223SAlistair Francis 341a7240d1eSMichael Clark if (machine->kernel_filename) { 3420f8d4462SGuenter Roeck uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename); 3430f8d4462SGuenter Roeck 3440f8d4462SGuenter Roeck if (machine->initrd_filename) { 3450f8d4462SGuenter Roeck hwaddr start; 3460f8d4462SGuenter Roeck hwaddr end = riscv_load_initrd(machine->initrd_filename, 3470f8d4462SGuenter Roeck machine->ram_size, kernel_entry, 3480f8d4462SGuenter Roeck &start); 3499f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", 3500f8d4462SGuenter Roeck "linux,initrd-start", start); 3519f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end", 3520f8d4462SGuenter Roeck end); 3530f8d4462SGuenter Roeck } 354a7240d1eSMichael Clark } 355a7240d1eSMichael Clark 356a7240d1eSMichael Clark /* reset vector */ 357a7240d1eSMichael Clark uint32_t reset_vec[8] = { 358a7240d1eSMichael Clark 0x00000297, /* 1: auipc t0, %pcrel_hi(dtb) */ 359a7240d1eSMichael Clark 0x02028593, /* addi a1, t0, %pcrel_lo(1b) */ 360a7240d1eSMichael Clark 0xf1402573, /* csrr a0, mhartid */ 361a7240d1eSMichael Clark #if defined(TARGET_RISCV32) 362a7240d1eSMichael Clark 0x0182a283, /* lw t0, 24(t0) */ 363a7240d1eSMichael Clark #elif defined(TARGET_RISCV64) 364a7240d1eSMichael Clark 0x0182b283, /* ld t0, 24(t0) */ 365a7240d1eSMichael Clark #endif 366a7240d1eSMichael Clark 0x00028067, /* jr t0 */ 367a7240d1eSMichael Clark 0x00000000, 368a7240d1eSMichael Clark memmap[SIFIVE_U_DRAM].base, /* start: .dword DRAM_BASE */ 369a7240d1eSMichael Clark 0x00000000, 370a7240d1eSMichael Clark /* dtb: */ 371a7240d1eSMichael Clark }; 372a7240d1eSMichael Clark 3735aec3247SMichael Clark /* copy in the reset vector in little_endian byte order */ 3745aec3247SMichael Clark for (i = 0; i < sizeof(reset_vec) >> 2; i++) { 3755aec3247SMichael Clark reset_vec[i] = cpu_to_le32(reset_vec[i]); 3765aec3247SMichael Clark } 3775aec3247SMichael Clark rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 3785aec3247SMichael Clark memmap[SIFIVE_U_MROM].base, &address_space_memory); 379a7240d1eSMichael Clark 380a7240d1eSMichael Clark /* copy in the device tree */ 3815aec3247SMichael Clark if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) > 3825aec3247SMichael Clark memmap[SIFIVE_U_MROM].size - sizeof(reset_vec)) { 3835aec3247SMichael Clark error_report("not enough space to store device-tree"); 3845aec3247SMichael Clark exit(1); 3855aec3247SMichael Clark } 3865aec3247SMichael Clark qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt)); 3875aec3247SMichael Clark rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt), 3885aec3247SMichael Clark memmap[SIFIVE_U_MROM].base + sizeof(reset_vec), 3895aec3247SMichael Clark &address_space_memory); 3902308092bSAlistair Francis } 3912308092bSAlistair Francis 3922308092bSAlistair Francis static void riscv_sifive_u_soc_init(Object *obj) 3932308092bSAlistair Francis { 394c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 3952308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(obj); 3962308092bSAlistair Francis 397ecdfe393SBin Meng object_initialize_child(obj, "e-cluster", &s->e_cluster, 398ecdfe393SBin Meng sizeof(s->e_cluster), TYPE_CPU_CLUSTER, 399ecdfe393SBin Meng &error_abort, NULL); 400ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0); 401ecdfe393SBin Meng 402ecdfe393SBin Meng object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", 403ecdfe393SBin Meng &s->e_cpus, sizeof(s->e_cpus), 404ecdfe393SBin Meng TYPE_RISCV_HART_ARRAY, &error_abort, 405ecdfe393SBin Meng NULL); 406ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1); 407ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0); 408ecdfe393SBin Meng qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU); 409ecdfe393SBin Meng 410ecdfe393SBin Meng object_initialize_child(obj, "u-cluster", &s->u_cluster, 411ecdfe393SBin Meng sizeof(s->u_cluster), TYPE_CPU_CLUSTER, 412ecdfe393SBin Meng &error_abort, NULL); 413ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1); 414ecdfe393SBin Meng 415ecdfe393SBin Meng object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", 416ecdfe393SBin Meng &s->u_cpus, sizeof(s->u_cpus), 417ecdfe393SBin Meng TYPE_RISCV_HART_ARRAY, &error_abort, 418ecdfe393SBin Meng NULL); 419ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1); 420ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1); 421ecdfe393SBin Meng qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", SIFIVE_U_CPU); 4225a7f76a3SAlistair Francis 423af14c840SBin Meng sysbus_init_child_obj(obj, "prci", &s->prci, sizeof(s->prci), 424af14c840SBin Meng TYPE_SIFIVE_U_PRCI); 4254eea9d7dSAlistair Francis sysbus_init_child_obj(obj, "gem", &s->gem, sizeof(s->gem), 4264eea9d7dSAlistair Francis TYPE_CADENCE_GEM); 4272308092bSAlistair Francis } 4282308092bSAlistair Francis 4292308092bSAlistair Francis static void riscv_sifive_u_soc_realize(DeviceState *dev, Error **errp) 4302308092bSAlistair Francis { 431c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 4322308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(dev); 4332308092bSAlistair Francis const struct MemmapEntry *memmap = sifive_u_memmap; 4342308092bSAlistair Francis MemoryRegion *system_memory = get_system_memory(); 4352308092bSAlistair Francis MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 4365a7f76a3SAlistair Francis qemu_irq plic_gpios[SIFIVE_U_PLIC_NUM_SOURCES]; 43705446f41SBin Meng char *plic_hart_config; 43805446f41SBin Meng size_t plic_hart_config_len; 4395a7f76a3SAlistair Francis int i; 4405a7f76a3SAlistair Francis Error *err = NULL; 4415a7f76a3SAlistair Francis NICInfo *nd = &nd_table[0]; 4422308092bSAlistair Francis 443ecdfe393SBin Meng object_property_set_bool(OBJECT(&s->e_cpus), true, "realized", 444ecdfe393SBin Meng &error_abort); 445ecdfe393SBin Meng object_property_set_bool(OBJECT(&s->u_cpus), true, "realized", 446ecdfe393SBin Meng &error_abort); 447ecdfe393SBin Meng /* 448ecdfe393SBin Meng * The cluster must be realized after the RISC-V hart array container, 449ecdfe393SBin Meng * as the container's CPU object is only created on realize, and the 450ecdfe393SBin Meng * CPU must exist and have been parented into the cluster before the 451ecdfe393SBin Meng * cluster is realized. 452ecdfe393SBin Meng */ 453ecdfe393SBin Meng object_property_set_bool(OBJECT(&s->e_cluster), true, "realized", 454ecdfe393SBin Meng &error_abort); 455ecdfe393SBin Meng object_property_set_bool(OBJECT(&s->u_cluster), true, "realized", 4562308092bSAlistair Francis &error_abort); 4572308092bSAlistair Francis 4582308092bSAlistair Francis /* boot rom */ 4592308092bSAlistair Francis memory_region_init_rom(mask_rom, NULL, "riscv.sifive.u.mrom", 4602308092bSAlistair Francis memmap[SIFIVE_U_MROM].size, &error_fatal); 4612308092bSAlistair Francis memory_region_add_subregion(system_memory, memmap[SIFIVE_U_MROM].base, 4622308092bSAlistair Francis mask_rom); 463a7240d1eSMichael Clark 46405446f41SBin Meng /* create PLIC hart topology configuration string */ 465c4473127SLike Xu plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) * 466c4473127SLike Xu ms->smp.cpus; 46705446f41SBin Meng plic_hart_config = g_malloc0(plic_hart_config_len); 468c4473127SLike Xu for (i = 0; i < ms->smp.cpus; i++) { 46905446f41SBin Meng if (i != 0) { 470ef965ce2SBin Meng strncat(plic_hart_config, "," SIFIVE_U_PLIC_HART_CONFIG, 47105446f41SBin Meng plic_hart_config_len); 472ef965ce2SBin Meng } else { 473ef965ce2SBin Meng strncat(plic_hart_config, "M", plic_hart_config_len); 474ef965ce2SBin Meng } 47505446f41SBin Meng plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1); 47605446f41SBin Meng } 47705446f41SBin Meng 478a7240d1eSMichael Clark /* MMIO */ 479a7240d1eSMichael Clark s->plic = sifive_plic_create(memmap[SIFIVE_U_PLIC].base, 48005446f41SBin Meng plic_hart_config, 481a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_SOURCES, 482a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_PRIORITIES, 483a7240d1eSMichael Clark SIFIVE_U_PLIC_PRIORITY_BASE, 484a7240d1eSMichael Clark SIFIVE_U_PLIC_PENDING_BASE, 485a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_BASE, 486a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_STRIDE, 487a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_BASE, 488a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_STRIDE, 489a7240d1eSMichael Clark memmap[SIFIVE_U_PLIC].size); 4905aec3247SMichael Clark sifive_uart_create(system_memory, memmap[SIFIVE_U_UART0].base, 491647a70a1SAlistair Francis serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ)); 492194eef09SMichael Clark sifive_uart_create(system_memory, memmap[SIFIVE_U_UART1].base, 493194eef09SMichael Clark serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ)); 494a7240d1eSMichael Clark sifive_clint_create(memmap[SIFIVE_U_CLINT].base, 495c4473127SLike Xu memmap[SIFIVE_U_CLINT].size, ms->smp.cpus, 496a7240d1eSMichael Clark SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE); 4975a7f76a3SAlistair Francis 498af14c840SBin Meng object_property_set_bool(OBJECT(&s->prci), true, "realized", &err); 499af14c840SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_PRCI].base); 500af14c840SBin Meng 5015a7f76a3SAlistair Francis for (i = 0; i < SIFIVE_U_PLIC_NUM_SOURCES; i++) { 5025a7f76a3SAlistair Francis plic_gpios[i] = qdev_get_gpio_in(DEVICE(s->plic), i); 5035a7f76a3SAlistair Francis } 5045a7f76a3SAlistair Francis 5055a7f76a3SAlistair Francis if (nd->used) { 5065a7f76a3SAlistair Francis qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 5075a7f76a3SAlistair Francis qdev_set_nic_properties(DEVICE(&s->gem), nd); 5085a7f76a3SAlistair Francis } 5095a7f76a3SAlistair Francis object_property_set_int(OBJECT(&s->gem), GEM_REVISION, "revision", 5105a7f76a3SAlistair Francis &error_abort); 5115a7f76a3SAlistair Francis object_property_set_bool(OBJECT(&s->gem), true, "realized", &err); 5125a7f76a3SAlistair Francis if (err) { 5135a7f76a3SAlistair Francis error_propagate(errp, err); 5145a7f76a3SAlistair Francis return; 5155a7f76a3SAlistair Francis } 5165a7f76a3SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_GEM].base); 5175a7f76a3SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0, 5185a7f76a3SAlistair Francis plic_gpios[SIFIVE_U_GEM_IRQ]); 519a7240d1eSMichael Clark } 520a7240d1eSMichael Clark 521a7240d1eSMichael Clark static void riscv_sifive_u_machine_init(MachineClass *mc) 522a7240d1eSMichael Clark { 523a7240d1eSMichael Clark mc->desc = "RISC-V Board compatible with SiFive U SDK"; 524a7240d1eSMichael Clark mc->init = riscv_sifive_u_init; 525ecdfe393SBin Meng mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT; 526f3d47d58SBin Meng mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1; 527f3d47d58SBin Meng mc->default_cpus = mc->min_cpus; 528a7240d1eSMichael Clark } 529a7240d1eSMichael Clark 530a7240d1eSMichael Clark DEFINE_MACHINE("sifive_u", riscv_sifive_u_machine_init) 5312308092bSAlistair Francis 5322308092bSAlistair Francis static void riscv_sifive_u_soc_class_init(ObjectClass *oc, void *data) 5332308092bSAlistair Francis { 5342308092bSAlistair Francis DeviceClass *dc = DEVICE_CLASS(oc); 5352308092bSAlistair Francis 5362308092bSAlistair Francis dc->realize = riscv_sifive_u_soc_realize; 5372308092bSAlistair Francis /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 5382308092bSAlistair Francis dc->user_creatable = false; 5392308092bSAlistair Francis } 5402308092bSAlistair Francis 5412308092bSAlistair Francis static const TypeInfo riscv_sifive_u_soc_type_info = { 5422308092bSAlistair Francis .name = TYPE_RISCV_U_SOC, 5432308092bSAlistair Francis .parent = TYPE_DEVICE, 5442308092bSAlistair Francis .instance_size = sizeof(SiFiveUSoCState), 5452308092bSAlistair Francis .instance_init = riscv_sifive_u_soc_init, 5462308092bSAlistair Francis .class_init = riscv_sifive_u_soc_class_init, 5472308092bSAlistair Francis }; 5482308092bSAlistair Francis 5492308092bSAlistair Francis static void riscv_sifive_u_soc_register_types(void) 5502308092bSAlistair Francis { 5512308092bSAlistair Francis type_register_static(&riscv_sifive_u_soc_type_info); 5522308092bSAlistair Francis } 5532308092bSAlistair Francis 5542308092bSAlistair Francis type_init(riscv_sifive_u_soc_register_types) 555