1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * QEMU RISC-V Board Compatible with SiFive Freedom U SDK 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 6a7240d1eSMichael Clark * 7a7240d1eSMichael Clark * Provides a board compatible with the SiFive Freedom U SDK: 8a7240d1eSMichael Clark * 9a7240d1eSMichael Clark * 0) UART 10a7240d1eSMichael Clark * 1) CLINT (Core Level Interruptor) 11a7240d1eSMichael Clark * 2) PLIC (Platform Level Interrupt Controller) 12a7240d1eSMichael Clark * 13a7240d1eSMichael Clark * This board currently uses a hardcoded devicetree that indicates one hart. 14a7240d1eSMichael Clark * 15a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 16a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 17a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 18a7240d1eSMichael Clark * 19a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 20a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 21a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 22a7240d1eSMichael Clark * more details. 23a7240d1eSMichael Clark * 24a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 25a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 26a7240d1eSMichael Clark */ 27a7240d1eSMichael Clark 28a7240d1eSMichael Clark #include "qemu/osdep.h" 29a7240d1eSMichael Clark #include "qemu/log.h" 30a7240d1eSMichael Clark #include "qemu/error-report.h" 31a7240d1eSMichael Clark #include "qapi/error.h" 32a7240d1eSMichael Clark #include "hw/boards.h" 33a7240d1eSMichael Clark #include "hw/loader.h" 34a7240d1eSMichael Clark #include "hw/sysbus.h" 35a7240d1eSMichael Clark #include "hw/char/serial.h" 36a7240d1eSMichael Clark #include "target/riscv/cpu.h" 37a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h" 38a7240d1eSMichael Clark #include "hw/riscv/sifive_plic.h" 39a7240d1eSMichael Clark #include "hw/riscv/sifive_clint.h" 40a7240d1eSMichael Clark #include "hw/riscv/sifive_uart.h" 41a7240d1eSMichael Clark #include "hw/riscv/sifive_prci.h" 42a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h" 430ac24d56SAlistair Francis #include "hw/riscv/boot.h" 44a7240d1eSMichael Clark #include "chardev/char.h" 45a7240d1eSMichael Clark #include "sysemu/arch_init.h" 46a7240d1eSMichael Clark #include "sysemu/device_tree.h" 4746517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 48a7240d1eSMichael Clark #include "exec/address-spaces.h" 49a7240d1eSMichael Clark 505aec3247SMichael Clark #include <libfdt.h> 515aec3247SMichael Clark 52fdd1bda4SAlistair Francis #define BIOS_FILENAME "opensbi-riscv64-sifive_u-fw_jump.bin" 53fdd1bda4SAlistair Francis 54a7240d1eSMichael Clark static const struct MemmapEntry { 55a7240d1eSMichael Clark hwaddr base; 56a7240d1eSMichael Clark hwaddr size; 57a7240d1eSMichael Clark } sifive_u_memmap[] = { 58a7240d1eSMichael Clark [SIFIVE_U_DEBUG] = { 0x0, 0x100 }, 595aec3247SMichael Clark [SIFIVE_U_MROM] = { 0x1000, 0x11000 }, 60a7240d1eSMichael Clark [SIFIVE_U_CLINT] = { 0x2000000, 0x10000 }, 61a7240d1eSMichael Clark [SIFIVE_U_PLIC] = { 0xc000000, 0x4000000 }, 62a7240d1eSMichael Clark [SIFIVE_U_UART0] = { 0x10013000, 0x1000 }, 63a7240d1eSMichael Clark [SIFIVE_U_UART1] = { 0x10023000, 0x1000 }, 64a7240d1eSMichael Clark [SIFIVE_U_DRAM] = { 0x80000000, 0x0 }, 655a7f76a3SAlistair Francis [SIFIVE_U_GEM] = { 0x100900FC, 0x2000 }, 66a7240d1eSMichael Clark }; 67a7240d1eSMichael Clark 685a7f76a3SAlistair Francis #define GEM_REVISION 0x10070109 695a7f76a3SAlistair Francis 700f8d4462SGuenter Roeck static void *create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap, 71a7240d1eSMichael Clark uint64_t mem_size, const char *cmdline) 72a7240d1eSMichael Clark { 73a7240d1eSMichael Clark void *fdt; 74a7240d1eSMichael Clark int cpu; 75a7240d1eSMichael Clark uint32_t *cells; 76a7240d1eSMichael Clark char *nodename; 77fe93582cSAnup Patel char ethclk_names[] = "pclk\0hclk\0tx_clk"; 78382cb439SBin Meng uint32_t plic_phandle, ethclk_phandle, phandle = 1; 79*44e6dcd3SGuenter Roeck uint32_t uartclk_phandle; 80a7240d1eSMichael Clark 81a7240d1eSMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 82a7240d1eSMichael Clark if (!fdt) { 83a7240d1eSMichael Clark error_report("create_device_tree() failed"); 84a7240d1eSMichael Clark exit(1); 85a7240d1eSMichael Clark } 86a7240d1eSMichael Clark 87a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/", "model", "ucbbar,spike-bare,qemu"); 88a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/", "compatible", "ucbbar,spike-bare-dev"); 89a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 90a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 91a7240d1eSMichael Clark 92a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 93a7240d1eSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 942a1a6f6dSAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 95a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 96a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 97a7240d1eSMichael Clark 98a7240d1eSMichael Clark nodename = g_strdup_printf("/memory@%lx", 99a7240d1eSMichael Clark (long)memmap[SIFIVE_U_DRAM].base); 100a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 101a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 102a7240d1eSMichael Clark memmap[SIFIVE_U_DRAM].base >> 32, memmap[SIFIVE_U_DRAM].base, 103a7240d1eSMichael Clark mem_size >> 32, mem_size); 104a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 105a7240d1eSMichael Clark g_free(nodename); 106a7240d1eSMichael Clark 107a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 1082a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 1092a8756edSMichael Clark SIFIVE_CLINT_TIMEBASE_FREQ); 110a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 111a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 112a7240d1eSMichael Clark 1132308092bSAlistair Francis for (cpu = s->soc.cpus.num_harts - 1; cpu >= 0; cpu--) { 114382cb439SBin Meng int cpu_phandle = phandle++; 115a7240d1eSMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 116a7240d1eSMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 1172308092bSAlistair Francis char *isa = riscv_isa_string(&s->soc.cpus.harts[cpu]); 118a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 1192a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 1202a8756edSMichael Clark SIFIVE_U_CLOCK_FREQ); 121a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 122a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 123a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 124a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 125a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 126a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 127a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, intc); 128382cb439SBin Meng qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle); 129382cb439SBin Meng qemu_fdt_setprop_cell(fdt, intc, "linux,phandle", cpu_phandle); 130a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 131a7240d1eSMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 132a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 133a7240d1eSMichael Clark g_free(isa); 134a7240d1eSMichael Clark g_free(intc); 135a7240d1eSMichael Clark g_free(nodename); 136a7240d1eSMichael Clark } 137a7240d1eSMichael Clark 1382308092bSAlistair Francis cells = g_new0(uint32_t, s->soc.cpus.num_harts * 4); 1392308092bSAlistair Francis for (cpu = 0; cpu < s->soc.cpus.num_harts; cpu++) { 140a7240d1eSMichael Clark nodename = 141a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 142a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 143a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 144a7240d1eSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 145a7240d1eSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 146a7240d1eSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 147a7240d1eSMichael Clark g_free(nodename); 148a7240d1eSMichael Clark } 149a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 150a7240d1eSMichael Clark (long)memmap[SIFIVE_U_CLINT].base); 151a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 152a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0"); 153a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 154a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_CLINT].base, 155a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_CLINT].size); 156a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 1572308092bSAlistair Francis cells, s->soc.cpus.num_harts * sizeof(uint32_t) * 4); 158a7240d1eSMichael Clark g_free(cells); 159a7240d1eSMichael Clark g_free(nodename); 160a7240d1eSMichael Clark 161382cb439SBin Meng plic_phandle = phandle++; 1622308092bSAlistair Francis cells = g_new0(uint32_t, s->soc.cpus.num_harts * 4); 1632308092bSAlistair Francis for (cpu = 0; cpu < s->soc.cpus.num_harts; cpu++) { 164a7240d1eSMichael Clark nodename = 165a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 166a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 167a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 168a7240d1eSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_EXT); 169a7240d1eSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 170a7240d1eSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_S_EXT); 171a7240d1eSMichael Clark g_free(nodename); 172a7240d1eSMichael Clark } 173a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/interrupt-controller@%lx", 174a7240d1eSMichael Clark (long)memmap[SIFIVE_U_PLIC].base); 175a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 176a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1); 177a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0"); 178a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 179a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 1802308092bSAlistair Francis cells, s->soc.cpus.num_harts * sizeof(uint32_t) * 4); 181a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 182a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_PLIC].base, 183a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_PLIC].size); 184a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); 185a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "riscv,max-priority", 7); 18698ceee7fSAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35); 187382cb439SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "phandle", plic_phandle); 188382cb439SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "linux,phandle", plic_phandle); 189a7240d1eSMichael Clark plic_phandle = qemu_fdt_get_phandle(fdt, nodename); 190a7240d1eSMichael Clark g_free(cells); 191a7240d1eSMichael Clark g_free(nodename); 192a7240d1eSMichael Clark 193382cb439SBin Meng ethclk_phandle = phandle++; 194fe93582cSAnup Patel nodename = g_strdup_printf("/soc/ethclk"); 195fe93582cSAnup Patel qemu_fdt_add_subnode(fdt, nodename); 196fe93582cSAnup Patel qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 197fe93582cSAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 198fe93582cSAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 199fe93582cSAnup Patel SIFIVE_U_GEM_CLOCK_FREQ); 200382cb439SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", ethclk_phandle); 201382cb439SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "linux,phandle", ethclk_phandle); 202fe93582cSAnup Patel ethclk_phandle = qemu_fdt_get_phandle(fdt, nodename); 203fe93582cSAnup Patel g_free(nodename); 204fe93582cSAnup Patel 2055a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx", 2065a7f76a3SAlistair Francis (long)memmap[SIFIVE_U_GEM].base); 2075a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 2085a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "compatible", "cdns,macb"); 2095a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 2105a7f76a3SAlistair Francis 0x0, memmap[SIFIVE_U_GEM].base, 2115a7f76a3SAlistair Francis 0x0, memmap[SIFIVE_U_GEM].size); 2125a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); 2135a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii"); 2145a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", plic_phandle); 2155a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ); 216fe93582cSAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 217fe93582cSAnup Patel ethclk_phandle, ethclk_phandle, ethclk_phandle); 218fe93582cSAnup Patel qemu_fdt_setprop(fdt, nodename, "clocks-names", ethclk_names, 219fe93582cSAnup Patel sizeof(ethclk_names)); 2205a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "#address-cells", 1); 2215a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "#size-cells", 0); 2225a7f76a3SAlistair Francis g_free(nodename); 2235a7f76a3SAlistair Francis 2245a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0", 2255a7f76a3SAlistair Francis (long)memmap[SIFIVE_U_GEM].base); 2265a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 2275a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 0x0); 2285a7f76a3SAlistair Francis g_free(nodename); 2295a7f76a3SAlistair Francis 230*44e6dcd3SGuenter Roeck uartclk_phandle = phandle++; 231*44e6dcd3SGuenter Roeck nodename = g_strdup_printf("/soc/uartclk"); 232*44e6dcd3SGuenter Roeck qemu_fdt_add_subnode(fdt, nodename); 233*44e6dcd3SGuenter Roeck qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 234*44e6dcd3SGuenter Roeck qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 235*44e6dcd3SGuenter Roeck qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 3686400); 236*44e6dcd3SGuenter Roeck qemu_fdt_setprop_cell(fdt, nodename, "phandle", uartclk_phandle); 237*44e6dcd3SGuenter Roeck qemu_fdt_setprop_cell(fdt, nodename, "linux,phandle", uartclk_phandle); 238*44e6dcd3SGuenter Roeck uartclk_phandle = qemu_fdt_get_phandle(fdt, nodename); 239*44e6dcd3SGuenter Roeck g_free(nodename); 240*44e6dcd3SGuenter Roeck 241bde3ab9aSAlistair Francis nodename = g_strdup_printf("/soc/uart@%lx", 242a7240d1eSMichael Clark (long)memmap[SIFIVE_U_UART0].base); 243a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 244a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 245a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 246a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_UART0].base, 247a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_UART0].size); 248*44e6dcd3SGuenter Roeck qemu_fdt_setprop_cells(fdt, nodename, "clocks", uartclk_phandle); 249a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "interrupt-parent", plic_phandle); 250a9ec1c76SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ); 251a7240d1eSMichael Clark 252a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 253a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); 2547c28f4daSMichael Clark if (cmdline) { 255a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 2567c28f4daSMichael Clark } 257*44e6dcd3SGuenter Roeck 258*44e6dcd3SGuenter Roeck qemu_fdt_add_subnode(fdt, "/aliases"); 259*44e6dcd3SGuenter Roeck qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename); 260*44e6dcd3SGuenter Roeck 261a7240d1eSMichael Clark g_free(nodename); 2620f8d4462SGuenter Roeck 2630f8d4462SGuenter Roeck return fdt; 264a7240d1eSMichael Clark } 265a7240d1eSMichael Clark 266a7240d1eSMichael Clark static void riscv_sifive_u_init(MachineState *machine) 267a7240d1eSMichael Clark { 268a7240d1eSMichael Clark const struct MemmapEntry *memmap = sifive_u_memmap; 2690f8d4462SGuenter Roeck void *fdt; 270a7240d1eSMichael Clark 271a7240d1eSMichael Clark SiFiveUState *s = g_new0(SiFiveUState, 1); 2725aec3247SMichael Clark MemoryRegion *system_memory = get_system_memory(); 273a7240d1eSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 2745aec3247SMichael Clark int i; 275a7240d1eSMichael Clark 2762308092bSAlistair Francis /* Initialize SoC */ 2774eea9d7dSAlistair Francis object_initialize_child(OBJECT(machine), "soc", &s->soc, 2784eea9d7dSAlistair Francis sizeof(s->soc), TYPE_RISCV_U_SOC, 2794eea9d7dSAlistair Francis &error_abort, NULL); 280a7240d1eSMichael Clark object_property_set_bool(OBJECT(&s->soc), true, "realized", 281a7240d1eSMichael Clark &error_abort); 282a7240d1eSMichael Clark 283a7240d1eSMichael Clark /* register RAM */ 284a7240d1eSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram", 285a7240d1eSMichael Clark machine->ram_size, &error_fatal); 2865aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DRAM].base, 287a7240d1eSMichael Clark main_mem); 288a7240d1eSMichael Clark 289a7240d1eSMichael Clark /* create device tree */ 2900f8d4462SGuenter Roeck fdt = create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline); 291a7240d1eSMichael Clark 292fdd1bda4SAlistair Francis riscv_find_and_load_firmware(machine, BIOS_FILENAME, 293fdd1bda4SAlistair Francis memmap[SIFIVE_U_DRAM].base); 294b3042223SAlistair Francis 295a7240d1eSMichael Clark if (machine->kernel_filename) { 2960f8d4462SGuenter Roeck uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename); 2970f8d4462SGuenter Roeck 2980f8d4462SGuenter Roeck if (machine->initrd_filename) { 2990f8d4462SGuenter Roeck hwaddr start; 3000f8d4462SGuenter Roeck hwaddr end = riscv_load_initrd(machine->initrd_filename, 3010f8d4462SGuenter Roeck machine->ram_size, kernel_entry, 3020f8d4462SGuenter Roeck &start); 3030f8d4462SGuenter Roeck qemu_fdt_setprop_cell(fdt, "/chosen", 3040f8d4462SGuenter Roeck "linux,initrd-start", start); 3050f8d4462SGuenter Roeck qemu_fdt_setprop_cell(fdt, "/chosen", "linux,initrd-end", 3060f8d4462SGuenter Roeck end); 3070f8d4462SGuenter Roeck } 308a7240d1eSMichael Clark } 309a7240d1eSMichael Clark 310a7240d1eSMichael Clark /* reset vector */ 311a7240d1eSMichael Clark uint32_t reset_vec[8] = { 312a7240d1eSMichael Clark 0x00000297, /* 1: auipc t0, %pcrel_hi(dtb) */ 313a7240d1eSMichael Clark 0x02028593, /* addi a1, t0, %pcrel_lo(1b) */ 314a7240d1eSMichael Clark 0xf1402573, /* csrr a0, mhartid */ 315a7240d1eSMichael Clark #if defined(TARGET_RISCV32) 316a7240d1eSMichael Clark 0x0182a283, /* lw t0, 24(t0) */ 317a7240d1eSMichael Clark #elif defined(TARGET_RISCV64) 318a7240d1eSMichael Clark 0x0182b283, /* ld t0, 24(t0) */ 319a7240d1eSMichael Clark #endif 320a7240d1eSMichael Clark 0x00028067, /* jr t0 */ 321a7240d1eSMichael Clark 0x00000000, 322a7240d1eSMichael Clark memmap[SIFIVE_U_DRAM].base, /* start: .dword DRAM_BASE */ 323a7240d1eSMichael Clark 0x00000000, 324a7240d1eSMichael Clark /* dtb: */ 325a7240d1eSMichael Clark }; 326a7240d1eSMichael Clark 3275aec3247SMichael Clark /* copy in the reset vector in little_endian byte order */ 3285aec3247SMichael Clark for (i = 0; i < sizeof(reset_vec) >> 2; i++) { 3295aec3247SMichael Clark reset_vec[i] = cpu_to_le32(reset_vec[i]); 3305aec3247SMichael Clark } 3315aec3247SMichael Clark rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 3325aec3247SMichael Clark memmap[SIFIVE_U_MROM].base, &address_space_memory); 333a7240d1eSMichael Clark 334a7240d1eSMichael Clark /* copy in the device tree */ 3355aec3247SMichael Clark if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) > 3365aec3247SMichael Clark memmap[SIFIVE_U_MROM].size - sizeof(reset_vec)) { 3375aec3247SMichael Clark error_report("not enough space to store device-tree"); 3385aec3247SMichael Clark exit(1); 3395aec3247SMichael Clark } 3405aec3247SMichael Clark qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt)); 3415aec3247SMichael Clark rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt), 3425aec3247SMichael Clark memmap[SIFIVE_U_MROM].base + sizeof(reset_vec), 3435aec3247SMichael Clark &address_space_memory); 3442308092bSAlistair Francis } 3452308092bSAlistair Francis 3462308092bSAlistair Francis static void riscv_sifive_u_soc_init(Object *obj) 3472308092bSAlistair Francis { 348c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 3492308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(obj); 3502308092bSAlistair Francis 3514eea9d7dSAlistair Francis object_initialize_child(obj, "cpus", &s->cpus, sizeof(s->cpus), 3524eea9d7dSAlistair Francis TYPE_RISCV_HART_ARRAY, &error_abort, NULL); 3532308092bSAlistair Francis object_property_set_str(OBJECT(&s->cpus), SIFIVE_U_CPU, "cpu-type", 3542308092bSAlistair Francis &error_abort); 355c4473127SLike Xu object_property_set_int(OBJECT(&s->cpus), ms->smp.cpus, "num-harts", 3562308092bSAlistair Francis &error_abort); 3575a7f76a3SAlistair Francis 3584eea9d7dSAlistair Francis sysbus_init_child_obj(obj, "gem", &s->gem, sizeof(s->gem), 3594eea9d7dSAlistair Francis TYPE_CADENCE_GEM); 3602308092bSAlistair Francis } 3612308092bSAlistair Francis 3622308092bSAlistair Francis static void riscv_sifive_u_soc_realize(DeviceState *dev, Error **errp) 3632308092bSAlistair Francis { 364c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 3652308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(dev); 3662308092bSAlistair Francis const struct MemmapEntry *memmap = sifive_u_memmap; 3672308092bSAlistair Francis MemoryRegion *system_memory = get_system_memory(); 3682308092bSAlistair Francis MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 3695a7f76a3SAlistair Francis qemu_irq plic_gpios[SIFIVE_U_PLIC_NUM_SOURCES]; 37005446f41SBin Meng char *plic_hart_config; 37105446f41SBin Meng size_t plic_hart_config_len; 3725a7f76a3SAlistair Francis int i; 3735a7f76a3SAlistair Francis Error *err = NULL; 3745a7f76a3SAlistair Francis NICInfo *nd = &nd_table[0]; 3752308092bSAlistair Francis 3762308092bSAlistair Francis object_property_set_bool(OBJECT(&s->cpus), true, "realized", 3772308092bSAlistair Francis &error_abort); 3782308092bSAlistair Francis 3792308092bSAlistair Francis /* boot rom */ 3802308092bSAlistair Francis memory_region_init_rom(mask_rom, NULL, "riscv.sifive.u.mrom", 3812308092bSAlistair Francis memmap[SIFIVE_U_MROM].size, &error_fatal); 3822308092bSAlistair Francis memory_region_add_subregion(system_memory, memmap[SIFIVE_U_MROM].base, 3832308092bSAlistair Francis mask_rom); 384a7240d1eSMichael Clark 38505446f41SBin Meng /* create PLIC hart topology configuration string */ 386c4473127SLike Xu plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) * 387c4473127SLike Xu ms->smp.cpus; 38805446f41SBin Meng plic_hart_config = g_malloc0(plic_hart_config_len); 389c4473127SLike Xu for (i = 0; i < ms->smp.cpus; i++) { 39005446f41SBin Meng if (i != 0) { 39105446f41SBin Meng strncat(plic_hart_config, ",", plic_hart_config_len); 39205446f41SBin Meng } 39305446f41SBin Meng strncat(plic_hart_config, SIFIVE_U_PLIC_HART_CONFIG, 39405446f41SBin Meng plic_hart_config_len); 39505446f41SBin Meng plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1); 39605446f41SBin Meng } 39705446f41SBin Meng 398a7240d1eSMichael Clark /* MMIO */ 399a7240d1eSMichael Clark s->plic = sifive_plic_create(memmap[SIFIVE_U_PLIC].base, 40005446f41SBin Meng plic_hart_config, 401a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_SOURCES, 402a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_PRIORITIES, 403a7240d1eSMichael Clark SIFIVE_U_PLIC_PRIORITY_BASE, 404a7240d1eSMichael Clark SIFIVE_U_PLIC_PENDING_BASE, 405a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_BASE, 406a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_STRIDE, 407a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_BASE, 408a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_STRIDE, 409a7240d1eSMichael Clark memmap[SIFIVE_U_PLIC].size); 4105aec3247SMichael Clark sifive_uart_create(system_memory, memmap[SIFIVE_U_UART0].base, 411647a70a1SAlistair Francis serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ)); 412194eef09SMichael Clark sifive_uart_create(system_memory, memmap[SIFIVE_U_UART1].base, 413194eef09SMichael Clark serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ)); 414a7240d1eSMichael Clark sifive_clint_create(memmap[SIFIVE_U_CLINT].base, 415c4473127SLike Xu memmap[SIFIVE_U_CLINT].size, ms->smp.cpus, 416a7240d1eSMichael Clark SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE); 4175a7f76a3SAlistair Francis 4185a7f76a3SAlistair Francis for (i = 0; i < SIFIVE_U_PLIC_NUM_SOURCES; i++) { 4195a7f76a3SAlistair Francis plic_gpios[i] = qdev_get_gpio_in(DEVICE(s->plic), i); 4205a7f76a3SAlistair Francis } 4215a7f76a3SAlistair Francis 4225a7f76a3SAlistair Francis if (nd->used) { 4235a7f76a3SAlistair Francis qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 4245a7f76a3SAlistair Francis qdev_set_nic_properties(DEVICE(&s->gem), nd); 4255a7f76a3SAlistair Francis } 4265a7f76a3SAlistair Francis object_property_set_int(OBJECT(&s->gem), GEM_REVISION, "revision", 4275a7f76a3SAlistair Francis &error_abort); 4285a7f76a3SAlistair Francis object_property_set_bool(OBJECT(&s->gem), true, "realized", &err); 4295a7f76a3SAlistair Francis if (err) { 4305a7f76a3SAlistair Francis error_propagate(errp, err); 4315a7f76a3SAlistair Francis return; 4325a7f76a3SAlistair Francis } 4335a7f76a3SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_GEM].base); 4345a7f76a3SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0, 4355a7f76a3SAlistair Francis plic_gpios[SIFIVE_U_GEM_IRQ]); 436a7240d1eSMichael Clark } 437a7240d1eSMichael Clark 438a7240d1eSMichael Clark static void riscv_sifive_u_machine_init(MachineClass *mc) 439a7240d1eSMichael Clark { 440a7240d1eSMichael Clark mc->desc = "RISC-V Board compatible with SiFive U SDK"; 441a7240d1eSMichael Clark mc->init = riscv_sifive_u_init; 4428b1d0714SAlistair Francis /* The real hardware has 5 CPUs, but one of them is a small embedded power 4438b1d0714SAlistair Francis * management CPU. 4448b1d0714SAlistair Francis */ 4458b1d0714SAlistair Francis mc->max_cpus = 4; 446a7240d1eSMichael Clark } 447a7240d1eSMichael Clark 448a7240d1eSMichael Clark DEFINE_MACHINE("sifive_u", riscv_sifive_u_machine_init) 4492308092bSAlistair Francis 4502308092bSAlistair Francis static void riscv_sifive_u_soc_class_init(ObjectClass *oc, void *data) 4512308092bSAlistair Francis { 4522308092bSAlistair Francis DeviceClass *dc = DEVICE_CLASS(oc); 4532308092bSAlistair Francis 4542308092bSAlistair Francis dc->realize = riscv_sifive_u_soc_realize; 4552308092bSAlistair Francis /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 4562308092bSAlistair Francis dc->user_creatable = false; 4572308092bSAlistair Francis } 4582308092bSAlistair Francis 4592308092bSAlistair Francis static const TypeInfo riscv_sifive_u_soc_type_info = { 4602308092bSAlistair Francis .name = TYPE_RISCV_U_SOC, 4612308092bSAlistair Francis .parent = TYPE_DEVICE, 4622308092bSAlistair Francis .instance_size = sizeof(SiFiveUSoCState), 4632308092bSAlistair Francis .instance_init = riscv_sifive_u_soc_init, 4642308092bSAlistair Francis .class_init = riscv_sifive_u_soc_class_init, 4652308092bSAlistair Francis }; 4662308092bSAlistair Francis 4672308092bSAlistair Francis static void riscv_sifive_u_soc_register_types(void) 4682308092bSAlistair Francis { 4692308092bSAlistair Francis type_register_static(&riscv_sifive_u_soc_type_info); 4702308092bSAlistair Francis } 4712308092bSAlistair Francis 4722308092bSAlistair Francis type_init(riscv_sifive_u_soc_register_types) 473