1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * QEMU RISC-V Board Compatible with SiFive Freedom U SDK 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 67b6bb66fSBin Meng * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com> 7a7240d1eSMichael Clark * 8a7240d1eSMichael Clark * Provides a board compatible with the SiFive Freedom U SDK: 9a7240d1eSMichael Clark * 10a7240d1eSMichael Clark * 0) UART 11a7240d1eSMichael Clark * 1) CLINT (Core Level Interruptor) 12a7240d1eSMichael Clark * 2) PLIC (Platform Level Interrupt Controller) 13af14c840SBin Meng * 3) PRCI (Power, Reset, Clock, Interrupt) 148a88b9f5SBin Meng * 4) GPIO (General Purpose Input/Output Controller) 158a88b9f5SBin Meng * 5) OTP (One-Time Programmable) memory with stored serial number 168a88b9f5SBin Meng * 6) GEM (Gigabit Ethernet Controller) and management block 17a7240d1eSMichael Clark * 18f3d47d58SBin Meng * This board currently generates devicetree dynamically that indicates at least 19ecdfe393SBin Meng * two harts and up to five harts. 20a7240d1eSMichael Clark * 21a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 22a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 23a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 24a7240d1eSMichael Clark * 25a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 26a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 27a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 28a7240d1eSMichael Clark * more details. 29a7240d1eSMichael Clark * 30a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 31a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 32a7240d1eSMichael Clark */ 33a7240d1eSMichael Clark 34a7240d1eSMichael Clark #include "qemu/osdep.h" 35a7240d1eSMichael Clark #include "qemu/log.h" 36a7240d1eSMichael Clark #include "qemu/error-report.h" 37a7240d1eSMichael Clark #include "qapi/error.h" 383ca109c3SBin Meng #include "qapi/visitor.h" 39a7240d1eSMichael Clark #include "hw/boards.h" 405133ed17SBin Meng #include "hw/irq.h" 41a7240d1eSMichael Clark #include "hw/loader.h" 42a7240d1eSMichael Clark #include "hw/sysbus.h" 43a7240d1eSMichael Clark #include "hw/char/serial.h" 44ecdfe393SBin Meng #include "hw/cpu/cluster.h" 457b6bb66fSBin Meng #include "hw/misc/unimp.h" 46a7240d1eSMichael Clark #include "target/riscv/cpu.h" 47a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h" 48a7240d1eSMichael Clark #include "hw/riscv/sifive_plic.h" 49a7240d1eSMichael Clark #include "hw/riscv/sifive_clint.h" 50a7240d1eSMichael Clark #include "hw/riscv/sifive_uart.h" 51a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h" 520ac24d56SAlistair Francis #include "hw/riscv/boot.h" 53a7240d1eSMichael Clark #include "chardev/char.h" 547b6bb66fSBin Meng #include "net/eth.h" 55a7240d1eSMichael Clark #include "sysemu/arch_init.h" 56a7240d1eSMichael Clark #include "sysemu/device_tree.h" 575133ed17SBin Meng #include "sysemu/runstate.h" 5846517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 59a7240d1eSMichael Clark #include "exec/address-spaces.h" 60a7240d1eSMichael Clark 615aec3247SMichael Clark #include <libfdt.h> 625aec3247SMichael Clark 63b78c3296SBin Meng #if defined(TARGET_RISCV32) 64b78c3296SBin Meng # define BIOS_FILENAME "opensbi-riscv32-sifive_u-fw_jump.bin" 65b78c3296SBin Meng #else 66fdd1bda4SAlistair Francis # define BIOS_FILENAME "opensbi-riscv64-sifive_u-fw_jump.bin" 67b78c3296SBin Meng #endif 68fdd1bda4SAlistair Francis 69a7240d1eSMichael Clark static const struct MemmapEntry { 70a7240d1eSMichael Clark hwaddr base; 71a7240d1eSMichael Clark hwaddr size; 72a7240d1eSMichael Clark } sifive_u_memmap[] = { 73a7240d1eSMichael Clark [SIFIVE_U_DEBUG] = { 0x0, 0x100 }, 745aec3247SMichael Clark [SIFIVE_U_MROM] = { 0x1000, 0x11000 }, 75a7240d1eSMichael Clark [SIFIVE_U_CLINT] = { 0x2000000, 0x10000 }, 76a6902ef0SAlistair Francis [SIFIVE_U_L2LIM] = { 0x8000000, 0x2000000 }, 77a7240d1eSMichael Clark [SIFIVE_U_PLIC] = { 0xc000000, 0x4000000 }, 78af14c840SBin Meng [SIFIVE_U_PRCI] = { 0x10000000, 0x1000 }, 794b55bc2bSBin Meng [SIFIVE_U_UART0] = { 0x10010000, 0x1000 }, 804b55bc2bSBin Meng [SIFIVE_U_UART1] = { 0x10011000, 0x1000 }, 818a88b9f5SBin Meng [SIFIVE_U_GPIO] = { 0x10060000, 0x1000 }, 825461c4feSBin Meng [SIFIVE_U_OTP] = { 0x10070000, 0x1000 }, 831b3a2308SAlistair Francis [SIFIVE_U_FLASH0] = { 0x20000000, 0x10000000 }, 84a7240d1eSMichael Clark [SIFIVE_U_DRAM] = { 0x80000000, 0x0 }, 857b6bb66fSBin Meng [SIFIVE_U_GEM] = { 0x10090000, 0x2000 }, 867b6bb66fSBin Meng [SIFIVE_U_GEM_MGMT] = { 0x100a0000, 0x1000 }, 87a7240d1eSMichael Clark }; 88a7240d1eSMichael Clark 895461c4feSBin Meng #define OTP_SERIAL 1 905a7f76a3SAlistair Francis #define GEM_REVISION 0x10070109 915a7f76a3SAlistair Francis 929f79638eSBin Meng static void create_fdt(SiFiveUState *s, const struct MemmapEntry *memmap, 93a7240d1eSMichael Clark uint64_t mem_size, const char *cmdline) 94a7240d1eSMichael Clark { 95ecdfe393SBin Meng MachineState *ms = MACHINE(qdev_get_machine()); 96a7240d1eSMichael Clark void *fdt; 97a7240d1eSMichael Clark int cpu; 98a7240d1eSMichael Clark uint32_t *cells; 99a7240d1eSMichael Clark char *nodename; 100806c64b7SBin Meng char ethclk_names[] = "pclk\0hclk"; 1015133ed17SBin Meng uint32_t plic_phandle, prci_phandle, gpio_phandle, phandle = 1; 1027b6bb66fSBin Meng uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle; 103a7240d1eSMichael Clark 104a7240d1eSMichael Clark fdt = s->fdt = create_device_tree(&s->fdt_size); 105a7240d1eSMichael Clark if (!fdt) { 106a7240d1eSMichael Clark error_report("create_device_tree() failed"); 107a7240d1eSMichael Clark exit(1); 108a7240d1eSMichael Clark } 109a7240d1eSMichael Clark 110d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00"); 111d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "compatible", 112d372e748SBin Meng "sifive,hifive-unleashed-a00"); 113a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 114a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 115a7240d1eSMichael Clark 116a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 117a7240d1eSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 1182a1a6f6dSAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 119a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 120a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 121a7240d1eSMichael Clark 122e1724d09SBin Meng hfclk_phandle = phandle++; 123e1724d09SBin Meng nodename = g_strdup_printf("/hfclk"); 124e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 125e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle); 126e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk"); 127e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 128e1724d09SBin Meng SIFIVE_U_HFCLK_FREQ); 129e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 130e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 131e1724d09SBin Meng g_free(nodename); 132e1724d09SBin Meng 133e1724d09SBin Meng rtcclk_phandle = phandle++; 134e1724d09SBin Meng nodename = g_strdup_printf("/rtcclk"); 135e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 136e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle); 137e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk"); 138e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 139e1724d09SBin Meng SIFIVE_U_RTCCLK_FREQ); 140e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 141e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 142e1724d09SBin Meng g_free(nodename); 143e1724d09SBin Meng 144a7240d1eSMichael Clark nodename = g_strdup_printf("/memory@%lx", 145a7240d1eSMichael Clark (long)memmap[SIFIVE_U_DRAM].base); 146a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 147a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 148a7240d1eSMichael Clark memmap[SIFIVE_U_DRAM].base >> 32, memmap[SIFIVE_U_DRAM].base, 149a7240d1eSMichael Clark mem_size >> 32, mem_size); 150a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 151a7240d1eSMichael Clark g_free(nodename); 152a7240d1eSMichael Clark 153a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 1542a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 1552a8756edSMichael Clark SIFIVE_CLINT_TIMEBASE_FREQ); 156a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 157a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 158a7240d1eSMichael Clark 159ecdfe393SBin Meng for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) { 160382cb439SBin Meng int cpu_phandle = phandle++; 161a7240d1eSMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 162a7240d1eSMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 163ecdfe393SBin Meng char *isa; 164a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 165ecdfe393SBin Meng /* cpu 0 is the management hart that does not have mmu */ 166ecdfe393SBin Meng if (cpu != 0) { 167e883e992SBin Meng #if defined(TARGET_RISCV32) 168e883e992SBin Meng qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32"); 169e883e992SBin Meng #else 170a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 171e883e992SBin Meng #endif 172ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]); 173ecdfe393SBin Meng } else { 174ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.e_cpus.harts[0]); 175ecdfe393SBin Meng } 176a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 177a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 178a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 179a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 180a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 181a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, intc); 182382cb439SBin Meng qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle); 183a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 184a7240d1eSMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 185a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 186a7240d1eSMichael Clark g_free(isa); 187a7240d1eSMichael Clark g_free(intc); 188a7240d1eSMichael Clark g_free(nodename); 189a7240d1eSMichael Clark } 190a7240d1eSMichael Clark 191ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4); 192ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 193a7240d1eSMichael Clark nodename = 194a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 195a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 196a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 197a7240d1eSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 198a7240d1eSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 199a7240d1eSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 200a7240d1eSMichael Clark g_free(nodename); 201a7240d1eSMichael Clark } 202a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 203a7240d1eSMichael Clark (long)memmap[SIFIVE_U_CLINT].base); 204a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 205a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,clint0"); 206a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 207a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_CLINT].base, 208a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_CLINT].size); 209a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 210ecdfe393SBin Meng cells, ms->smp.cpus * sizeof(uint32_t) * 4); 211a7240d1eSMichael Clark g_free(cells); 212a7240d1eSMichael Clark g_free(nodename); 213a7240d1eSMichael Clark 214ea85f27dSBin Meng nodename = g_strdup_printf("/soc/otp@%lx", 215ea85f27dSBin Meng (long)memmap[SIFIVE_U_OTP].base); 216ea85f27dSBin Meng qemu_fdt_add_subnode(fdt, nodename); 217ea85f27dSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "fuse-count", SIFIVE_U_OTP_REG_SIZE); 218ea85f27dSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 219ea85f27dSBin Meng 0x0, memmap[SIFIVE_U_OTP].base, 220ea85f27dSBin Meng 0x0, memmap[SIFIVE_U_OTP].size); 221ea85f27dSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 222ea85f27dSBin Meng "sifive,fu540-c000-otp"); 223ea85f27dSBin Meng g_free(nodename); 224ea85f27dSBin Meng 225af14c840SBin Meng prci_phandle = phandle++; 226af14c840SBin Meng nodename = g_strdup_printf("/soc/clock-controller@%lx", 227af14c840SBin Meng (long)memmap[SIFIVE_U_PRCI].base); 228af14c840SBin Meng qemu_fdt_add_subnode(fdt, nodename); 229af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle); 230af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1); 231af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 232af14c840SBin Meng hfclk_phandle, rtcclk_phandle); 233af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 234af14c840SBin Meng 0x0, memmap[SIFIVE_U_PRCI].base, 235af14c840SBin Meng 0x0, memmap[SIFIVE_U_PRCI].size); 236af14c840SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 237af14c840SBin Meng "sifive,fu540-c000-prci"); 238af14c840SBin Meng g_free(nodename); 239af14c840SBin Meng 240382cb439SBin Meng plic_phandle = phandle++; 241ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4 - 2); 242ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 243a7240d1eSMichael Clark nodename = 244a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 245a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 246ecdfe393SBin Meng /* cpu 0 is the management hart that does not have S-mode */ 247ecdfe393SBin Meng if (cpu == 0) { 248ecdfe393SBin Meng cells[0] = cpu_to_be32(intc_phandle); 249ecdfe393SBin Meng cells[1] = cpu_to_be32(IRQ_M_EXT); 250ecdfe393SBin Meng } else { 251ecdfe393SBin Meng cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle); 252ecdfe393SBin Meng cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT); 253a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 254ecdfe393SBin Meng cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT); 255ecdfe393SBin Meng } 256a7240d1eSMichael Clark g_free(nodename); 257a7240d1eSMichael Clark } 258a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/interrupt-controller@%lx", 259a7240d1eSMichael Clark (long)memmap[SIFIVE_U_PLIC].base); 260a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 261a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1); 262a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv,plic0"); 263a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 264a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 265ecdfe393SBin Meng cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t)); 266a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 267a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_PLIC].base, 268a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_PLIC].size); 26998ceee7fSAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 0x35); 27004e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle); 271a7240d1eSMichael Clark plic_phandle = qemu_fdt_get_phandle(fdt, nodename); 272a7240d1eSMichael Clark g_free(cells); 273a7240d1eSMichael Clark g_free(nodename); 274a7240d1eSMichael Clark 2755133ed17SBin Meng gpio_phandle = phandle++; 2768a88b9f5SBin Meng nodename = g_strdup_printf("/soc/gpio@%lx", 2778a88b9f5SBin Meng (long)memmap[SIFIVE_U_GPIO].base); 2788a88b9f5SBin Meng qemu_fdt_add_subnode(fdt, nodename); 2795133ed17SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", gpio_phandle); 2808a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 2818a88b9f5SBin Meng prci_phandle, PRCI_CLK_TLCLK); 2828a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 2); 2838a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 2848a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#gpio-cells", 2); 2858a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "gpio-controller", NULL, 0); 2868a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 2878a88b9f5SBin Meng 0x0, memmap[SIFIVE_U_GPIO].base, 2888a88b9f5SBin Meng 0x0, memmap[SIFIVE_U_GPIO].size); 2898a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_GPIO_IRQ0, 2908a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ1, SIFIVE_U_GPIO_IRQ2, SIFIVE_U_GPIO_IRQ3, 2918a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ4, SIFIVE_U_GPIO_IRQ5, SIFIVE_U_GPIO_IRQ6, 2928a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ7, SIFIVE_U_GPIO_IRQ8, SIFIVE_U_GPIO_IRQ9, 2938a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ10, SIFIVE_U_GPIO_IRQ11, SIFIVE_U_GPIO_IRQ12, 2948a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ13, SIFIVE_U_GPIO_IRQ14, SIFIVE_U_GPIO_IRQ15); 2958a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 2968a88b9f5SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,gpio0"); 2978a88b9f5SBin Meng g_free(nodename); 2988a88b9f5SBin Meng 2995133ed17SBin Meng nodename = g_strdup_printf("/gpio-restart"); 3005133ed17SBin Meng qemu_fdt_add_subnode(fdt, nodename); 3015133ed17SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "gpios", gpio_phandle, 10, 1); 3025133ed17SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "gpio-restart"); 3035133ed17SBin Meng g_free(nodename); 3045133ed17SBin Meng 3057b6bb66fSBin Meng phy_phandle = phandle++; 3065a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx", 3075a7f76a3SAlistair Francis (long)memmap[SIFIVE_U_GEM].base); 3085a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 3097b6bb66fSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 3107b6bb66fSBin Meng "sifive,fu540-c000-gem"); 3115a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 3125a7f76a3SAlistair Francis 0x0, memmap[SIFIVE_U_GEM].base, 3137b6bb66fSBin Meng 0x0, memmap[SIFIVE_U_GEM].size, 3147b6bb66fSBin Meng 0x0, memmap[SIFIVE_U_GEM_MGMT].base, 3157b6bb66fSBin Meng 0x0, memmap[SIFIVE_U_GEM_MGMT].size); 3165a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); 3175a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii"); 3187b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle); 31904e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 32004e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ); 321fe93582cSAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 322806c64b7SBin Meng prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL); 32304ece4f8SGuenter Roeck qemu_fdt_setprop(fdt, nodename, "clock-names", ethclk_names, 324fe93582cSAnup Patel sizeof(ethclk_names)); 3257b6bb66fSBin Meng qemu_fdt_setprop(fdt, nodename, "local-mac-address", 3267b6bb66fSBin Meng s->soc.gem.conf.macaddr.a, ETH_ALEN); 32704e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 32804e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 329c3a28b5dSBin Meng 330c3a28b5dSBin Meng qemu_fdt_add_subnode(fdt, "/aliases"); 331c3a28b5dSBin Meng qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename); 332c3a28b5dSBin Meng 3335a7f76a3SAlistair Francis g_free(nodename); 3345a7f76a3SAlistair Francis 3355a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0", 3365a7f76a3SAlistair Francis (long)memmap[SIFIVE_U_GEM].base); 3375a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 3387b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle); 33904e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0); 3405a7f76a3SAlistair Francis g_free(nodename); 3415a7f76a3SAlistair Francis 3425f7134d3SBin Meng nodename = g_strdup_printf("/soc/serial@%lx", 343a7240d1eSMichael Clark (long)memmap[SIFIVE_U_UART0].base); 344a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 345a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 346a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 347a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_UART0].base, 348a7240d1eSMichael Clark 0x0, memmap[SIFIVE_U_UART0].size); 349806c64b7SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 350806c64b7SBin Meng prci_phandle, PRCI_CLK_TLCLK); 35104e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 35204e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ); 353a7240d1eSMichael Clark 354a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 355a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); 3567c28f4daSMichael Clark if (cmdline) { 357a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline); 3587c28f4daSMichael Clark } 35944e6dcd3SGuenter Roeck 36044e6dcd3SGuenter Roeck qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename); 36144e6dcd3SGuenter Roeck 362a7240d1eSMichael Clark g_free(nodename); 363a7240d1eSMichael Clark } 364a7240d1eSMichael Clark 3655133ed17SBin Meng static void sifive_u_machine_reset(void *opaque, int n, int level) 3665133ed17SBin Meng { 3675133ed17SBin Meng /* gpio pin active low triggers reset */ 3685133ed17SBin Meng if (!level) { 3695133ed17SBin Meng qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 3705133ed17SBin Meng } 3715133ed17SBin Meng } 3725133ed17SBin Meng 373523e3464SAlistair Francis static void sifive_u_machine_init(MachineState *machine) 374a7240d1eSMichael Clark { 375a7240d1eSMichael Clark const struct MemmapEntry *memmap = sifive_u_memmap; 376687caef1SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(machine); 3775aec3247SMichael Clark MemoryRegion *system_memory = get_system_memory(); 378a7240d1eSMichael Clark MemoryRegion *main_mem = g_new(MemoryRegion, 1); 3791b3a2308SAlistair Francis MemoryRegion *flash0 = g_new(MemoryRegion, 1); 380fc41ae23SAlistair Francis target_ulong start_addr = memmap[SIFIVE_U_DRAM].base; 3815aec3247SMichael Clark int i; 382a7240d1eSMichael Clark 3832308092bSAlistair Francis /* Initialize SoC */ 3849fc7fc4dSMarkus Armbruster object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_RISCV_U_SOC); 3853ca109c3SBin Meng object_property_set_uint(OBJECT(&s->soc), s->serial, "serial", 3863ca109c3SBin Meng &error_abort); 387ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->soc), NULL, &error_abort); 388a7240d1eSMichael Clark 389a7240d1eSMichael Clark /* register RAM */ 390a7240d1eSMichael Clark memory_region_init_ram(main_mem, NULL, "riscv.sifive.u.ram", 391a7240d1eSMichael Clark machine->ram_size, &error_fatal); 3925aec3247SMichael Clark memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DRAM].base, 393a7240d1eSMichael Clark main_mem); 394a7240d1eSMichael Clark 3951b3a2308SAlistair Francis /* register QSPI0 Flash */ 3961b3a2308SAlistair Francis memory_region_init_ram(flash0, NULL, "riscv.sifive.u.flash0", 3971b3a2308SAlistair Francis memmap[SIFIVE_U_FLASH0].size, &error_fatal); 3981b3a2308SAlistair Francis memory_region_add_subregion(system_memory, memmap[SIFIVE_U_FLASH0].base, 3991b3a2308SAlistair Francis flash0); 4001b3a2308SAlistair Francis 4015133ed17SBin Meng /* register gpio-restart */ 4025133ed17SBin Meng qdev_connect_gpio_out(DEVICE(&(s->soc.gpio)), 10, 4035133ed17SBin Meng qemu_allocate_irq(sifive_u_machine_reset, NULL, 0)); 4045133ed17SBin Meng 405a7240d1eSMichael Clark /* create device tree */ 4069f79638eSBin Meng create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline); 407a7240d1eSMichael Clark 408fdd1bda4SAlistair Francis riscv_find_and_load_firmware(machine, BIOS_FILENAME, 40902777ac3SAnup Patel memmap[SIFIVE_U_DRAM].base, NULL); 410b3042223SAlistair Francis 411a7240d1eSMichael Clark if (machine->kernel_filename) { 4126478dd74SZhuang, Siwei (Data61, Kensington NSW) uint64_t kernel_entry = riscv_load_kernel(machine->kernel_filename, 4136478dd74SZhuang, Siwei (Data61, Kensington NSW) NULL); 4140f8d4462SGuenter Roeck 4150f8d4462SGuenter Roeck if (machine->initrd_filename) { 4160f8d4462SGuenter Roeck hwaddr start; 4170f8d4462SGuenter Roeck hwaddr end = riscv_load_initrd(machine->initrd_filename, 4180f8d4462SGuenter Roeck machine->ram_size, kernel_entry, 4190f8d4462SGuenter Roeck &start); 4209f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", 4210f8d4462SGuenter Roeck "linux,initrd-start", start); 4229f79638eSBin Meng qemu_fdt_setprop_cell(s->fdt, "/chosen", "linux,initrd-end", 4230f8d4462SGuenter Roeck end); 4240f8d4462SGuenter Roeck } 425a7240d1eSMichael Clark } 426a7240d1eSMichael Clark 427fc41ae23SAlistair Francis if (s->start_in_flash) { 428fc41ae23SAlistair Francis start_addr = memmap[SIFIVE_U_FLASH0].base; 429fc41ae23SAlistair Francis } 430fc41ae23SAlistair Francis 431a7240d1eSMichael Clark /* reset vector */ 432a7240d1eSMichael Clark uint32_t reset_vec[8] = { 433a7240d1eSMichael Clark 0x00000297, /* 1: auipc t0, %pcrel_hi(dtb) */ 434a7240d1eSMichael Clark 0x02028593, /* addi a1, t0, %pcrel_lo(1b) */ 435a7240d1eSMichael Clark 0xf1402573, /* csrr a0, mhartid */ 436a7240d1eSMichael Clark #if defined(TARGET_RISCV32) 437a7240d1eSMichael Clark 0x0182a283, /* lw t0, 24(t0) */ 438a7240d1eSMichael Clark #elif defined(TARGET_RISCV64) 439a7240d1eSMichael Clark 0x0182b283, /* ld t0, 24(t0) */ 440a7240d1eSMichael Clark #endif 441a7240d1eSMichael Clark 0x00028067, /* jr t0 */ 442a7240d1eSMichael Clark 0x00000000, 443fc41ae23SAlistair Francis start_addr, /* start: .dword */ 444a7240d1eSMichael Clark 0x00000000, 445a7240d1eSMichael Clark /* dtb: */ 446a7240d1eSMichael Clark }; 447a7240d1eSMichael Clark 4485aec3247SMichael Clark /* copy in the reset vector in little_endian byte order */ 4495aec3247SMichael Clark for (i = 0; i < sizeof(reset_vec) >> 2; i++) { 4505aec3247SMichael Clark reset_vec[i] = cpu_to_le32(reset_vec[i]); 4515aec3247SMichael Clark } 4525aec3247SMichael Clark rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 4535aec3247SMichael Clark memmap[SIFIVE_U_MROM].base, &address_space_memory); 454a7240d1eSMichael Clark 455a7240d1eSMichael Clark /* copy in the device tree */ 4565aec3247SMichael Clark if (fdt_pack(s->fdt) || fdt_totalsize(s->fdt) > 4575aec3247SMichael Clark memmap[SIFIVE_U_MROM].size - sizeof(reset_vec)) { 4585aec3247SMichael Clark error_report("not enough space to store device-tree"); 4595aec3247SMichael Clark exit(1); 4605aec3247SMichael Clark } 4615aec3247SMichael Clark qemu_fdt_dumpdtb(s->fdt, fdt_totalsize(s->fdt)); 4625aec3247SMichael Clark rom_add_blob_fixed_as("mrom.fdt", s->fdt, fdt_totalsize(s->fdt), 4635aec3247SMichael Clark memmap[SIFIVE_U_MROM].base + sizeof(reset_vec), 4645aec3247SMichael Clark &address_space_memory); 4652308092bSAlistair Francis } 4662308092bSAlistair Francis 467523e3464SAlistair Francis static bool sifive_u_machine_get_start_in_flash(Object *obj, Error **errp) 468523e3464SAlistair Francis { 469523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 470523e3464SAlistair Francis 471523e3464SAlistair Francis return s->start_in_flash; 472523e3464SAlistair Francis } 473523e3464SAlistair Francis 474523e3464SAlistair Francis static void sifive_u_machine_set_start_in_flash(Object *obj, bool value, Error **errp) 475523e3464SAlistair Francis { 476523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 477523e3464SAlistair Francis 478523e3464SAlistair Francis s->start_in_flash = value; 479523e3464SAlistair Francis } 480523e3464SAlistair Francis 481*3e9667cdSBin Meng static void sifive_u_machine_get_uint32_prop(Object *obj, Visitor *v, 482*3e9667cdSBin Meng const char *name, void *opaque, 483*3e9667cdSBin Meng Error **errp) 4843ca109c3SBin Meng { 4853ca109c3SBin Meng visit_type_uint32(v, name, (uint32_t *)opaque, errp); 4863ca109c3SBin Meng } 4873ca109c3SBin Meng 488*3e9667cdSBin Meng static void sifive_u_machine_set_uint32_prop(Object *obj, Visitor *v, 489*3e9667cdSBin Meng const char *name, void *opaque, 490*3e9667cdSBin Meng Error **errp) 4913ca109c3SBin Meng { 4923ca109c3SBin Meng visit_type_uint32(v, name, (uint32_t *)opaque, errp); 4933ca109c3SBin Meng } 4943ca109c3SBin Meng 495523e3464SAlistair Francis static void sifive_u_machine_instance_init(Object *obj) 496523e3464SAlistair Francis { 497523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 498523e3464SAlistair Francis 499523e3464SAlistair Francis s->start_in_flash = false; 500d2623129SMarkus Armbruster object_property_add_bool(obj, "start-in-flash", 501d2623129SMarkus Armbruster sifive_u_machine_get_start_in_flash, 502d2623129SMarkus Armbruster sifive_u_machine_set_start_in_flash); 503523e3464SAlistair Francis object_property_set_description(obj, "start-in-flash", 504523e3464SAlistair Francis "Set on to tell QEMU's ROM to jump to " 5057eecec7dSMarkus Armbruster "flash. Otherwise QEMU will jump to DRAM"); 5063ca109c3SBin Meng 5073ca109c3SBin Meng s->serial = OTP_SERIAL; 508d2623129SMarkus Armbruster object_property_add(obj, "serial", "uint32", 509*3e9667cdSBin Meng sifive_u_machine_get_uint32_prop, 510*3e9667cdSBin Meng sifive_u_machine_set_uint32_prop, NULL, &s->serial); 5117eecec7dSMarkus Armbruster object_property_set_description(obj, "serial", "Board serial number"); 512523e3464SAlistair Francis } 513523e3464SAlistair Francis 514523e3464SAlistair Francis static void sifive_u_machine_class_init(ObjectClass *oc, void *data) 515523e3464SAlistair Francis { 516523e3464SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 517523e3464SAlistair Francis 518523e3464SAlistair Francis mc->desc = "RISC-V Board compatible with SiFive U SDK"; 519523e3464SAlistair Francis mc->init = sifive_u_machine_init; 520523e3464SAlistair Francis mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT; 521523e3464SAlistair Francis mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1; 522523e3464SAlistair Francis mc->default_cpus = mc->min_cpus; 523523e3464SAlistair Francis } 524523e3464SAlistair Francis 525523e3464SAlistair Francis static const TypeInfo sifive_u_machine_typeinfo = { 526523e3464SAlistair Francis .name = MACHINE_TYPE_NAME("sifive_u"), 527523e3464SAlistair Francis .parent = TYPE_MACHINE, 528523e3464SAlistair Francis .class_init = sifive_u_machine_class_init, 529523e3464SAlistair Francis .instance_init = sifive_u_machine_instance_init, 530523e3464SAlistair Francis .instance_size = sizeof(SiFiveUState), 531523e3464SAlistair Francis }; 532523e3464SAlistair Francis 533523e3464SAlistair Francis static void sifive_u_machine_init_register_types(void) 534523e3464SAlistair Francis { 535523e3464SAlistair Francis type_register_static(&sifive_u_machine_typeinfo); 536523e3464SAlistair Francis } 537523e3464SAlistair Francis 538523e3464SAlistair Francis type_init(sifive_u_machine_init_register_types) 539523e3464SAlistair Francis 540139177b1SBin Meng static void sifive_u_soc_instance_init(Object *obj) 5412308092bSAlistair Francis { 542c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 5432308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(obj); 5442308092bSAlistair Francis 5459fc7fc4dSMarkus Armbruster object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER); 546ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0); 547ecdfe393SBin Meng 548db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus, 54975a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 550ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1); 551ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0); 552ecdfe393SBin Meng qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU); 553ecdfe393SBin Meng 5549fc7fc4dSMarkus Armbruster object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER); 555ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1); 556ecdfe393SBin Meng 557db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus, 55875a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 559ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1); 560ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1); 561ecdfe393SBin Meng qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", SIFIVE_U_CPU); 5625a7f76a3SAlistair Francis 563db873cc5SMarkus Armbruster object_initialize_child(obj, "prci", &s->prci, TYPE_SIFIVE_U_PRCI); 564db873cc5SMarkus Armbruster object_initialize_child(obj, "otp", &s->otp, TYPE_SIFIVE_U_OTP); 565db873cc5SMarkus Armbruster object_initialize_child(obj, "gem", &s->gem, TYPE_CADENCE_GEM); 5668a88b9f5SBin Meng object_initialize_child(obj, "gpio", &s->gpio, TYPE_SIFIVE_GPIO); 5672308092bSAlistair Francis } 5682308092bSAlistair Francis 569139177b1SBin Meng static void sifive_u_soc_realize(DeviceState *dev, Error **errp) 5702308092bSAlistair Francis { 571c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 5722308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(dev); 5732308092bSAlistair Francis const struct MemmapEntry *memmap = sifive_u_memmap; 5742308092bSAlistair Francis MemoryRegion *system_memory = get_system_memory(); 5752308092bSAlistair Francis MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 576a6902ef0SAlistair Francis MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1); 57705446f41SBin Meng char *plic_hart_config; 57805446f41SBin Meng size_t plic_hart_config_len; 5795a7f76a3SAlistair Francis int i; 5805a7f76a3SAlistair Francis Error *err = NULL; 5815a7f76a3SAlistair Francis NICInfo *nd = &nd_table[0]; 5822308092bSAlistair Francis 583db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_abort); 584db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_abort); 585ecdfe393SBin Meng /* 586ecdfe393SBin Meng * The cluster must be realized after the RISC-V hart array container, 587ecdfe393SBin Meng * as the container's CPU object is only created on realize, and the 588ecdfe393SBin Meng * CPU must exist and have been parented into the cluster before the 589ecdfe393SBin Meng * cluster is realized. 590ecdfe393SBin Meng */ 591ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort); 592ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort); 5932308092bSAlistair Francis 5942308092bSAlistair Francis /* boot rom */ 595414c47d2SPhilippe Mathieu-Daudé memory_region_init_rom(mask_rom, OBJECT(dev), "riscv.sifive.u.mrom", 5962308092bSAlistair Francis memmap[SIFIVE_U_MROM].size, &error_fatal); 5972308092bSAlistair Francis memory_region_add_subregion(system_memory, memmap[SIFIVE_U_MROM].base, 5982308092bSAlistair Francis mask_rom); 599a7240d1eSMichael Clark 600a6902ef0SAlistair Francis /* 601a6902ef0SAlistair Francis * Add L2-LIM at reset size. 602a6902ef0SAlistair Francis * This should be reduced in size as the L2 Cache Controller WayEnable 603a6902ef0SAlistair Francis * register is incremented. Unfortunately I don't see a nice (or any) way 604a6902ef0SAlistair Francis * to handle reducing or blocking out the L2 LIM while still allowing it 605a6902ef0SAlistair Francis * be re returned to all enabled after a reset. For the time being, just 606a6902ef0SAlistair Francis * leave it enabled all the time. This won't break anything, but will be 607a6902ef0SAlistair Francis * too generous to misbehaving guests. 608a6902ef0SAlistair Francis */ 609a6902ef0SAlistair Francis memory_region_init_ram(l2lim_mem, NULL, "riscv.sifive.u.l2lim", 610a6902ef0SAlistair Francis memmap[SIFIVE_U_L2LIM].size, &error_fatal); 611a6902ef0SAlistair Francis memory_region_add_subregion(system_memory, memmap[SIFIVE_U_L2LIM].base, 612a6902ef0SAlistair Francis l2lim_mem); 613a6902ef0SAlistair Francis 61405446f41SBin Meng /* create PLIC hart topology configuration string */ 615c4473127SLike Xu plic_hart_config_len = (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1) * 616c4473127SLike Xu ms->smp.cpus; 61705446f41SBin Meng plic_hart_config = g_malloc0(plic_hart_config_len); 618c4473127SLike Xu for (i = 0; i < ms->smp.cpus; i++) { 61905446f41SBin Meng if (i != 0) { 620ef965ce2SBin Meng strncat(plic_hart_config, "," SIFIVE_U_PLIC_HART_CONFIG, 62105446f41SBin Meng plic_hart_config_len); 622ef965ce2SBin Meng } else { 623ef965ce2SBin Meng strncat(plic_hart_config, "M", plic_hart_config_len); 624ef965ce2SBin Meng } 62505446f41SBin Meng plic_hart_config_len -= (strlen(SIFIVE_U_PLIC_HART_CONFIG) + 1); 62605446f41SBin Meng } 62705446f41SBin Meng 628a7240d1eSMichael Clark /* MMIO */ 629a7240d1eSMichael Clark s->plic = sifive_plic_create(memmap[SIFIVE_U_PLIC].base, 63005446f41SBin Meng plic_hart_config, 631a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_SOURCES, 632a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_PRIORITIES, 633a7240d1eSMichael Clark SIFIVE_U_PLIC_PRIORITY_BASE, 634a7240d1eSMichael Clark SIFIVE_U_PLIC_PENDING_BASE, 635a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_BASE, 636a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_STRIDE, 637a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_BASE, 638a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_STRIDE, 639a7240d1eSMichael Clark memmap[SIFIVE_U_PLIC].size); 640bb8136dfSPan Nengyuan g_free(plic_hart_config); 6415aec3247SMichael Clark sifive_uart_create(system_memory, memmap[SIFIVE_U_UART0].base, 642647a70a1SAlistair Francis serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ)); 643194eef09SMichael Clark sifive_uart_create(system_memory, memmap[SIFIVE_U_UART1].base, 644194eef09SMichael Clark serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ)); 645a7240d1eSMichael Clark sifive_clint_create(memmap[SIFIVE_U_CLINT].base, 646c4473127SLike Xu memmap[SIFIVE_U_CLINT].size, ms->smp.cpus, 6475f3616ccSAnup Patel SIFIVE_SIP_BASE, SIFIVE_TIMECMP_BASE, SIFIVE_TIME_BASE, false); 6485a7f76a3SAlistair Francis 649db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->prci), &err); 650af14c840SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_PRCI].base); 651af14c840SBin Meng 6528a88b9f5SBin Meng qdev_prop_set_uint32(DEVICE(&s->gpio), "ngpio", 16); 6538a88b9f5SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->gpio), &err); 6548a88b9f5SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, memmap[SIFIVE_U_GPIO].base); 6558a88b9f5SBin Meng 6568a88b9f5SBin Meng /* Pass all GPIOs to the SOC layer so they are available to the board */ 6578a88b9f5SBin Meng qdev_pass_gpios(DEVICE(&s->gpio), dev, NULL); 6588a88b9f5SBin Meng 6598a88b9f5SBin Meng /* Connect GPIO interrupts to the PLIC */ 6608a88b9f5SBin Meng for (i = 0; i < 16; i++) { 6618a88b9f5SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), i, 6628a88b9f5SBin Meng qdev_get_gpio_in(DEVICE(s->plic), 6638a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ0 + i)); 6648a88b9f5SBin Meng } 6658a88b9f5SBin Meng 666fda5b000SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->otp), "serial", s->serial); 667db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->otp), &err); 6685461c4feSBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_OTP].base); 6695461c4feSBin Meng 6705a7f76a3SAlistair Francis if (nd->used) { 6715a7f76a3SAlistair Francis qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 6725a7f76a3SAlistair Francis qdev_set_nic_properties(DEVICE(&s->gem), nd); 6735a7f76a3SAlistair Francis } 6745a7f76a3SAlistair Francis object_property_set_int(OBJECT(&s->gem), GEM_REVISION, "revision", 6755a7f76a3SAlistair Francis &error_abort); 676db873cc5SMarkus Armbruster sysbus_realize(SYS_BUS_DEVICE(&s->gem), &err); 6775a7f76a3SAlistair Francis if (err) { 6785a7f76a3SAlistair Francis error_propagate(errp, err); 6795a7f76a3SAlistair Francis return; 6805a7f76a3SAlistair Francis } 6815a7f76a3SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_GEM].base); 6825a7f76a3SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0, 6835874f0a7SBin Meng qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_GEM_IRQ)); 6847b6bb66fSBin Meng 6857b6bb66fSBin Meng create_unimplemented_device("riscv.sifive.u.gem-mgmt", 6867b6bb66fSBin Meng memmap[SIFIVE_U_GEM_MGMT].base, memmap[SIFIVE_U_GEM_MGMT].size); 687a7240d1eSMichael Clark } 688a7240d1eSMichael Clark 689139177b1SBin Meng static Property sifive_u_soc_props[] = { 690fda5b000SAlistair Francis DEFINE_PROP_UINT32("serial", SiFiveUSoCState, serial, OTP_SERIAL), 691fda5b000SAlistair Francis DEFINE_PROP_END_OF_LIST() 692fda5b000SAlistair Francis }; 693fda5b000SAlistair Francis 694139177b1SBin Meng static void sifive_u_soc_class_init(ObjectClass *oc, void *data) 6952308092bSAlistair Francis { 6962308092bSAlistair Francis DeviceClass *dc = DEVICE_CLASS(oc); 6972308092bSAlistair Francis 698139177b1SBin Meng device_class_set_props(dc, sifive_u_soc_props); 699139177b1SBin Meng dc->realize = sifive_u_soc_realize; 7002308092bSAlistair Francis /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 7012308092bSAlistair Francis dc->user_creatable = false; 7022308092bSAlistair Francis } 7032308092bSAlistair Francis 704139177b1SBin Meng static const TypeInfo sifive_u_soc_type_info = { 7052308092bSAlistair Francis .name = TYPE_RISCV_U_SOC, 7062308092bSAlistair Francis .parent = TYPE_DEVICE, 7072308092bSAlistair Francis .instance_size = sizeof(SiFiveUSoCState), 708139177b1SBin Meng .instance_init = sifive_u_soc_instance_init, 709139177b1SBin Meng .class_init = sifive_u_soc_class_init, 7102308092bSAlistair Francis }; 7112308092bSAlistair Francis 712139177b1SBin Meng static void sifive_u_soc_register_types(void) 7132308092bSAlistair Francis { 714139177b1SBin Meng type_register_static(&sifive_u_soc_type_info); 7152308092bSAlistair Francis } 7162308092bSAlistair Francis 717139177b1SBin Meng type_init(sifive_u_soc_register_types) 718