1a7240d1eSMichael Clark /* 2a7240d1eSMichael Clark * QEMU RISC-V Board Compatible with SiFive Freedom U SDK 3a7240d1eSMichael Clark * 4a7240d1eSMichael Clark * Copyright (c) 2016-2017 Sagar Karandikar, sagark@eecs.berkeley.edu 5a7240d1eSMichael Clark * Copyright (c) 2017 SiFive, Inc. 67b6bb66fSBin Meng * Copyright (c) 2019 Bin Meng <bmeng.cn@gmail.com> 7a7240d1eSMichael Clark * 8a7240d1eSMichael Clark * Provides a board compatible with the SiFive Freedom U SDK: 9a7240d1eSMichael Clark * 10a7240d1eSMichael Clark * 0) UART 11a7240d1eSMichael Clark * 1) CLINT (Core Level Interruptor) 12a7240d1eSMichael Clark * 2) PLIC (Platform Level Interrupt Controller) 13af14c840SBin Meng * 3) PRCI (Power, Reset, Clock, Interrupt) 148a88b9f5SBin Meng * 4) GPIO (General Purpose Input/Output Controller) 158a88b9f5SBin Meng * 5) OTP (One-Time Programmable) memory with stored serial number 168a88b9f5SBin Meng * 6) GEM (Gigabit Ethernet Controller) and management block 17834e027aSBin Meng * 7) DMA (Direct Memory Access Controller) 18145b2991SBin Meng * 8) SPI0 connected to an SPI flash 19722f1352SBin Meng * 9) SPI2 connected to an SD card 20ea6eaa06SAlistair Francis * 10) PWM0 and PWM1 21a7240d1eSMichael Clark * 22f3d47d58SBin Meng * This board currently generates devicetree dynamically that indicates at least 23ecdfe393SBin Meng * two harts and up to five harts. 24a7240d1eSMichael Clark * 25a7240d1eSMichael Clark * This program is free software; you can redistribute it and/or modify it 26a7240d1eSMichael Clark * under the terms and conditions of the GNU General Public License, 27a7240d1eSMichael Clark * version 2 or later, as published by the Free Software Foundation. 28a7240d1eSMichael Clark * 29a7240d1eSMichael Clark * This program is distributed in the hope it will be useful, but WITHOUT 30a7240d1eSMichael Clark * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or 31a7240d1eSMichael Clark * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for 32a7240d1eSMichael Clark * more details. 33a7240d1eSMichael Clark * 34a7240d1eSMichael Clark * You should have received a copy of the GNU General Public License along with 35a7240d1eSMichael Clark * this program. If not, see <http://www.gnu.org/licenses/>. 36a7240d1eSMichael Clark */ 37a7240d1eSMichael Clark 38a7240d1eSMichael Clark #include "qemu/osdep.h" 39a7240d1eSMichael Clark #include "qemu/error-report.h" 40a7240d1eSMichael Clark #include "qapi/error.h" 413ca109c3SBin Meng #include "qapi/visitor.h" 42a7240d1eSMichael Clark #include "hw/boards.h" 435133ed17SBin Meng #include "hw/irq.h" 44a7240d1eSMichael Clark #include "hw/loader.h" 45a7240d1eSMichael Clark #include "hw/sysbus.h" 46a7240d1eSMichael Clark #include "hw/char/serial.h" 47ecdfe393SBin Meng #include "hw/cpu/cluster.h" 487b6bb66fSBin Meng #include "hw/misc/unimp.h" 4936aa285fSMarkus Armbruster #include "hw/sd/sd.h" 50145b2991SBin Meng #include "hw/ssi/ssi.h" 51a7240d1eSMichael Clark #include "target/riscv/cpu.h" 52a7240d1eSMichael Clark #include "hw/riscv/riscv_hart.h" 53a7240d1eSMichael Clark #include "hw/riscv/sifive_u.h" 540ac24d56SAlistair Francis #include "hw/riscv/boot.h" 55b609b7e3SBin Meng #include "hw/char/sifive_uart.h" 56cc63a182SAnup Patel #include "hw/intc/riscv_aclint.h" 5784fcf3c1SBin Meng #include "hw/intc/sifive_plic.h" 58a7240d1eSMichael Clark #include "chardev/char.h" 597b6bb66fSBin Meng #include "net/eth.h" 60a7240d1eSMichael Clark #include "sysemu/device_tree.h" 615133ed17SBin Meng #include "sysemu/runstate.h" 6246517dd4SMarkus Armbruster #include "sysemu/sysemu.h" 63a7240d1eSMichael Clark 645aec3247SMichael Clark #include <libfdt.h> 655aec3247SMichael Clark 66074ca702SBin Meng /* CLINT timebase frequency */ 67074ca702SBin Meng #define CLINT_TIMEBASE_FREQ 1000000 68074ca702SBin Meng 6973261285SBin Meng static const MemMapEntry sifive_u_memmap[] = { 7013b8c354SEduardo Habkost [SIFIVE_U_DEV_DEBUG] = { 0x0, 0x100 }, 7113b8c354SEduardo Habkost [SIFIVE_U_DEV_MROM] = { 0x1000, 0xf000 }, 7213b8c354SEduardo Habkost [SIFIVE_U_DEV_CLINT] = { 0x2000000, 0x10000 }, 7313b8c354SEduardo Habkost [SIFIVE_U_DEV_L2CC] = { 0x2010000, 0x1000 }, 7413b8c354SEduardo Habkost [SIFIVE_U_DEV_PDMA] = { 0x3000000, 0x100000 }, 7513b8c354SEduardo Habkost [SIFIVE_U_DEV_L2LIM] = { 0x8000000, 0x2000000 }, 7613b8c354SEduardo Habkost [SIFIVE_U_DEV_PLIC] = { 0xc000000, 0x4000000 }, 7713b8c354SEduardo Habkost [SIFIVE_U_DEV_PRCI] = { 0x10000000, 0x1000 }, 7813b8c354SEduardo Habkost [SIFIVE_U_DEV_UART0] = { 0x10010000, 0x1000 }, 7913b8c354SEduardo Habkost [SIFIVE_U_DEV_UART1] = { 0x10011000, 0x1000 }, 80ea6eaa06SAlistair Francis [SIFIVE_U_DEV_PWM0] = { 0x10020000, 0x1000 }, 81ea6eaa06SAlistair Francis [SIFIVE_U_DEV_PWM1] = { 0x10021000, 0x1000 }, 82145b2991SBin Meng [SIFIVE_U_DEV_QSPI0] = { 0x10040000, 0x1000 }, 83722f1352SBin Meng [SIFIVE_U_DEV_QSPI2] = { 0x10050000, 0x1000 }, 8413b8c354SEduardo Habkost [SIFIVE_U_DEV_GPIO] = { 0x10060000, 0x1000 }, 8513b8c354SEduardo Habkost [SIFIVE_U_DEV_OTP] = { 0x10070000, 0x1000 }, 8613b8c354SEduardo Habkost [SIFIVE_U_DEV_GEM] = { 0x10090000, 0x2000 }, 8713b8c354SEduardo Habkost [SIFIVE_U_DEV_GEM_MGMT] = { 0x100a0000, 0x1000 }, 8813b8c354SEduardo Habkost [SIFIVE_U_DEV_DMC] = { 0x100b0000, 0x10000 }, 8913b8c354SEduardo Habkost [SIFIVE_U_DEV_FLASH0] = { 0x20000000, 0x10000000 }, 9013b8c354SEduardo Habkost [SIFIVE_U_DEV_DRAM] = { 0x80000000, 0x0 }, 91a7240d1eSMichael Clark }; 92a7240d1eSMichael Clark 935461c4feSBin Meng #define OTP_SERIAL 1 945a7f76a3SAlistair Francis #define GEM_REVISION 0x10070109 955a7f76a3SAlistair Francis 9673261285SBin Meng static void create_fdt(SiFiveUState *s, const MemMapEntry *memmap, 972206ffa6SAlistair Francis uint64_t mem_size, const char *cmdline, bool is_32_bit) 98a7240d1eSMichael Clark { 99ecdfe393SBin Meng MachineState *ms = MACHINE(qdev_get_machine()); 100a7240d1eSMichael Clark void *fdt; 10160c7dfa2SDaniel Henrique Barboza int cpu, fdt_size; 102a7240d1eSMichael Clark uint32_t *cells; 103a7240d1eSMichael Clark char *nodename; 1045133ed17SBin Meng uint32_t plic_phandle, prci_phandle, gpio_phandle, phandle = 1; 1057b6bb66fSBin Meng uint32_t hfclk_phandle, rtcclk_phandle, phy_phandle; 106cb53b283SBin Meng static const char * const ethclk_names[2] = { "pclk", "hclk" }; 1077cfbb17fSBin Meng static const char * const clint_compat[2] = { 1087cfbb17fSBin Meng "sifive,clint0", "riscv,clint0" 1097cfbb17fSBin Meng }; 11060bb5407SBin Meng static const char * const plic_compat[2] = { 11160bb5407SBin Meng "sifive,plic-1.0.0", "riscv,plic0" 11260bb5407SBin Meng }; 113a7240d1eSMichael Clark 114f2ce39b4SPaolo Bonzini if (ms->dtb) { 11560c7dfa2SDaniel Henrique Barboza fdt = ms->fdt = load_device_tree(ms->dtb, &fdt_size); 116d5c90cf3SAnup Patel if (!fdt) { 117d5c90cf3SAnup Patel error_report("load_device_tree() failed"); 118d5c90cf3SAnup Patel exit(1); 119d5c90cf3SAnup Patel } 120d5c90cf3SAnup Patel } else { 12160c7dfa2SDaniel Henrique Barboza fdt = ms->fdt = create_device_tree(&fdt_size); 122a7240d1eSMichael Clark if (!fdt) { 123a7240d1eSMichael Clark error_report("create_device_tree() failed"); 124a7240d1eSMichael Clark exit(1); 125a7240d1eSMichael Clark } 126d5c90cf3SAnup Patel } 127a7240d1eSMichael Clark 128d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "model", "SiFive HiFive Unleashed A00"); 129d372e748SBin Meng qemu_fdt_setprop_string(fdt, "/", "compatible", 130d372e748SBin Meng "sifive,hifive-unleashed-a00"); 131a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x2); 132a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x2); 133a7240d1eSMichael Clark 134a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/soc"); 135a7240d1eSMichael Clark qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0); 1362a1a6f6dSAlistair Francis qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus"); 137a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x2); 138a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x2); 139a7240d1eSMichael Clark 140e1724d09SBin Meng hfclk_phandle = phandle++; 141e1724d09SBin Meng nodename = g_strdup_printf("/hfclk"); 142e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 143e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", hfclk_phandle); 144e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "hfclk"); 145e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 146e1724d09SBin Meng SIFIVE_U_HFCLK_FREQ); 147e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 148e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 149e1724d09SBin Meng g_free(nodename); 150e1724d09SBin Meng 151e1724d09SBin Meng rtcclk_phandle = phandle++; 152e1724d09SBin Meng nodename = g_strdup_printf("/rtcclk"); 153e1724d09SBin Meng qemu_fdt_add_subnode(fdt, nodename); 154e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", rtcclk_phandle); 155e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "clock-output-names", "rtcclk"); 156e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", 157e1724d09SBin Meng SIFIVE_U_RTCCLK_FREQ); 158e1724d09SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "fixed-clock"); 159e1724d09SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x0); 160e1724d09SBin Meng g_free(nodename); 161e1724d09SBin Meng 162a7240d1eSMichael Clark nodename = g_strdup_printf("/memory@%lx", 16313b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_DRAM].base); 164a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 165a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 16613b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_DRAM].base >> 32, memmap[SIFIVE_U_DEV_DRAM].base, 167a7240d1eSMichael Clark mem_size >> 32, mem_size); 168a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory"); 169a7240d1eSMichael Clark g_free(nodename); 170a7240d1eSMichael Clark 171a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/cpus"); 1722a8756edSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "timebase-frequency", 173074ca702SBin Meng CLINT_TIMEBASE_FREQ); 174a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0); 175a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1); 176a7240d1eSMichael Clark 177ecdfe393SBin Meng for (cpu = ms->smp.cpus - 1; cpu >= 0; cpu--) { 178382cb439SBin Meng int cpu_phandle = phandle++; 179a7240d1eSMichael Clark nodename = g_strdup_printf("/cpus/cpu@%d", cpu); 180a7240d1eSMichael Clark char *intc = g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 181ecdfe393SBin Meng char *isa; 182a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 183ecdfe393SBin Meng /* cpu 0 is the management hart that does not have mmu */ 184ecdfe393SBin Meng if (cpu != 0) { 1852206ffa6SAlistair Francis if (is_32_bit) { 186e883e992SBin Meng qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv32"); 1872206ffa6SAlistair Francis } else { 188a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "mmu-type", "riscv,sv48"); 1892206ffa6SAlistair Francis } 190ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.u_cpus.harts[cpu - 1]); 191ecdfe393SBin Meng } else { 192ecdfe393SBin Meng isa = riscv_isa_string(&s->soc.e_cpus.harts[0]); 193ecdfe393SBin Meng } 194a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "riscv,isa", isa); 195a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "riscv"); 196a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "status", "okay"); 197a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu); 198a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "device_type", "cpu"); 199a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, intc); 200382cb439SBin Meng qemu_fdt_setprop_cell(fdt, intc, "phandle", cpu_phandle); 201a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, intc, "compatible", "riscv,cpu-intc"); 202a7240d1eSMichael Clark qemu_fdt_setprop(fdt, intc, "interrupt-controller", NULL, 0); 203a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, intc, "#interrupt-cells", 1); 204a7240d1eSMichael Clark g_free(isa); 205a7240d1eSMichael Clark g_free(intc); 206a7240d1eSMichael Clark g_free(nodename); 207a7240d1eSMichael Clark } 208a7240d1eSMichael Clark 209ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4); 210ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 211a7240d1eSMichael Clark nodename = 212a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 213a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 214a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 215a7240d1eSMichael Clark cells[cpu * 4 + 1] = cpu_to_be32(IRQ_M_SOFT); 216a7240d1eSMichael Clark cells[cpu * 4 + 2] = cpu_to_be32(intc_phandle); 217a7240d1eSMichael Clark cells[cpu * 4 + 3] = cpu_to_be32(IRQ_M_TIMER); 218a7240d1eSMichael Clark g_free(nodename); 219a7240d1eSMichael Clark } 220a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/clint@%lx", 22113b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_CLINT].base); 222a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 2237cfbb17fSBin Meng qemu_fdt_setprop_string_array(fdt, nodename, "compatible", 2247cfbb17fSBin Meng (char **)&clint_compat, ARRAY_SIZE(clint_compat)); 225a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 22613b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_CLINT].base, 22713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_CLINT].size); 228a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 229ecdfe393SBin Meng cells, ms->smp.cpus * sizeof(uint32_t) * 4); 230a7240d1eSMichael Clark g_free(cells); 231a7240d1eSMichael Clark g_free(nodename); 232a7240d1eSMichael Clark 233ea85f27dSBin Meng nodename = g_strdup_printf("/soc/otp@%lx", 23413b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_OTP].base); 235ea85f27dSBin Meng qemu_fdt_add_subnode(fdt, nodename); 236ea85f27dSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "fuse-count", SIFIVE_U_OTP_REG_SIZE); 237ea85f27dSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 23813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_OTP].base, 23913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_OTP].size); 240ea85f27dSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 241ea85f27dSBin Meng "sifive,fu540-c000-otp"); 242ea85f27dSBin Meng g_free(nodename); 243ea85f27dSBin Meng 244af14c840SBin Meng prci_phandle = phandle++; 245af14c840SBin Meng nodename = g_strdup_printf("/soc/clock-controller@%lx", 24613b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_PRCI].base); 247af14c840SBin Meng qemu_fdt_add_subnode(fdt, nodename); 248af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", prci_phandle); 249af14c840SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#clock-cells", 0x1); 250af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 251af14c840SBin Meng hfclk_phandle, rtcclk_phandle); 252af14c840SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 25313b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PRCI].base, 25413b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PRCI].size); 255af14c840SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 256af14c840SBin Meng "sifive,fu540-c000-prci"); 257af14c840SBin Meng g_free(nodename); 258af14c840SBin Meng 259382cb439SBin Meng plic_phandle = phandle++; 260ecdfe393SBin Meng cells = g_new0(uint32_t, ms->smp.cpus * 4 - 2); 261ecdfe393SBin Meng for (cpu = 0; cpu < ms->smp.cpus; cpu++) { 262a7240d1eSMichael Clark nodename = 263a7240d1eSMichael Clark g_strdup_printf("/cpus/cpu@%d/interrupt-controller", cpu); 264a7240d1eSMichael Clark uint32_t intc_phandle = qemu_fdt_get_phandle(fdt, nodename); 265ecdfe393SBin Meng /* cpu 0 is the management hart that does not have S-mode */ 266ecdfe393SBin Meng if (cpu == 0) { 267ecdfe393SBin Meng cells[0] = cpu_to_be32(intc_phandle); 268ecdfe393SBin Meng cells[1] = cpu_to_be32(IRQ_M_EXT); 269ecdfe393SBin Meng } else { 270ecdfe393SBin Meng cells[cpu * 4 - 2] = cpu_to_be32(intc_phandle); 271ecdfe393SBin Meng cells[cpu * 4 - 1] = cpu_to_be32(IRQ_M_EXT); 272a7240d1eSMichael Clark cells[cpu * 4 + 0] = cpu_to_be32(intc_phandle); 273ecdfe393SBin Meng cells[cpu * 4 + 1] = cpu_to_be32(IRQ_S_EXT); 274ecdfe393SBin Meng } 275a7240d1eSMichael Clark g_free(nodename); 276a7240d1eSMichael Clark } 277a7240d1eSMichael Clark nodename = g_strdup_printf("/soc/interrupt-controller@%lx", 27813b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_PLIC].base); 279a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 280a7240d1eSMichael Clark qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1); 28160bb5407SBin Meng qemu_fdt_setprop_string_array(fdt, nodename, "compatible", 28260bb5407SBin Meng (char **)&plic_compat, ARRAY_SIZE(plic_compat)); 283a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 284a7240d1eSMichael Clark qemu_fdt_setprop(fdt, nodename, "interrupts-extended", 285ecdfe393SBin Meng cells, (ms->smp.cpus * 4 - 2) * sizeof(uint32_t)); 286a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 28713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PLIC].base, 28813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PLIC].size); 289724d80c8SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "riscv,ndev", 290724d80c8SBin Meng SIFIVE_U_PLIC_NUM_SOURCES - 1); 29104e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", plic_phandle); 292a7240d1eSMichael Clark plic_phandle = qemu_fdt_get_phandle(fdt, nodename); 293a7240d1eSMichael Clark g_free(cells); 294a7240d1eSMichael Clark g_free(nodename); 295a7240d1eSMichael Clark 2965133ed17SBin Meng gpio_phandle = phandle++; 2978a88b9f5SBin Meng nodename = g_strdup_printf("/soc/gpio@%lx", 29813b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_GPIO].base); 2998a88b9f5SBin Meng qemu_fdt_add_subnode(fdt, nodename); 3005133ed17SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", gpio_phandle); 3018a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 3028a88b9f5SBin Meng prci_phandle, PRCI_CLK_TLCLK); 3038a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 2); 3048a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0); 3058a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#gpio-cells", 2); 3068a88b9f5SBin Meng qemu_fdt_setprop(fdt, nodename, "gpio-controller", NULL, 0); 3078a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 30813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GPIO].base, 30913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GPIO].size); 3108a88b9f5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", SIFIVE_U_GPIO_IRQ0, 3118a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ1, SIFIVE_U_GPIO_IRQ2, SIFIVE_U_GPIO_IRQ3, 3128a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ4, SIFIVE_U_GPIO_IRQ5, SIFIVE_U_GPIO_IRQ6, 3138a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ7, SIFIVE_U_GPIO_IRQ8, SIFIVE_U_GPIO_IRQ9, 3148a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ10, SIFIVE_U_GPIO_IRQ11, SIFIVE_U_GPIO_IRQ12, 3158a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ13, SIFIVE_U_GPIO_IRQ14, SIFIVE_U_GPIO_IRQ15); 3168a88b9f5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 3178a88b9f5SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,gpio0"); 3188a88b9f5SBin Meng g_free(nodename); 3198a88b9f5SBin Meng 3205133ed17SBin Meng nodename = g_strdup_printf("/gpio-restart"); 3215133ed17SBin Meng qemu_fdt_add_subnode(fdt, nodename); 3225133ed17SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "gpios", gpio_phandle, 10, 1); 3235133ed17SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "gpio-restart"); 3245133ed17SBin Meng g_free(nodename); 3255133ed17SBin Meng 326834e027aSBin Meng nodename = g_strdup_printf("/soc/dma@%lx", 32713b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_PDMA].base); 328834e027aSBin Meng qemu_fdt_add_subnode(fdt, nodename); 329834e027aSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#dma-cells", 1); 330834e027aSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 331834e027aSBin Meng SIFIVE_U_PDMA_IRQ0, SIFIVE_U_PDMA_IRQ1, SIFIVE_U_PDMA_IRQ2, 332834e027aSBin Meng SIFIVE_U_PDMA_IRQ3, SIFIVE_U_PDMA_IRQ4, SIFIVE_U_PDMA_IRQ5, 333834e027aSBin Meng SIFIVE_U_PDMA_IRQ6, SIFIVE_U_PDMA_IRQ7); 334834e027aSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 335834e027aSBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 33613b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PDMA].base, 33713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_PDMA].size); 338834e027aSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 339834e027aSBin Meng "sifive,fu540-c000-pdma"); 340834e027aSBin Meng g_free(nodename); 341834e027aSBin Meng 3426eaf9cf5SBin Meng nodename = g_strdup_printf("/soc/cache-controller@%lx", 34313b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_L2CC].base); 3446eaf9cf5SBin Meng qemu_fdt_add_subnode(fdt, nodename); 3456eaf9cf5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 34613b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_L2CC].base, 34713b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_L2CC].size); 3486eaf9cf5SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 3496eaf9cf5SBin Meng SIFIVE_U_L2CC_IRQ0, SIFIVE_U_L2CC_IRQ1, SIFIVE_U_L2CC_IRQ2); 3506eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 3516eaf9cf5SBin Meng qemu_fdt_setprop(fdt, nodename, "cache-unified", NULL, 0); 3526eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-size", 2097152); 3536eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-sets", 1024); 3546eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-level", 2); 3556eaf9cf5SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "cache-block-size", 64); 3566eaf9cf5SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 3576eaf9cf5SBin Meng "sifive,fu540-c000-ccache"); 3586eaf9cf5SBin Meng g_free(nodename); 3596eaf9cf5SBin Meng 360145b2991SBin Meng nodename = g_strdup_printf("/soc/spi@%lx", 361722f1352SBin Meng (long)memmap[SIFIVE_U_DEV_QSPI2].base); 362722f1352SBin Meng qemu_fdt_add_subnode(fdt, nodename); 363722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 364722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 365722f1352SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 366722f1352SBin Meng prci_phandle, PRCI_CLK_TLCLK); 367722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI2_IRQ); 368722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 369722f1352SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 370722f1352SBin Meng 0x0, memmap[SIFIVE_U_DEV_QSPI2].base, 371722f1352SBin Meng 0x0, memmap[SIFIVE_U_DEV_QSPI2].size); 372722f1352SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0"); 373722f1352SBin Meng g_free(nodename); 374722f1352SBin Meng 375722f1352SBin Meng nodename = g_strdup_printf("/soc/spi@%lx/mmc@0", 376722f1352SBin Meng (long)memmap[SIFIVE_U_DEV_QSPI2].base); 377722f1352SBin Meng qemu_fdt_add_subnode(fdt, nodename); 378722f1352SBin Meng qemu_fdt_setprop(fdt, nodename, "disable-wp", NULL, 0); 379722f1352SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "voltage-ranges", 3300, 3300); 380722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 20000000); 381722f1352SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0); 382722f1352SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "mmc-spi-slot"); 383722f1352SBin Meng g_free(nodename); 384722f1352SBin Meng 385722f1352SBin Meng nodename = g_strdup_printf("/soc/spi@%lx", 386145b2991SBin Meng (long)memmap[SIFIVE_U_DEV_QSPI0].base); 387145b2991SBin Meng qemu_fdt_add_subnode(fdt, nodename); 388145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 389145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 390145b2991SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 391145b2991SBin Meng prci_phandle, PRCI_CLK_TLCLK); 392145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_QSPI0_IRQ); 393145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 394145b2991SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "reg", 395145b2991SBin Meng 0x0, memmap[SIFIVE_U_DEV_QSPI0].base, 396145b2991SBin Meng 0x0, memmap[SIFIVE_U_DEV_QSPI0].size); 397145b2991SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,spi0"); 398145b2991SBin Meng g_free(nodename); 399145b2991SBin Meng 400145b2991SBin Meng nodename = g_strdup_printf("/soc/spi@%lx/flash@0", 401145b2991SBin Meng (long)memmap[SIFIVE_U_DEV_QSPI0].base); 402145b2991SBin Meng qemu_fdt_add_subnode(fdt, nodename); 403145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "spi-rx-bus-width", 4); 404145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "spi-tx-bus-width", 4); 405145b2991SBin Meng qemu_fdt_setprop(fdt, nodename, "m25p,fast-read", NULL, 0); 406145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "spi-max-frequency", 50000000); 407145b2991SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0); 408145b2991SBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", "jedec,spi-nor"); 409145b2991SBin Meng g_free(nodename); 410145b2991SBin Meng 4117b6bb66fSBin Meng phy_phandle = phandle++; 4125a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx", 41313b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_GEM].base); 4145a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 4157b6bb66fSBin Meng qemu_fdt_setprop_string(fdt, nodename, "compatible", 4167b6bb66fSBin Meng "sifive,fu540-c000-gem"); 4175a7f76a3SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 41813b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM].base, 41913b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM].size, 42013b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].base, 42113b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_GEM_MGMT].size); 4225a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "reg-names", "control"); 4235a7f76a3SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "phy-mode", "gmii"); 4247b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phy-handle", phy_phandle); 42504e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 42604e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_GEM_IRQ); 427fe93582cSAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 428806c64b7SBin Meng prci_phandle, PRCI_CLK_GEMGXLPLL, prci_phandle, PRCI_CLK_GEMGXLPLL); 429cb53b283SBin Meng qemu_fdt_setprop_string_array(fdt, nodename, "clock-names", 430cb53b283SBin Meng (char **)ðclk_names, ARRAY_SIZE(ethclk_names)); 4317b6bb66fSBin Meng qemu_fdt_setprop(fdt, nodename, "local-mac-address", 4327b6bb66fSBin Meng s->soc.gem.conf.macaddr.a, ETH_ALEN); 43304e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 1); 43404e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 0); 435c3a28b5dSBin Meng 436c3a28b5dSBin Meng qemu_fdt_add_subnode(fdt, "/aliases"); 437c3a28b5dSBin Meng qemu_fdt_setprop_string(fdt, "/aliases", "ethernet0", nodename); 438c3a28b5dSBin Meng 4395a7f76a3SAlistair Francis g_free(nodename); 4405a7f76a3SAlistair Francis 4415a7f76a3SAlistair Francis nodename = g_strdup_printf("/soc/ethernet@%lx/ethernet-phy@0", 44213b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_GEM].base); 4435a7f76a3SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 4447b6bb66fSBin Meng qemu_fdt_setprop_cell(fdt, nodename, "phandle", phy_phandle); 44504e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "reg", 0x0); 4465a7f76a3SAlistair Francis g_free(nodename); 4475a7f76a3SAlistair Francis 448ea6eaa06SAlistair Francis nodename = g_strdup_printf("/soc/pwm@%lx", 449ea6eaa06SAlistair Francis (long)memmap[SIFIVE_U_DEV_PWM0].base); 450ea6eaa06SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 451ea6eaa06SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,pwm0"); 452ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 453ea6eaa06SAlistair Francis 0x0, memmap[SIFIVE_U_DEV_PWM0].base, 454ea6eaa06SAlistair Francis 0x0, memmap[SIFIVE_U_DEV_PWM0].size); 455ea6eaa06SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 456ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 457ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ0, SIFIVE_U_PWM0_IRQ1, 458ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ2, SIFIVE_U_PWM0_IRQ3); 459ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "clocks", 460ea6eaa06SAlistair Francis prci_phandle, PRCI_CLK_TLCLK); 461ea6eaa06SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "#pwm-cells", 0); 462ea6eaa06SAlistair Francis g_free(nodename); 463ea6eaa06SAlistair Francis 464ea6eaa06SAlistair Francis nodename = g_strdup_printf("/soc/pwm@%lx", 465ea6eaa06SAlistair Francis (long)memmap[SIFIVE_U_DEV_PWM1].base); 466ea6eaa06SAlistair Francis qemu_fdt_add_subnode(fdt, nodename); 467ea6eaa06SAlistair Francis qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,pwm0"); 468ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "reg", 469ea6eaa06SAlistair Francis 0x0, memmap[SIFIVE_U_DEV_PWM1].base, 470ea6eaa06SAlistair Francis 0x0, memmap[SIFIVE_U_DEV_PWM1].size); 471ea6eaa06SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 472ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "interrupts", 473ea6eaa06SAlistair Francis SIFIVE_U_PWM1_IRQ0, SIFIVE_U_PWM1_IRQ1, 474ea6eaa06SAlistair Francis SIFIVE_U_PWM1_IRQ2, SIFIVE_U_PWM1_IRQ3); 475ea6eaa06SAlistair Francis qemu_fdt_setprop_cells(fdt, nodename, "clocks", 476ea6eaa06SAlistair Francis prci_phandle, PRCI_CLK_TLCLK); 477ea6eaa06SAlistair Francis qemu_fdt_setprop_cell(fdt, nodename, "#pwm-cells", 0); 478ea6eaa06SAlistair Francis g_free(nodename); 479ea6eaa06SAlistair Francis 4805f7134d3SBin Meng nodename = g_strdup_printf("/soc/serial@%lx", 48110b43754SAnup Patel (long)memmap[SIFIVE_U_DEV_UART1].base); 48210b43754SAnup Patel qemu_fdt_add_subnode(fdt, nodename); 48310b43754SAnup Patel qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 48410b43754SAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "reg", 48510b43754SAnup Patel 0x0, memmap[SIFIVE_U_DEV_UART1].base, 48610b43754SAnup Patel 0x0, memmap[SIFIVE_U_DEV_UART1].size); 48710b43754SAnup Patel qemu_fdt_setprop_cells(fdt, nodename, "clocks", 48810b43754SAnup Patel prci_phandle, PRCI_CLK_TLCLK); 48910b43754SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 49010b43754SAnup Patel qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART1_IRQ); 49110b43754SAnup Patel 49210b43754SAnup Patel qemu_fdt_setprop_string(fdt, "/aliases", "serial1", nodename); 49310b43754SAnup Patel g_free(nodename); 49410b43754SAnup Patel 49510b43754SAnup Patel nodename = g_strdup_printf("/soc/serial@%lx", 49613b8c354SEduardo Habkost (long)memmap[SIFIVE_U_DEV_UART0].base); 497a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, nodename); 498a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, nodename, "compatible", "sifive,uart0"); 499a7240d1eSMichael Clark qemu_fdt_setprop_cells(fdt, nodename, "reg", 50013b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_UART0].base, 50113b8c354SEduardo Habkost 0x0, memmap[SIFIVE_U_DEV_UART0].size); 502806c64b7SBin Meng qemu_fdt_setprop_cells(fdt, nodename, "clocks", 503806c64b7SBin Meng prci_phandle, PRCI_CLK_TLCLK); 50404e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupt-parent", plic_phandle); 50504e7edd1SBin Meng qemu_fdt_setprop_cell(fdt, nodename, "interrupts", SIFIVE_U_UART0_IRQ); 506a7240d1eSMichael Clark 507a7240d1eSMichael Clark qemu_fdt_add_subnode(fdt, "/chosen"); 508a7240d1eSMichael Clark qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename); 50944e6dcd3SGuenter Roeck qemu_fdt_setprop_string(fdt, "/aliases", "serial0", nodename); 51044e6dcd3SGuenter Roeck 511a7240d1eSMichael Clark g_free(nodename); 512a7240d1eSMichael Clark } 513a7240d1eSMichael Clark 5145133ed17SBin Meng static void sifive_u_machine_reset(void *opaque, int n, int level) 5155133ed17SBin Meng { 5165133ed17SBin Meng /* gpio pin active low triggers reset */ 5175133ed17SBin Meng if (!level) { 5185133ed17SBin Meng qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 5195133ed17SBin Meng } 5205133ed17SBin Meng } 5215133ed17SBin Meng 522523e3464SAlistair Francis static void sifive_u_machine_init(MachineState *machine) 523a7240d1eSMichael Clark { 52473261285SBin Meng const MemMapEntry *memmap = sifive_u_memmap; 525687caef1SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(machine); 5265aec3247SMichael Clark MemoryRegion *system_memory = get_system_memory(); 5271b3a2308SAlistair Francis MemoryRegion *flash0 = g_new(MemoryRegion, 1); 52813b8c354SEduardo Habkost target_ulong start_addr = memmap[SIFIVE_U_DEV_DRAM].base; 52938bc4e34SAlistair Francis target_ulong firmware_end_addr, kernel_start_addr; 5309d3f7108SDaniel Henrique Barboza const char *firmware_name; 5318590f536SAtish Patra uint32_t start_addr_hi32 = 0x00000000; 5325aec3247SMichael Clark int i; 53366b1205bSAtish Patra uint32_t fdt_load_addr; 534dc144fe1SAtish Patra uint64_t kernel_entry; 535145b2991SBin Meng DriveInfo *dinfo; 53636aa285fSMarkus Armbruster BlockBackend *blk; 53736aa285fSMarkus Armbruster DeviceState *flash_dev, *sd_dev, *card_dev; 538722f1352SBin Meng qemu_irq flash_cs, sd_cs; 539a7240d1eSMichael Clark 5402308092bSAlistair Francis /* Initialize SoC */ 5419fc7fc4dSMarkus Armbruster object_initialize_child(OBJECT(machine), "soc", &s->soc, TYPE_RISCV_U_SOC); 5425325cc34SMarkus Armbruster object_property_set_uint(OBJECT(&s->soc), "serial", s->serial, 5433ca109c3SBin Meng &error_abort); 544099be035SAlistair Francis object_property_set_str(OBJECT(&s->soc), "cpu-type", machine->cpu_type, 545099be035SAlistair Francis &error_abort); 5468f972e5bSAlistair Francis qdev_realize(DEVICE(&s->soc), NULL, &error_fatal); 547a7240d1eSMichael Clark 548a7240d1eSMichael Clark /* register RAM */ 54913b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_DRAM].base, 550c188a9c4SBin Meng machine->ram); 551a7240d1eSMichael Clark 5521b3a2308SAlistair Francis /* register QSPI0 Flash */ 5531b3a2308SAlistair Francis memory_region_init_ram(flash0, NULL, "riscv.sifive.u.flash0", 55413b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_FLASH0].size, &error_fatal); 55513b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_FLASH0].base, 5561b3a2308SAlistair Francis flash0); 5571b3a2308SAlistair Francis 5585133ed17SBin Meng /* register gpio-restart */ 5595133ed17SBin Meng qdev_connect_gpio_out(DEVICE(&(s->soc.gpio)), 10, 5605133ed17SBin Meng qemu_allocate_irq(sifive_u_machine_reset, NULL, 0)); 5615133ed17SBin Meng 562a7240d1eSMichael Clark /* create device tree */ 5632206ffa6SAlistair Francis create_fdt(s, memmap, machine->ram_size, machine->kernel_cmdline, 564a8259b53SAlistair Francis riscv_is_32bit(&s->soc.u_cpus)); 565a7240d1eSMichael Clark 56617aad9f2SBin Meng if (s->start_in_flash) { 56717aad9f2SBin Meng /* 56817aad9f2SBin Meng * If start_in_flash property is given, assign s->msel to a value 56917aad9f2SBin Meng * that representing booting from QSPI0 memory-mapped flash. 57017aad9f2SBin Meng * 57117aad9f2SBin Meng * This also means that when both start_in_flash and msel properties 57217aad9f2SBin Meng * are given, start_in_flash takes the precedence over msel. 57317aad9f2SBin Meng * 57417aad9f2SBin Meng * Note this is to keep backward compatibility not to break existing 57517aad9f2SBin Meng * users that use start_in_flash property. 57617aad9f2SBin Meng */ 57717aad9f2SBin Meng s->msel = MSEL_MEMMAP_QSPI0_FLASH; 57817aad9f2SBin Meng } 57917aad9f2SBin Meng 58017aad9f2SBin Meng switch (s->msel) { 58117aad9f2SBin Meng case MSEL_MEMMAP_QSPI0_FLASH: 58213b8c354SEduardo Habkost start_addr = memmap[SIFIVE_U_DEV_FLASH0].base; 58317aad9f2SBin Meng break; 58417aad9f2SBin Meng case MSEL_L2LIM_QSPI0_FLASH: 58517aad9f2SBin Meng case MSEL_L2LIM_QSPI2_SD: 58613b8c354SEduardo Habkost start_addr = memmap[SIFIVE_U_DEV_L2LIM].base; 58717aad9f2SBin Meng break; 58817aad9f2SBin Meng default: 58913b8c354SEduardo Habkost start_addr = memmap[SIFIVE_U_DEV_DRAM].base; 59017aad9f2SBin Meng break; 59117aad9f2SBin Meng } 59217aad9f2SBin Meng 5939d3f7108SDaniel Henrique Barboza firmware_name = riscv_default_firmware_name(&s->soc.u_cpus); 5949d3f7108SDaniel Henrique Barboza firmware_end_addr = riscv_find_and_load_firmware(machine, firmware_name, 5959d3f7108SDaniel Henrique Barboza start_addr, NULL); 596b3042223SAlistair Francis 597a7240d1eSMichael Clark if (machine->kernel_filename) { 598a8259b53SAlistair Francis kernel_start_addr = riscv_calc_kernel_start_addr(&s->soc.u_cpus, 59938bc4e34SAlistair Francis firmware_end_addr); 60038bc4e34SAlistair Francis 60138bc4e34SAlistair Francis kernel_entry = riscv_load_kernel(machine->kernel_filename, 60238bc4e34SAlistair Francis kernel_start_addr, NULL); 6030f8d4462SGuenter Roeck 6040f8d4462SGuenter Roeck if (machine->initrd_filename) { 605*1f991461SDaniel Henrique Barboza riscv_load_initrd(machine, kernel_entry); 6060f8d4462SGuenter Roeck } 607b1f19f23SDaniel Henrique Barboza 608b1f19f23SDaniel Henrique Barboza if (machine->kernel_cmdline && *machine->kernel_cmdline) { 609b1f19f23SDaniel Henrique Barboza qemu_fdt_setprop_string(machine->fdt, "/chosen", "bootargs", 610b1f19f23SDaniel Henrique Barboza machine->kernel_cmdline); 611b1f19f23SDaniel Henrique Barboza } 612dc144fe1SAtish Patra } else { 613dc144fe1SAtish Patra /* 614dc144fe1SAtish Patra * If dynamic firmware is used, it doesn't know where is the next mode 615dc144fe1SAtish Patra * if kernel argument is not set. 616dc144fe1SAtish Patra */ 617dc144fe1SAtish Patra kernel_entry = 0; 618a7240d1eSMichael Clark } 619a7240d1eSMichael Clark 62066b1205bSAtish Patra /* Compute the fdt load address in dram */ 62113b8c354SEduardo Habkost fdt_load_addr = riscv_load_fdt(memmap[SIFIVE_U_DEV_DRAM].base, 62260c7dfa2SDaniel Henrique Barboza machine->ram_size, machine->fdt); 623a8259b53SAlistair Francis if (!riscv_is_32bit(&s->soc.u_cpus)) { 6242206ffa6SAlistair Francis start_addr_hi32 = (uint64_t)start_addr >> 32; 6252206ffa6SAlistair Francis } 62666b1205bSAtish Patra 627a7240d1eSMichael Clark /* reset vector */ 628623d53cbSBin Meng uint32_t reset_vec[12] = { 62917aad9f2SBin Meng s->msel, /* MSEL pin state */ 630dc144fe1SAtish Patra 0x00000297, /* 1: auipc t0, %pcrel_hi(fw_dyn) */ 631623d53cbSBin Meng 0x02c28613, /* addi a2, t0, %pcrel_lo(1b) */ 632a7240d1eSMichael Clark 0xf1402573, /* csrr a0, mhartid */ 6332206ffa6SAlistair Francis 0, 6342206ffa6SAlistair Francis 0, 635a7240d1eSMichael Clark 0x00028067, /* jr t0 */ 636fc41ae23SAlistair Francis start_addr, /* start: .dword */ 6378590f536SAtish Patra start_addr_hi32, 63866b1205bSAtish Patra fdt_load_addr, /* fdt_laddr: .dword */ 63966b1205bSAtish Patra 0x00000000, 640623d53cbSBin Meng 0x00000000, 641dc144fe1SAtish Patra /* fw_dyn: */ 642a7240d1eSMichael Clark }; 643a8259b53SAlistair Francis if (riscv_is_32bit(&s->soc.u_cpus)) { 6442206ffa6SAlistair Francis reset_vec[4] = 0x0202a583; /* lw a1, 32(t0) */ 6452206ffa6SAlistair Francis reset_vec[5] = 0x0182a283; /* lw t0, 24(t0) */ 6462206ffa6SAlistair Francis } else { 6472206ffa6SAlistair Francis reset_vec[4] = 0x0202b583; /* ld a1, 32(t0) */ 6482206ffa6SAlistair Francis reset_vec[5] = 0x0182b283; /* ld t0, 24(t0) */ 6492206ffa6SAlistair Francis } 6502206ffa6SAlistair Francis 651a7240d1eSMichael Clark 6525aec3247SMichael Clark /* copy in the reset vector in little_endian byte order */ 65366b1205bSAtish Patra for (i = 0; i < ARRAY_SIZE(reset_vec); i++) { 6545aec3247SMichael Clark reset_vec[i] = cpu_to_le32(reset_vec[i]); 6555aec3247SMichael Clark } 6565aec3247SMichael Clark rom_add_blob_fixed_as("mrom.reset", reset_vec, sizeof(reset_vec), 65713b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_MROM].base, &address_space_memory); 658dc144fe1SAtish Patra 65978936771SAlistair Francis riscv_rom_copy_firmware_info(machine, memmap[SIFIVE_U_DEV_MROM].base, 66013b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_MROM].size, 661dc144fe1SAtish Patra sizeof(reset_vec), kernel_entry); 662145b2991SBin Meng 663145b2991SBin Meng /* Connect an SPI flash to SPI0 */ 664145b2991SBin Meng flash_dev = qdev_new("is25wp256"); 66564eaa820SMarkus Armbruster dinfo = drive_get(IF_MTD, 0, 0); 666145b2991SBin Meng if (dinfo) { 667145b2991SBin Meng qdev_prop_set_drive_err(flash_dev, "drive", 668145b2991SBin Meng blk_by_legacy_dinfo(dinfo), 669145b2991SBin Meng &error_fatal); 670145b2991SBin Meng } 671145b2991SBin Meng qdev_realize_and_unref(flash_dev, BUS(s->soc.spi0.spi), &error_fatal); 672145b2991SBin Meng 673145b2991SBin Meng flash_cs = qdev_get_gpio_in_named(flash_dev, SSI_GPIO_CS, 0); 674145b2991SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi0), 1, flash_cs); 675722f1352SBin Meng 676722f1352SBin Meng /* Connect an SD card to SPI2 */ 677722f1352SBin Meng sd_dev = ssi_create_peripheral(s->soc.spi2.spi, "ssi-sd"); 678722f1352SBin Meng 679722f1352SBin Meng sd_cs = qdev_get_gpio_in_named(sd_dev, SSI_GPIO_CS, 0); 680722f1352SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->soc.spi2), 1, sd_cs); 68136aa285fSMarkus Armbruster 68236aa285fSMarkus Armbruster dinfo = drive_get(IF_SD, 0, 0); 68336aa285fSMarkus Armbruster blk = dinfo ? blk_by_legacy_dinfo(dinfo) : NULL; 68436aa285fSMarkus Armbruster card_dev = qdev_new(TYPE_SD_CARD); 68536aa285fSMarkus Armbruster qdev_prop_set_drive_err(card_dev, "drive", blk, &error_fatal); 68636aa285fSMarkus Armbruster qdev_prop_set_bit(card_dev, "spi", true); 68736aa285fSMarkus Armbruster qdev_realize_and_unref(card_dev, 68836aa285fSMarkus Armbruster qdev_get_child_bus(sd_dev, "sd-bus"), 68936aa285fSMarkus Armbruster &error_fatal); 6902308092bSAlistair Francis } 6912308092bSAlistair Francis 692523e3464SAlistair Francis static bool sifive_u_machine_get_start_in_flash(Object *obj, Error **errp) 693523e3464SAlistair Francis { 694523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 695523e3464SAlistair Francis 696523e3464SAlistair Francis return s->start_in_flash; 697523e3464SAlistair Francis } 698523e3464SAlistair Francis 699523e3464SAlistair Francis static void sifive_u_machine_set_start_in_flash(Object *obj, bool value, Error **errp) 700523e3464SAlistair Francis { 701523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 702523e3464SAlistair Francis 703523e3464SAlistair Francis s->start_in_flash = value; 704523e3464SAlistair Francis } 705523e3464SAlistair Francis 706523e3464SAlistair Francis static void sifive_u_machine_instance_init(Object *obj) 707523e3464SAlistair Francis { 708523e3464SAlistair Francis SiFiveUState *s = RISCV_U_MACHINE(obj); 709523e3464SAlistair Francis 710523e3464SAlistair Francis s->start_in_flash = false; 711cfa32630SBin Meng s->msel = 0; 71296c7fff7SBernhard Beschow object_property_add_uint32_ptr(obj, "msel", &s->msel, 71396c7fff7SBernhard Beschow OBJ_PROP_FLAG_READWRITE); 714cfa32630SBin Meng object_property_set_description(obj, "msel", 715cfa32630SBin Meng "Mode Select (MSEL[3:0]) pin state"); 716cfa32630SBin Meng 7173ca109c3SBin Meng s->serial = OTP_SERIAL; 71896c7fff7SBernhard Beschow object_property_add_uint32_ptr(obj, "serial", &s->serial, 71996c7fff7SBernhard Beschow OBJ_PROP_FLAG_READWRITE); 7207eecec7dSMarkus Armbruster object_property_set_description(obj, "serial", "Board serial number"); 721523e3464SAlistair Francis } 722523e3464SAlistair Francis 723523e3464SAlistair Francis static void sifive_u_machine_class_init(ObjectClass *oc, void *data) 724523e3464SAlistair Francis { 725523e3464SAlistair Francis MachineClass *mc = MACHINE_CLASS(oc); 726523e3464SAlistair Francis 727523e3464SAlistair Francis mc->desc = "RISC-V Board compatible with SiFive U SDK"; 728523e3464SAlistair Francis mc->init = sifive_u_machine_init; 729523e3464SAlistair Francis mc->max_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + SIFIVE_U_COMPUTE_CPU_COUNT; 730523e3464SAlistair Francis mc->min_cpus = SIFIVE_U_MANAGEMENT_CPU_COUNT + 1; 7311eaada8aSBin Meng mc->default_cpu_type = SIFIVE_U_CPU; 732523e3464SAlistair Francis mc->default_cpus = mc->min_cpus; 733c188a9c4SBin Meng mc->default_ram_id = "riscv.sifive.u.ram"; 734418b473eSEduardo Habkost 735418b473eSEduardo Habkost object_class_property_add_bool(oc, "start-in-flash", 736418b473eSEduardo Habkost sifive_u_machine_get_start_in_flash, 737418b473eSEduardo Habkost sifive_u_machine_set_start_in_flash); 738418b473eSEduardo Habkost object_class_property_set_description(oc, "start-in-flash", 739418b473eSEduardo Habkost "Set on to tell QEMU's ROM to jump to " 740418b473eSEduardo Habkost "flash. Otherwise QEMU will jump to DRAM " 741418b473eSEduardo Habkost "or L2LIM depending on the msel value"); 742523e3464SAlistair Francis } 743523e3464SAlistair Francis 744523e3464SAlistair Francis static const TypeInfo sifive_u_machine_typeinfo = { 745523e3464SAlistair Francis .name = MACHINE_TYPE_NAME("sifive_u"), 746523e3464SAlistair Francis .parent = TYPE_MACHINE, 747523e3464SAlistair Francis .class_init = sifive_u_machine_class_init, 748523e3464SAlistair Francis .instance_init = sifive_u_machine_instance_init, 749523e3464SAlistair Francis .instance_size = sizeof(SiFiveUState), 750523e3464SAlistair Francis }; 751523e3464SAlistair Francis 752523e3464SAlistair Francis static void sifive_u_machine_init_register_types(void) 753523e3464SAlistair Francis { 754523e3464SAlistair Francis type_register_static(&sifive_u_machine_typeinfo); 755523e3464SAlistair Francis } 756523e3464SAlistair Francis 757523e3464SAlistair Francis type_init(sifive_u_machine_init_register_types) 758523e3464SAlistair Francis 759139177b1SBin Meng static void sifive_u_soc_instance_init(Object *obj) 7602308092bSAlistair Francis { 7612308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(obj); 7622308092bSAlistair Francis 7639fc7fc4dSMarkus Armbruster object_initialize_child(obj, "e-cluster", &s->e_cluster, TYPE_CPU_CLUSTER); 764ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cluster), "cluster-id", 0); 765ecdfe393SBin Meng 766db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->e_cluster), "e-cpus", &s->e_cpus, 76775a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 768ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "num-harts", 1); 769ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->e_cpus), "hartid-base", 0); 770ecdfe393SBin Meng qdev_prop_set_string(DEVICE(&s->e_cpus), "cpu-type", SIFIVE_E_CPU); 77173f6ed97SBin Meng qdev_prop_set_uint64(DEVICE(&s->e_cpus), "resetvec", 0x1004); 772ecdfe393SBin Meng 7739fc7fc4dSMarkus Armbruster object_initialize_child(obj, "u-cluster", &s->u_cluster, TYPE_CPU_CLUSTER); 774ecdfe393SBin Meng qdev_prop_set_uint32(DEVICE(&s->u_cluster), "cluster-id", 1); 775ecdfe393SBin Meng 776db873cc5SMarkus Armbruster object_initialize_child(OBJECT(&s->u_cluster), "u-cpus", &s->u_cpus, 77775a6ed87SMarkus Armbruster TYPE_RISCV_HART_ARRAY); 7785a7f76a3SAlistair Francis 779db873cc5SMarkus Armbruster object_initialize_child(obj, "prci", &s->prci, TYPE_SIFIVE_U_PRCI); 780db873cc5SMarkus Armbruster object_initialize_child(obj, "otp", &s->otp, TYPE_SIFIVE_U_OTP); 781db873cc5SMarkus Armbruster object_initialize_child(obj, "gem", &s->gem, TYPE_CADENCE_GEM); 7828a88b9f5SBin Meng object_initialize_child(obj, "gpio", &s->gpio, TYPE_SIFIVE_GPIO); 783834e027aSBin Meng object_initialize_child(obj, "pdma", &s->dma, TYPE_SIFIVE_PDMA); 784145b2991SBin Meng object_initialize_child(obj, "spi0", &s->spi0, TYPE_SIFIVE_SPI); 785722f1352SBin Meng object_initialize_child(obj, "spi2", &s->spi2, TYPE_SIFIVE_SPI); 786ea6eaa06SAlistair Francis object_initialize_child(obj, "pwm0", &s->pwm[0], TYPE_SIFIVE_PWM); 787ea6eaa06SAlistair Francis object_initialize_child(obj, "pwm1", &s->pwm[1], TYPE_SIFIVE_PWM); 7882308092bSAlistair Francis } 7892308092bSAlistair Francis 790139177b1SBin Meng static void sifive_u_soc_realize(DeviceState *dev, Error **errp) 7912308092bSAlistair Francis { 792c4473127SLike Xu MachineState *ms = MACHINE(qdev_get_machine()); 7932308092bSAlistair Francis SiFiveUSoCState *s = RISCV_U_SOC(dev); 79473261285SBin Meng const MemMapEntry *memmap = sifive_u_memmap; 7952308092bSAlistair Francis MemoryRegion *system_memory = get_system_memory(); 7962308092bSAlistair Francis MemoryRegion *mask_rom = g_new(MemoryRegion, 1); 797a6902ef0SAlistair Francis MemoryRegion *l2lim_mem = g_new(MemoryRegion, 1); 79805446f41SBin Meng char *plic_hart_config; 799ea6eaa06SAlistair Francis int i, j; 8005a7f76a3SAlistair Francis NICInfo *nd = &nd_table[0]; 8012308092bSAlistair Francis 802099be035SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->u_cpus), "num-harts", ms->smp.cpus - 1); 803099be035SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->u_cpus), "hartid-base", 1); 804099be035SAlistair Francis qdev_prop_set_string(DEVICE(&s->u_cpus), "cpu-type", s->cpu_type); 805099be035SAlistair Francis qdev_prop_set_uint64(DEVICE(&s->u_cpus), "resetvec", 0x1004); 806099be035SAlistair Francis 80791a3387dSTsukasa OI sysbus_realize(SYS_BUS_DEVICE(&s->e_cpus), &error_fatal); 80891a3387dSTsukasa OI sysbus_realize(SYS_BUS_DEVICE(&s->u_cpus), &error_fatal); 809ecdfe393SBin Meng /* 810ecdfe393SBin Meng * The cluster must be realized after the RISC-V hart array container, 811ecdfe393SBin Meng * as the container's CPU object is only created on realize, and the 812ecdfe393SBin Meng * CPU must exist and have been parented into the cluster before the 813ecdfe393SBin Meng * cluster is realized. 814ecdfe393SBin Meng */ 815ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->e_cluster), NULL, &error_abort); 816ce189ab2SMarkus Armbruster qdev_realize(DEVICE(&s->u_cluster), NULL, &error_abort); 8172308092bSAlistair Francis 8182308092bSAlistair Francis /* boot rom */ 819414c47d2SPhilippe Mathieu-Daudé memory_region_init_rom(mask_rom, OBJECT(dev), "riscv.sifive.u.mrom", 82013b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_MROM].size, &error_fatal); 82113b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_MROM].base, 8222308092bSAlistair Francis mask_rom); 823a7240d1eSMichael Clark 824a6902ef0SAlistair Francis /* 825a6902ef0SAlistair Francis * Add L2-LIM at reset size. 826a6902ef0SAlistair Francis * This should be reduced in size as the L2 Cache Controller WayEnable 827a6902ef0SAlistair Francis * register is incremented. Unfortunately I don't see a nice (or any) way 828a6902ef0SAlistair Francis * to handle reducing or blocking out the L2 LIM while still allowing it 829a6902ef0SAlistair Francis * be re returned to all enabled after a reset. For the time being, just 830a6902ef0SAlistair Francis * leave it enabled all the time. This won't break anything, but will be 831a6902ef0SAlistair Francis * too generous to misbehaving guests. 832a6902ef0SAlistair Francis */ 833a6902ef0SAlistair Francis memory_region_init_ram(l2lim_mem, NULL, "riscv.sifive.u.l2lim", 83413b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_L2LIM].size, &error_fatal); 83513b8c354SEduardo Habkost memory_region_add_subregion(system_memory, memmap[SIFIVE_U_DEV_L2LIM].base, 836a6902ef0SAlistair Francis l2lim_mem); 837a6902ef0SAlistair Francis 83805446f41SBin Meng /* create PLIC hart topology configuration string */ 8394e8fb53cSAlistair Francis plic_hart_config = riscv_plic_hart_config_string(ms->smp.cpus); 84005446f41SBin Meng 841a7240d1eSMichael Clark /* MMIO */ 84213b8c354SEduardo Habkost s->plic = sifive_plic_create(memmap[SIFIVE_U_DEV_PLIC].base, 843f436ecc3SAlistair Francis plic_hart_config, ms->smp.cpus, 0, 844a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_SOURCES, 845a7240d1eSMichael Clark SIFIVE_U_PLIC_NUM_PRIORITIES, 846a7240d1eSMichael Clark SIFIVE_U_PLIC_PRIORITY_BASE, 847a7240d1eSMichael Clark SIFIVE_U_PLIC_PENDING_BASE, 848a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_BASE, 849a7240d1eSMichael Clark SIFIVE_U_PLIC_ENABLE_STRIDE, 850a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_BASE, 851a7240d1eSMichael Clark SIFIVE_U_PLIC_CONTEXT_STRIDE, 85213b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_PLIC].size); 853bb8136dfSPan Nengyuan g_free(plic_hart_config); 85413b8c354SEduardo Habkost sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART0].base, 855647a70a1SAlistair Francis serial_hd(0), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART0_IRQ)); 85613b8c354SEduardo Habkost sifive_uart_create(system_memory, memmap[SIFIVE_U_DEV_UART1].base, 857194eef09SMichael Clark serial_hd(1), qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_UART1_IRQ)); 858b8fb878aSAnup Patel riscv_aclint_swi_create(memmap[SIFIVE_U_DEV_CLINT].base, 0, 859b8fb878aSAnup Patel ms->smp.cpus, false); 860b8fb878aSAnup Patel riscv_aclint_mtimer_create(memmap[SIFIVE_U_DEV_CLINT].base + 861b8fb878aSAnup Patel RISCV_ACLINT_SWI_SIZE, 862b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMER_SIZE, 0, ms->smp.cpus, 863b8fb878aSAnup Patel RISCV_ACLINT_DEFAULT_MTIMECMP, RISCV_ACLINT_DEFAULT_MTIME, 864074ca702SBin Meng CLINT_TIMEBASE_FREQ, false); 8655a7f76a3SAlistair Francis 866cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->prci), errp)) { 867cbe3a8c5SMarkus Armbruster return; 868cbe3a8c5SMarkus Armbruster } 86913b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->prci), 0, memmap[SIFIVE_U_DEV_PRCI].base); 870af14c840SBin Meng 8718a88b9f5SBin Meng qdev_prop_set_uint32(DEVICE(&s->gpio), "ngpio", 16); 872cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gpio), errp)) { 873cbe3a8c5SMarkus Armbruster return; 874cbe3a8c5SMarkus Armbruster } 87513b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gpio), 0, memmap[SIFIVE_U_DEV_GPIO].base); 8768a88b9f5SBin Meng 8778a88b9f5SBin Meng /* Pass all GPIOs to the SOC layer so they are available to the board */ 8788a88b9f5SBin Meng qdev_pass_gpios(DEVICE(&s->gpio), dev, NULL); 8798a88b9f5SBin Meng 8808a88b9f5SBin Meng /* Connect GPIO interrupts to the PLIC */ 8818a88b9f5SBin Meng for (i = 0; i < 16; i++) { 8828a88b9f5SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->gpio), i, 8838a88b9f5SBin Meng qdev_get_gpio_in(DEVICE(s->plic), 8848a88b9f5SBin Meng SIFIVE_U_GPIO_IRQ0 + i)); 8858a88b9f5SBin Meng } 8868a88b9f5SBin Meng 887834e027aSBin Meng /* PDMA */ 888834e027aSBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->dma), errp); 88913b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->dma), 0, memmap[SIFIVE_U_DEV_PDMA].base); 890834e027aSBin Meng 891834e027aSBin Meng /* Connect PDMA interrupts to the PLIC */ 892834e027aSBin Meng for (i = 0; i < SIFIVE_PDMA_IRQS; i++) { 893834e027aSBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->dma), i, 894834e027aSBin Meng qdev_get_gpio_in(DEVICE(s->plic), 895834e027aSBin Meng SIFIVE_U_PDMA_IRQ0 + i)); 896834e027aSBin Meng } 897834e027aSBin Meng 898fda5b000SAlistair Francis qdev_prop_set_uint32(DEVICE(&s->otp), "serial", s->serial); 899cbe3a8c5SMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->otp), errp)) { 900cbe3a8c5SMarkus Armbruster return; 901cbe3a8c5SMarkus Armbruster } 90213b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->otp), 0, memmap[SIFIVE_U_DEV_OTP].base); 9035461c4feSBin Meng 9047ad36e2eSMarkus Armbruster /* FIXME use qdev NIC properties instead of nd_table[] */ 9055a7f76a3SAlistair Francis if (nd->used) { 9065a7f76a3SAlistair Francis qemu_check_nic_model(nd, TYPE_CADENCE_GEM); 9075a7f76a3SAlistair Francis qdev_set_nic_properties(DEVICE(&s->gem), nd); 9085a7f76a3SAlistair Francis } 9095325cc34SMarkus Armbruster object_property_set_int(OBJECT(&s->gem), "revision", GEM_REVISION, 9105a7f76a3SAlistair Francis &error_abort); 911668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->gem), errp)) { 9125a7f76a3SAlistair Francis return; 9135a7f76a3SAlistair Francis } 91413b8c354SEduardo Habkost sysbus_mmio_map(SYS_BUS_DEVICE(&s->gem), 0, memmap[SIFIVE_U_DEV_GEM].base); 9155a7f76a3SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->gem), 0, 9165874f0a7SBin Meng qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_GEM_IRQ)); 9177b6bb66fSBin Meng 918ea6eaa06SAlistair Francis /* PWM */ 919ea6eaa06SAlistair Francis for (i = 0; i < 2; i++) { 920ea6eaa06SAlistair Francis if (!sysbus_realize(SYS_BUS_DEVICE(&s->pwm[i]), errp)) { 921ea6eaa06SAlistair Francis return; 922ea6eaa06SAlistair Francis } 923ea6eaa06SAlistair Francis sysbus_mmio_map(SYS_BUS_DEVICE(&s->pwm[i]), 0, 924ea6eaa06SAlistair Francis memmap[SIFIVE_U_DEV_PWM0].base + (0x1000 * i)); 925ea6eaa06SAlistair Francis 926ea6eaa06SAlistair Francis /* Connect PWM interrupts to the PLIC */ 927ea6eaa06SAlistair Francis for (j = 0; j < SIFIVE_PWM_IRQS; j++) { 928ea6eaa06SAlistair Francis sysbus_connect_irq(SYS_BUS_DEVICE(&s->pwm[i]), j, 929ea6eaa06SAlistair Francis qdev_get_gpio_in(DEVICE(s->plic), 930ea6eaa06SAlistair Francis SIFIVE_U_PWM0_IRQ0 + (i * 4) + j)); 931ea6eaa06SAlistair Francis } 932ea6eaa06SAlistair Francis } 933ea6eaa06SAlistair Francis 9347b6bb66fSBin Meng create_unimplemented_device("riscv.sifive.u.gem-mgmt", 93513b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_GEM_MGMT].base, memmap[SIFIVE_U_DEV_GEM_MGMT].size); 9363eaea6ebSBin Meng 9373eaea6ebSBin Meng create_unimplemented_device("riscv.sifive.u.dmc", 93813b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_DMC].base, memmap[SIFIVE_U_DEV_DMC].size); 9396eaf9cf5SBin Meng 9406eaf9cf5SBin Meng create_unimplemented_device("riscv.sifive.u.l2cc", 94113b8c354SEduardo Habkost memmap[SIFIVE_U_DEV_L2CC].base, memmap[SIFIVE_U_DEV_L2CC].size); 942145b2991SBin Meng 943145b2991SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->spi0), errp); 944145b2991SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi0), 0, 945145b2991SBin Meng memmap[SIFIVE_U_DEV_QSPI0].base); 946145b2991SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi0), 0, 947145b2991SBin Meng qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI0_IRQ)); 948722f1352SBin Meng sysbus_realize(SYS_BUS_DEVICE(&s->spi2), errp); 949722f1352SBin Meng sysbus_mmio_map(SYS_BUS_DEVICE(&s->spi2), 0, 950722f1352SBin Meng memmap[SIFIVE_U_DEV_QSPI2].base); 951722f1352SBin Meng sysbus_connect_irq(SYS_BUS_DEVICE(&s->spi2), 0, 952722f1352SBin Meng qdev_get_gpio_in(DEVICE(s->plic), SIFIVE_U_QSPI2_IRQ)); 953a7240d1eSMichael Clark } 954a7240d1eSMichael Clark 955139177b1SBin Meng static Property sifive_u_soc_props[] = { 956fda5b000SAlistair Francis DEFINE_PROP_UINT32("serial", SiFiveUSoCState, serial, OTP_SERIAL), 957099be035SAlistair Francis DEFINE_PROP_STRING("cpu-type", SiFiveUSoCState, cpu_type), 958fda5b000SAlistair Francis DEFINE_PROP_END_OF_LIST() 959fda5b000SAlistair Francis }; 960fda5b000SAlistair Francis 961139177b1SBin Meng static void sifive_u_soc_class_init(ObjectClass *oc, void *data) 9622308092bSAlistair Francis { 9632308092bSAlistair Francis DeviceClass *dc = DEVICE_CLASS(oc); 9642308092bSAlistair Francis 965139177b1SBin Meng device_class_set_props(dc, sifive_u_soc_props); 966139177b1SBin Meng dc->realize = sifive_u_soc_realize; 9672308092bSAlistair Francis /* Reason: Uses serial_hds in realize function, thus can't be used twice */ 9682308092bSAlistair Francis dc->user_creatable = false; 9692308092bSAlistair Francis } 9702308092bSAlistair Francis 971139177b1SBin Meng static const TypeInfo sifive_u_soc_type_info = { 9722308092bSAlistair Francis .name = TYPE_RISCV_U_SOC, 9732308092bSAlistair Francis .parent = TYPE_DEVICE, 9742308092bSAlistair Francis .instance_size = sizeof(SiFiveUSoCState), 975139177b1SBin Meng .instance_init = sifive_u_soc_instance_init, 976139177b1SBin Meng .class_init = sifive_u_soc_class_init, 9772308092bSAlistair Francis }; 9782308092bSAlistair Francis 979139177b1SBin Meng static void sifive_u_soc_register_types(void) 9802308092bSAlistair Francis { 981139177b1SBin Meng type_register_static(&sifive_u_soc_type_info); 9822308092bSAlistair Francis } 9832308092bSAlistair Francis 984139177b1SBin Meng type_init(sifive_u_soc_register_types) 985