1c0907c9eSPaolo Bonzini /*
2c0907c9eSPaolo Bonzini * QEMU sPAPR PCI host originated from Uninorth PCI host
3c0907c9eSPaolo Bonzini *
4c0907c9eSPaolo Bonzini * Copyright (c) 2011 Alexey Kardashevskiy, IBM Corporation.
5c0907c9eSPaolo Bonzini * Copyright (C) 2011 David Gibson, IBM Corporation.
6c0907c9eSPaolo Bonzini *
7c0907c9eSPaolo Bonzini * Permission is hereby granted, free of charge, to any person obtaining a copy
8c0907c9eSPaolo Bonzini * of this software and associated documentation files (the "Software"), to deal
9c0907c9eSPaolo Bonzini * in the Software without restriction, including without limitation the rights
10c0907c9eSPaolo Bonzini * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
11c0907c9eSPaolo Bonzini * copies of the Software, and to permit persons to whom the Software is
12c0907c9eSPaolo Bonzini * furnished to do so, subject to the following conditions:
13c0907c9eSPaolo Bonzini *
14c0907c9eSPaolo Bonzini * The above copyright notice and this permission notice shall be included in
15c0907c9eSPaolo Bonzini * all copies or substantial portions of the Software.
16c0907c9eSPaolo Bonzini *
17c0907c9eSPaolo Bonzini * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
18c0907c9eSPaolo Bonzini * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
19c0907c9eSPaolo Bonzini * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
20c0907c9eSPaolo Bonzini * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
21c0907c9eSPaolo Bonzini * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
22c0907c9eSPaolo Bonzini * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
23c0907c9eSPaolo Bonzini * THE SOFTWARE.
24c0907c9eSPaolo Bonzini */
250b8fa32fSMarkus Armbruster
260d75590dSPeter Maydell #include "qemu/osdep.h"
27da34e65cSMarkus Armbruster #include "qapi/error.h"
2864552b6bSMarkus Armbruster #include "hw/irq.h"
291d2d9742SNikunj A Dadhania #include "hw/sysbus.h"
30d6454270SMarkus Armbruster #include "migration/vmstate.h"
31c0907c9eSPaolo Bonzini #include "hw/pci/pci.h"
32c0907c9eSPaolo Bonzini #include "hw/pci/msi.h"
33c0907c9eSPaolo Bonzini #include "hw/pci/msix.h"
34c0907c9eSPaolo Bonzini #include "hw/pci/pci_host.h"
35c0907c9eSPaolo Bonzini #include "hw/ppc/spapr.h"
36c0907c9eSPaolo Bonzini #include "hw/pci-host/spapr.h"
37ae4de14cSAlexey Kardashevskiy #include "exec/ram_addr.h"
38c0907c9eSPaolo Bonzini #include <libfdt.h>
39c0907c9eSPaolo Bonzini #include "trace.h"
40295d51aaSAlexey Kardashevskiy #include "qemu/error-report.h"
410b8fa32fSMarkus Armbruster #include "qemu/module.h"
4299372e78SGreg Kurz #include "hw/ppc/fdt.h"
431d2d9742SNikunj A Dadhania #include "hw/pci/pci_bridge.h"
44c0907c9eSPaolo Bonzini #include "hw/pci/pci_bus.h"
452530a1a5SLaurent Vivier #include "hw/pci/pci_ids.h"
4662083979SMichael Roth #include "hw/ppc/spapr_drc.h"
47a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
487454c7afSMichael Roth #include "sysemu/device_tree.h"
4977ac58ddSPaolo Bonzini #include "sysemu/kvm.h"
50ae4de14cSAlexey Kardashevskiy #include "sysemu/hostmem.h"
514814401fSAlexey Kardashevskiy #include "sysemu/numa.h"
52f1aa45ffSDaniel Henrique Barboza #include "hw/ppc/spapr_numa.h"
53921604e1SPrasad J Pandit #include "qemu/log.h"
54c0907c9eSPaolo Bonzini
55c0907c9eSPaolo Bonzini /* Copied from the kernel arch/powerpc/platforms/pseries/msi.c */
56c0907c9eSPaolo Bonzini #define RTAS_QUERY_FN 0
57c0907c9eSPaolo Bonzini #define RTAS_CHANGE_FN 1
58c0907c9eSPaolo Bonzini #define RTAS_RESET_FN 2
59c0907c9eSPaolo Bonzini #define RTAS_CHANGE_MSI_FN 3
60c0907c9eSPaolo Bonzini #define RTAS_CHANGE_MSIX_FN 4
61c0907c9eSPaolo Bonzini
62c0907c9eSPaolo Bonzini /* Interrupt types to return on RTAS_CHANGE_* */
63c0907c9eSPaolo Bonzini #define RTAS_TYPE_MSI 1
64c0907c9eSPaolo Bonzini #define RTAS_TYPE_MSIX 2
65c0907c9eSPaolo Bonzini
spapr_pci_find_phb(SpaprMachineState * spapr,uint64_t buid)66ce2918cbSDavid Gibson SpaprPhbState *spapr_pci_find_phb(SpaprMachineState *spapr, uint64_t buid)
67c0907c9eSPaolo Bonzini {
68ce2918cbSDavid Gibson SpaprPhbState *sphb;
69c0907c9eSPaolo Bonzini
70c0907c9eSPaolo Bonzini QLIST_FOREACH(sphb, &spapr->phbs, list) {
71c0907c9eSPaolo Bonzini if (sphb->buid != buid) {
72c0907c9eSPaolo Bonzini continue;
73c0907c9eSPaolo Bonzini }
74c0907c9eSPaolo Bonzini return sphb;
75c0907c9eSPaolo Bonzini }
76c0907c9eSPaolo Bonzini
77c0907c9eSPaolo Bonzini return NULL;
78c0907c9eSPaolo Bonzini }
79c0907c9eSPaolo Bonzini
spapr_pci_find_dev(SpaprMachineState * spapr,uint64_t buid,uint32_t config_addr)80ce2918cbSDavid Gibson PCIDevice *spapr_pci_find_dev(SpaprMachineState *spapr, uint64_t buid,
81c0907c9eSPaolo Bonzini uint32_t config_addr)
82c0907c9eSPaolo Bonzini {
83ce2918cbSDavid Gibson SpaprPhbState *sphb = spapr_pci_find_phb(spapr, buid);
84c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(sphb);
855dac82ceSAlexey Kardashevskiy int bus_num = (config_addr >> 16) & 0xFF;
86c0907c9eSPaolo Bonzini int devfn = (config_addr >> 8) & 0xFF;
87c0907c9eSPaolo Bonzini
88c0907c9eSPaolo Bonzini if (!phb) {
89c0907c9eSPaolo Bonzini return NULL;
90c0907c9eSPaolo Bonzini }
91c0907c9eSPaolo Bonzini
925dac82ceSAlexey Kardashevskiy return pci_find_device(phb->bus, bus_num, devfn);
93c0907c9eSPaolo Bonzini }
94c0907c9eSPaolo Bonzini
rtas_pci_cfgaddr(uint32_t arg)95c0907c9eSPaolo Bonzini static uint32_t rtas_pci_cfgaddr(uint32_t arg)
96c0907c9eSPaolo Bonzini {
97c0907c9eSPaolo Bonzini /* This handles the encoding of extended config space addresses */
98c0907c9eSPaolo Bonzini return ((arg >> 20) & 0xf00) | (arg & 0xff);
99c0907c9eSPaolo Bonzini }
100c0907c9eSPaolo Bonzini
finish_read_pci_config(SpaprMachineState * spapr,uint64_t buid,uint32_t addr,uint32_t size,target_ulong rets)101ce2918cbSDavid Gibson static void finish_read_pci_config(SpaprMachineState *spapr, uint64_t buid,
102c0907c9eSPaolo Bonzini uint32_t addr, uint32_t size,
103c0907c9eSPaolo Bonzini target_ulong rets)
104c0907c9eSPaolo Bonzini {
105c0907c9eSPaolo Bonzini PCIDevice *pci_dev;
106c0907c9eSPaolo Bonzini uint32_t val;
107c0907c9eSPaolo Bonzini
108c0907c9eSPaolo Bonzini if ((size != 1) && (size != 2) && (size != 4)) {
109c0907c9eSPaolo Bonzini /* access must be 1, 2 or 4 bytes */
110a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
111c0907c9eSPaolo Bonzini return;
112c0907c9eSPaolo Bonzini }
113c0907c9eSPaolo Bonzini
11446c5874eSAlexey Kardashevskiy pci_dev = spapr_pci_find_dev(spapr, buid, addr);
115c0907c9eSPaolo Bonzini addr = rtas_pci_cfgaddr(addr);
116c0907c9eSPaolo Bonzini
117c0907c9eSPaolo Bonzini if (!pci_dev || (addr % size) || (addr >= pci_config_size(pci_dev))) {
118c0907c9eSPaolo Bonzini /* Access must be to a valid device, within bounds and
119c0907c9eSPaolo Bonzini * naturally aligned */
120a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
121c0907c9eSPaolo Bonzini return;
122c0907c9eSPaolo Bonzini }
123c0907c9eSPaolo Bonzini
124c0907c9eSPaolo Bonzini val = pci_host_config_read_common(pci_dev, addr,
125c0907c9eSPaolo Bonzini pci_config_size(pci_dev), size);
126c0907c9eSPaolo Bonzini
127a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_SUCCESS);
128c0907c9eSPaolo Bonzini rtas_st(rets, 1, val);
129c0907c9eSPaolo Bonzini }
130c0907c9eSPaolo Bonzini
rtas_ibm_read_pci_config(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)131ce2918cbSDavid Gibson static void rtas_ibm_read_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr,
132c0907c9eSPaolo Bonzini uint32_t token, uint32_t nargs,
133c0907c9eSPaolo Bonzini target_ulong args,
134c0907c9eSPaolo Bonzini uint32_t nret, target_ulong rets)
135c0907c9eSPaolo Bonzini {
136c0907c9eSPaolo Bonzini uint64_t buid;
137c0907c9eSPaolo Bonzini uint32_t size, addr;
138c0907c9eSPaolo Bonzini
139c0907c9eSPaolo Bonzini if ((nargs != 4) || (nret != 2)) {
140a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
141c0907c9eSPaolo Bonzini return;
142c0907c9eSPaolo Bonzini }
143c0907c9eSPaolo Bonzini
144a14aa92bSGavin Shan buid = rtas_ldq(args, 1);
145c0907c9eSPaolo Bonzini size = rtas_ld(args, 3);
146c0907c9eSPaolo Bonzini addr = rtas_ld(args, 0);
147c0907c9eSPaolo Bonzini
148c0907c9eSPaolo Bonzini finish_read_pci_config(spapr, buid, addr, size, rets);
149c0907c9eSPaolo Bonzini }
150c0907c9eSPaolo Bonzini
rtas_read_pci_config(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)151ce2918cbSDavid Gibson static void rtas_read_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr,
152c0907c9eSPaolo Bonzini uint32_t token, uint32_t nargs,
153c0907c9eSPaolo Bonzini target_ulong args,
154c0907c9eSPaolo Bonzini uint32_t nret, target_ulong rets)
155c0907c9eSPaolo Bonzini {
156c0907c9eSPaolo Bonzini uint32_t size, addr;
157c0907c9eSPaolo Bonzini
158c0907c9eSPaolo Bonzini if ((nargs != 2) || (nret != 2)) {
159a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
160c0907c9eSPaolo Bonzini return;
161c0907c9eSPaolo Bonzini }
162c0907c9eSPaolo Bonzini
163c0907c9eSPaolo Bonzini size = rtas_ld(args, 1);
164c0907c9eSPaolo Bonzini addr = rtas_ld(args, 0);
165c0907c9eSPaolo Bonzini
166c0907c9eSPaolo Bonzini finish_read_pci_config(spapr, 0, addr, size, rets);
167c0907c9eSPaolo Bonzini }
168c0907c9eSPaolo Bonzini
finish_write_pci_config(SpaprMachineState * spapr,uint64_t buid,uint32_t addr,uint32_t size,uint32_t val,target_ulong rets)169ce2918cbSDavid Gibson static void finish_write_pci_config(SpaprMachineState *spapr, uint64_t buid,
170c0907c9eSPaolo Bonzini uint32_t addr, uint32_t size,
171c0907c9eSPaolo Bonzini uint32_t val, target_ulong rets)
172c0907c9eSPaolo Bonzini {
173c0907c9eSPaolo Bonzini PCIDevice *pci_dev;
174c0907c9eSPaolo Bonzini
175c0907c9eSPaolo Bonzini if ((size != 1) && (size != 2) && (size != 4)) {
176c0907c9eSPaolo Bonzini /* access must be 1, 2 or 4 bytes */
177a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
178c0907c9eSPaolo Bonzini return;
179c0907c9eSPaolo Bonzini }
180c0907c9eSPaolo Bonzini
18146c5874eSAlexey Kardashevskiy pci_dev = spapr_pci_find_dev(spapr, buid, addr);
182c0907c9eSPaolo Bonzini addr = rtas_pci_cfgaddr(addr);
183c0907c9eSPaolo Bonzini
184c0907c9eSPaolo Bonzini if (!pci_dev || (addr % size) || (addr >= pci_config_size(pci_dev))) {
185c0907c9eSPaolo Bonzini /* Access must be to a valid device, within bounds and
186c0907c9eSPaolo Bonzini * naturally aligned */
187a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
188c0907c9eSPaolo Bonzini return;
189c0907c9eSPaolo Bonzini }
190c0907c9eSPaolo Bonzini
191c0907c9eSPaolo Bonzini pci_host_config_write_common(pci_dev, addr, pci_config_size(pci_dev),
192c0907c9eSPaolo Bonzini val, size);
193c0907c9eSPaolo Bonzini
194a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_SUCCESS);
195c0907c9eSPaolo Bonzini }
196c0907c9eSPaolo Bonzini
rtas_ibm_write_pci_config(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)197ce2918cbSDavid Gibson static void rtas_ibm_write_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr,
198c0907c9eSPaolo Bonzini uint32_t token, uint32_t nargs,
199c0907c9eSPaolo Bonzini target_ulong args,
200c0907c9eSPaolo Bonzini uint32_t nret, target_ulong rets)
201c0907c9eSPaolo Bonzini {
202c0907c9eSPaolo Bonzini uint64_t buid;
203c0907c9eSPaolo Bonzini uint32_t val, size, addr;
204c0907c9eSPaolo Bonzini
205c0907c9eSPaolo Bonzini if ((nargs != 5) || (nret != 1)) {
206a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
207c0907c9eSPaolo Bonzini return;
208c0907c9eSPaolo Bonzini }
209c0907c9eSPaolo Bonzini
210a14aa92bSGavin Shan buid = rtas_ldq(args, 1);
211c0907c9eSPaolo Bonzini val = rtas_ld(args, 4);
212c0907c9eSPaolo Bonzini size = rtas_ld(args, 3);
213c0907c9eSPaolo Bonzini addr = rtas_ld(args, 0);
214c0907c9eSPaolo Bonzini
215c0907c9eSPaolo Bonzini finish_write_pci_config(spapr, buid, addr, size, val, rets);
216c0907c9eSPaolo Bonzini }
217c0907c9eSPaolo Bonzini
rtas_write_pci_config(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)218ce2918cbSDavid Gibson static void rtas_write_pci_config(PowerPCCPU *cpu, SpaprMachineState *spapr,
219c0907c9eSPaolo Bonzini uint32_t token, uint32_t nargs,
220c0907c9eSPaolo Bonzini target_ulong args,
221c0907c9eSPaolo Bonzini uint32_t nret, target_ulong rets)
222c0907c9eSPaolo Bonzini {
223c0907c9eSPaolo Bonzini uint32_t val, size, addr;
224c0907c9eSPaolo Bonzini
225c0907c9eSPaolo Bonzini if ((nargs != 3) || (nret != 1)) {
226a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
227c0907c9eSPaolo Bonzini return;
228c0907c9eSPaolo Bonzini }
229c0907c9eSPaolo Bonzini
230c0907c9eSPaolo Bonzini
231c0907c9eSPaolo Bonzini val = rtas_ld(args, 2);
232c0907c9eSPaolo Bonzini size = rtas_ld(args, 1);
233c0907c9eSPaolo Bonzini addr = rtas_ld(args, 0);
234c0907c9eSPaolo Bonzini
235c0907c9eSPaolo Bonzini finish_write_pci_config(spapr, 0, addr, size, val, rets);
236c0907c9eSPaolo Bonzini }
237c0907c9eSPaolo Bonzini
238c0907c9eSPaolo Bonzini /*
239c0907c9eSPaolo Bonzini * Set MSI/MSIX message data.
240c0907c9eSPaolo Bonzini * This is required for msi_notify()/msix_notify() which
241c0907c9eSPaolo Bonzini * will write at the addresses via spapr_msi_write().
2429a321e92SAlexey Kardashevskiy *
2439a321e92SAlexey Kardashevskiy * If hwaddr == 0, all entries will have .data == first_irq i.e.
2449a321e92SAlexey Kardashevskiy * table will be reset.
245c0907c9eSPaolo Bonzini */
spapr_msi_setmsg(PCIDevice * pdev,hwaddr addr,bool msix,unsigned first_irq,unsigned req_num)246f1c2dc7cSAlexey Kardashevskiy static void spapr_msi_setmsg(PCIDevice *pdev, hwaddr addr, bool msix,
247f1c2dc7cSAlexey Kardashevskiy unsigned first_irq, unsigned req_num)
248c0907c9eSPaolo Bonzini {
249c0907c9eSPaolo Bonzini unsigned i;
250f1c2dc7cSAlexey Kardashevskiy MSIMessage msg = { .address = addr, .data = first_irq };
251c0907c9eSPaolo Bonzini
252c0907c9eSPaolo Bonzini if (!msix) {
253c0907c9eSPaolo Bonzini msi_set_message(pdev, msg);
254c0907c9eSPaolo Bonzini trace_spapr_pci_msi_setup(pdev->name, 0, msg.address);
255c0907c9eSPaolo Bonzini return;
256c0907c9eSPaolo Bonzini }
257c0907c9eSPaolo Bonzini
2589a321e92SAlexey Kardashevskiy for (i = 0; i < req_num; ++i) {
259c0907c9eSPaolo Bonzini msix_set_message(pdev, i, msg);
260c0907c9eSPaolo Bonzini trace_spapr_pci_msi_setup(pdev->name, i, msg.address);
2619a321e92SAlexey Kardashevskiy if (addr) {
2629a321e92SAlexey Kardashevskiy ++msg.data;
2639a321e92SAlexey Kardashevskiy }
264c0907c9eSPaolo Bonzini }
265c0907c9eSPaolo Bonzini }
266c0907c9eSPaolo Bonzini
rtas_ibm_change_msi(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)267ce2918cbSDavid Gibson static void rtas_ibm_change_msi(PowerPCCPU *cpu, SpaprMachineState *spapr,
268c0907c9eSPaolo Bonzini uint32_t token, uint32_t nargs,
269c0907c9eSPaolo Bonzini target_ulong args, uint32_t nret,
270c0907c9eSPaolo Bonzini target_ulong rets)
271c0907c9eSPaolo Bonzini {
272ce2918cbSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
273c0907c9eSPaolo Bonzini uint32_t config_addr = rtas_ld(args, 0);
274a14aa92bSGavin Shan uint64_t buid = rtas_ldq(args, 1);
275c0907c9eSPaolo Bonzini unsigned int func = rtas_ld(args, 3);
276c0907c9eSPaolo Bonzini unsigned int req_num = rtas_ld(args, 4); /* 0 == remove all */
277c0907c9eSPaolo Bonzini unsigned int seq_num = rtas_ld(args, 5);
278c0907c9eSPaolo Bonzini unsigned int ret_intr_type;
279d4a63ac8SGreg Kurz unsigned int irq, max_irqs = 0;
280ce2918cbSDavid Gibson SpaprPhbState *phb = NULL;
281c0907c9eSPaolo Bonzini PCIDevice *pdev = NULL;
282572ebd08SGreg Kurz SpaprPciMsi *msi;
2839a321e92SAlexey Kardashevskiy int *config_addr_key;
284a005b3efSGreg Kurz Error *err = NULL;
2854fe75a8cSCédric Le Goater int i;
286c0907c9eSPaolo Bonzini
287ce2918cbSDavid Gibson /* Fins SpaprPhbState */
28846c5874eSAlexey Kardashevskiy phb = spapr_pci_find_phb(spapr, buid);
289c0907c9eSPaolo Bonzini if (phb) {
29046c5874eSAlexey Kardashevskiy pdev = spapr_pci_find_dev(spapr, buid, config_addr);
291c0907c9eSPaolo Bonzini }
292c0907c9eSPaolo Bonzini if (!phb || !pdev) {
293a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
294c0907c9eSPaolo Bonzini return;
295c0907c9eSPaolo Bonzini }
296c0907c9eSPaolo Bonzini
2979cbe305bSGreg Kurz switch (func) {
2989cbe305bSGreg Kurz case RTAS_CHANGE_FN:
2999cbe305bSGreg Kurz if (msi_present(pdev)) {
3009cbe305bSGreg Kurz ret_intr_type = RTAS_TYPE_MSI;
3019cbe305bSGreg Kurz } else if (msix_present(pdev)) {
3029cbe305bSGreg Kurz ret_intr_type = RTAS_TYPE_MSIX;
3039cbe305bSGreg Kurz } else {
3049cbe305bSGreg Kurz rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
3059cbe305bSGreg Kurz return;
3069cbe305bSGreg Kurz }
3079cbe305bSGreg Kurz break;
3089cbe305bSGreg Kurz case RTAS_CHANGE_MSI_FN:
3099cbe305bSGreg Kurz if (msi_present(pdev)) {
3109cbe305bSGreg Kurz ret_intr_type = RTAS_TYPE_MSI;
3119cbe305bSGreg Kurz } else {
3129cbe305bSGreg Kurz rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
3139cbe305bSGreg Kurz return;
3149cbe305bSGreg Kurz }
3159cbe305bSGreg Kurz break;
3169cbe305bSGreg Kurz case RTAS_CHANGE_MSIX_FN:
3179cbe305bSGreg Kurz if (msix_present(pdev)) {
3189cbe305bSGreg Kurz ret_intr_type = RTAS_TYPE_MSIX;
3199cbe305bSGreg Kurz } else {
3209cbe305bSGreg Kurz rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
3219cbe305bSGreg Kurz return;
3229cbe305bSGreg Kurz }
3239cbe305bSGreg Kurz break;
3249cbe305bSGreg Kurz default:
3259cbe305bSGreg Kurz error_report("rtas_ibm_change_msi(%u) is not implemented", func);
3269cbe305bSGreg Kurz rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
3279cbe305bSGreg Kurz return;
3289cbe305bSGreg Kurz }
3299cbe305bSGreg Kurz
330572ebd08SGreg Kurz msi = (SpaprPciMsi *) g_hash_table_lookup(phb->msi, &config_addr);
331ce266b75SGreg Kurz
332c0907c9eSPaolo Bonzini /* Releasing MSIs */
333c0907c9eSPaolo Bonzini if (!req_num) {
3349a321e92SAlexey Kardashevskiy if (!msi) {
3359a321e92SAlexey Kardashevskiy trace_spapr_pci_msi("Releasing wrong config", config_addr);
336a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
337c0907c9eSPaolo Bonzini return;
338c0907c9eSPaolo Bonzini }
3399a321e92SAlexey Kardashevskiy
34032420522SAlexey Kardashevskiy if (msi_present(pdev)) {
341d4a63ac8SGreg Kurz spapr_msi_setmsg(pdev, 0, false, 0, 0);
34232420522SAlexey Kardashevskiy }
34332420522SAlexey Kardashevskiy if (msix_present(pdev)) {
344d4a63ac8SGreg Kurz spapr_msi_setmsg(pdev, 0, true, 0, 0);
34532420522SAlexey Kardashevskiy }
3469a321e92SAlexey Kardashevskiy g_hash_table_remove(phb->msi, &config_addr);
3479a321e92SAlexey Kardashevskiy
3489a321e92SAlexey Kardashevskiy trace_spapr_pci_msi("Released MSIs", config_addr);
349a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_SUCCESS);
350c0907c9eSPaolo Bonzini rtas_st(rets, 1, 0);
351c0907c9eSPaolo Bonzini return;
352c0907c9eSPaolo Bonzini }
353c0907c9eSPaolo Bonzini
354c0907c9eSPaolo Bonzini /* Enabling MSI */
355c0907c9eSPaolo Bonzini
35628668b5fSAlexey Kardashevskiy /* Check if the device supports as many IRQs as requested */
357b26696b5SAlexey Kardashevskiy if (ret_intr_type == RTAS_TYPE_MSI) {
358b26696b5SAlexey Kardashevskiy max_irqs = msi_nr_vectors_allocated(pdev);
359b26696b5SAlexey Kardashevskiy } else if (ret_intr_type == RTAS_TYPE_MSIX) {
360b26696b5SAlexey Kardashevskiy max_irqs = pdev->msix_entries_nr;
361b26696b5SAlexey Kardashevskiy }
362b26696b5SAlexey Kardashevskiy if (!max_irqs) {
3639a321e92SAlexey Kardashevskiy error_report("Requested interrupt type %d is not enabled for device %x",
3649a321e92SAlexey Kardashevskiy ret_intr_type, config_addr);
365b26696b5SAlexey Kardashevskiy rtas_st(rets, 0, -1); /* Hardware error */
366b26696b5SAlexey Kardashevskiy return;
367b26696b5SAlexey Kardashevskiy }
36828668b5fSAlexey Kardashevskiy /* Correct the number if the guest asked for too many */
369b26696b5SAlexey Kardashevskiy if (req_num > max_irqs) {
3709a321e92SAlexey Kardashevskiy trace_spapr_pci_msi_retry(config_addr, req_num, max_irqs);
371b26696b5SAlexey Kardashevskiy req_num = max_irqs;
3729a321e92SAlexey Kardashevskiy irq = 0; /* to avoid misleading trace */
3739a321e92SAlexey Kardashevskiy goto out;
374b26696b5SAlexey Kardashevskiy }
37528668b5fSAlexey Kardashevskiy
3769a321e92SAlexey Kardashevskiy /* Allocate MSIs */
3772c88b098SCédric Le Goater if (smc->legacy_irq_allocation) {
37882cffa2eSCédric Le Goater irq = spapr_irq_find(spapr, req_num, ret_intr_type == RTAS_TYPE_MSI,
37982cffa2eSCédric Le Goater &err);
38082cffa2eSCédric Le Goater } else {
38182cffa2eSCédric Le Goater irq = spapr_irq_msi_alloc(spapr, req_num,
38282cffa2eSCédric Le Goater ret_intr_type == RTAS_TYPE_MSI, &err);
38382cffa2eSCédric Le Goater }
384a005b3efSGreg Kurz if (err) {
385a005b3efSGreg Kurz error_reportf_err(err, "Can't allocate MSIs for device %x: ",
386a005b3efSGreg Kurz config_addr);
387a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
388c0907c9eSPaolo Bonzini return;
389c0907c9eSPaolo Bonzini }
390c0907c9eSPaolo Bonzini
3914fe75a8cSCédric Le Goater for (i = 0; i < req_num; i++) {
3924fe75a8cSCédric Le Goater spapr_irq_claim(spapr, irq + i, false, &err);
3934fe75a8cSCédric Le Goater if (err) {
394925969c3SGreg Kurz if (i) {
395925969c3SGreg Kurz spapr_irq_free(spapr, irq, i);
396925969c3SGreg Kurz }
397925969c3SGreg Kurz if (!smc->legacy_irq_allocation) {
398925969c3SGreg Kurz spapr_irq_msi_free(spapr, irq, req_num);
399925969c3SGreg Kurz }
4004fe75a8cSCédric Le Goater error_reportf_err(err, "Can't allocate MSIs for device %x: ",
4014fe75a8cSCédric Le Goater config_addr);
4024fe75a8cSCédric Le Goater rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
4034fe75a8cSCédric Le Goater return;
4044fe75a8cSCédric Le Goater }
4054fe75a8cSCédric Le Goater }
4064fe75a8cSCédric Le Goater
407ce266b75SGreg Kurz /* Release previous MSIs */
408ce266b75SGreg Kurz if (msi) {
409ce266b75SGreg Kurz g_hash_table_remove(phb->msi, &config_addr);
410ce266b75SGreg Kurz }
411ce266b75SGreg Kurz
412c0907c9eSPaolo Bonzini /* Setup MSI/MSIX vectors in the device (via cfgspace or MSIX BAR) */
4138c46f7ecSGreg Kurz spapr_msi_setmsg(pdev, SPAPR_PCI_MSI_WINDOW, ret_intr_type == RTAS_TYPE_MSIX,
4149a321e92SAlexey Kardashevskiy irq, req_num);
415c0907c9eSPaolo Bonzini
4169a321e92SAlexey Kardashevskiy /* Add MSI device to cache */
417572ebd08SGreg Kurz msi = g_new(SpaprPciMsi, 1);
4189a321e92SAlexey Kardashevskiy msi->first_irq = irq;
4199a321e92SAlexey Kardashevskiy msi->num = req_num;
4209a321e92SAlexey Kardashevskiy config_addr_key = g_new(int, 1);
4219a321e92SAlexey Kardashevskiy *config_addr_key = config_addr;
4229a321e92SAlexey Kardashevskiy g_hash_table_insert(phb->msi, config_addr_key, msi);
4239a321e92SAlexey Kardashevskiy
4249a321e92SAlexey Kardashevskiy out:
425a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_SUCCESS);
426c0907c9eSPaolo Bonzini rtas_st(rets, 1, req_num);
427c0907c9eSPaolo Bonzini rtas_st(rets, 2, ++seq_num);
428b359bd6aSSam Bobroff if (nret > 3) {
429c0907c9eSPaolo Bonzini rtas_st(rets, 3, ret_intr_type);
430b359bd6aSSam Bobroff }
431c0907c9eSPaolo Bonzini
4329a321e92SAlexey Kardashevskiy trace_spapr_pci_rtas_ibm_change_msi(config_addr, func, req_num, irq);
433c0907c9eSPaolo Bonzini }
434c0907c9eSPaolo Bonzini
rtas_ibm_query_interrupt_source_number(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)435210b580bSAnthony Liguori static void rtas_ibm_query_interrupt_source_number(PowerPCCPU *cpu,
436ce2918cbSDavid Gibson SpaprMachineState *spapr,
437c0907c9eSPaolo Bonzini uint32_t token,
438c0907c9eSPaolo Bonzini uint32_t nargs,
439c0907c9eSPaolo Bonzini target_ulong args,
440c0907c9eSPaolo Bonzini uint32_t nret,
441c0907c9eSPaolo Bonzini target_ulong rets)
442c0907c9eSPaolo Bonzini {
443c0907c9eSPaolo Bonzini uint32_t config_addr = rtas_ld(args, 0);
444a14aa92bSGavin Shan uint64_t buid = rtas_ldq(args, 1);
445c0907c9eSPaolo Bonzini unsigned int intr_src_num = -1, ioa_intr_num = rtas_ld(args, 3);
446ce2918cbSDavid Gibson SpaprPhbState *phb = NULL;
4479a321e92SAlexey Kardashevskiy PCIDevice *pdev = NULL;
448572ebd08SGreg Kurz SpaprPciMsi *msi;
449c0907c9eSPaolo Bonzini
450ce2918cbSDavid Gibson /* Find SpaprPhbState */
45146c5874eSAlexey Kardashevskiy phb = spapr_pci_find_phb(spapr, buid);
4529a321e92SAlexey Kardashevskiy if (phb) {
45346c5874eSAlexey Kardashevskiy pdev = spapr_pci_find_dev(spapr, buid, config_addr);
4549a321e92SAlexey Kardashevskiy }
4559a321e92SAlexey Kardashevskiy if (!phb || !pdev) {
456a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
457c0907c9eSPaolo Bonzini return;
458c0907c9eSPaolo Bonzini }
459c0907c9eSPaolo Bonzini
460c0907c9eSPaolo Bonzini /* Find device descriptor and start IRQ */
461572ebd08SGreg Kurz msi = (SpaprPciMsi *) g_hash_table_lookup(phb->msi, &config_addr);
4629a321e92SAlexey Kardashevskiy if (!msi || !msi->first_irq || !msi->num || (ioa_intr_num >= msi->num)) {
4639a321e92SAlexey Kardashevskiy trace_spapr_pci_msi("Failed to return vector", config_addr);
464a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_HW_ERROR);
465c0907c9eSPaolo Bonzini return;
466c0907c9eSPaolo Bonzini }
4679a321e92SAlexey Kardashevskiy intr_src_num = msi->first_irq + ioa_intr_num;
468c0907c9eSPaolo Bonzini trace_spapr_pci_rtas_ibm_query_interrupt_source_number(ioa_intr_num,
469c0907c9eSPaolo Bonzini intr_src_num);
470c0907c9eSPaolo Bonzini
471a64d325dSAlexey Kardashevskiy rtas_st(rets, 0, RTAS_OUT_SUCCESS);
472c0907c9eSPaolo Bonzini rtas_st(rets, 1, intr_src_num);
473c0907c9eSPaolo Bonzini rtas_st(rets, 2, 1);/* 0 == level; 1 == edge */
474c0907c9eSPaolo Bonzini }
475c0907c9eSPaolo Bonzini
rtas_ibm_set_eeh_option(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)476ee954280SGavin Shan static void rtas_ibm_set_eeh_option(PowerPCCPU *cpu,
477ce2918cbSDavid Gibson SpaprMachineState *spapr,
478ee954280SGavin Shan uint32_t token, uint32_t nargs,
479ee954280SGavin Shan target_ulong args, uint32_t nret,
480ee954280SGavin Shan target_ulong rets)
481ee954280SGavin Shan {
482ce2918cbSDavid Gibson SpaprPhbState *sphb;
483ee954280SGavin Shan uint32_t addr, option;
484ee954280SGavin Shan uint64_t buid;
485ee954280SGavin Shan int ret;
486ee954280SGavin Shan
487ee954280SGavin Shan if ((nargs != 4) || (nret != 1)) {
488ee954280SGavin Shan goto param_error_exit;
489ee954280SGavin Shan }
490ee954280SGavin Shan
491a14aa92bSGavin Shan buid = rtas_ldq(args, 1);
492ee954280SGavin Shan addr = rtas_ld(args, 0);
493ee954280SGavin Shan option = rtas_ld(args, 3);
494ee954280SGavin Shan
49546c5874eSAlexey Kardashevskiy sphb = spapr_pci_find_phb(spapr, buid);
496ee954280SGavin Shan if (!sphb) {
497ee954280SGavin Shan goto param_error_exit;
498ee954280SGavin Shan }
499ee954280SGavin Shan
500fbb4e983SDavid Gibson if (!spapr_phb_eeh_available(sphb)) {
501ee954280SGavin Shan goto param_error_exit;
502ee954280SGavin Shan }
503ee954280SGavin Shan
504fbb4e983SDavid Gibson ret = spapr_phb_vfio_eeh_set_option(sphb, addr, option);
505ee954280SGavin Shan rtas_st(rets, 0, ret);
506ee954280SGavin Shan return;
507ee954280SGavin Shan
508ee954280SGavin Shan param_error_exit:
509ee954280SGavin Shan rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
510ee954280SGavin Shan }
511ee954280SGavin Shan
rtas_ibm_get_config_addr_info2(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)512ee954280SGavin Shan static void rtas_ibm_get_config_addr_info2(PowerPCCPU *cpu,
513ce2918cbSDavid Gibson SpaprMachineState *spapr,
514ee954280SGavin Shan uint32_t token, uint32_t nargs,
515ee954280SGavin Shan target_ulong args, uint32_t nret,
516ee954280SGavin Shan target_ulong rets)
517ee954280SGavin Shan {
518ce2918cbSDavid Gibson SpaprPhbState *sphb;
519ee954280SGavin Shan PCIDevice *pdev;
520ee954280SGavin Shan uint32_t addr, option;
521ee954280SGavin Shan uint64_t buid;
522ee954280SGavin Shan
523ee954280SGavin Shan if ((nargs != 4) || (nret != 2)) {
524ee954280SGavin Shan goto param_error_exit;
525ee954280SGavin Shan }
526ee954280SGavin Shan
527a14aa92bSGavin Shan buid = rtas_ldq(args, 1);
52846c5874eSAlexey Kardashevskiy sphb = spapr_pci_find_phb(spapr, buid);
529ee954280SGavin Shan if (!sphb) {
530ee954280SGavin Shan goto param_error_exit;
531ee954280SGavin Shan }
532ee954280SGavin Shan
533fbb4e983SDavid Gibson if (!spapr_phb_eeh_available(sphb)) {
534ee954280SGavin Shan goto param_error_exit;
535ee954280SGavin Shan }
536ee954280SGavin Shan
537ee954280SGavin Shan /*
538ee954280SGavin Shan * We always have PE address of form "00BB0001". "BB"
539ee954280SGavin Shan * represents the bus number of PE's primary bus.
540ee954280SGavin Shan */
541ee954280SGavin Shan option = rtas_ld(args, 3);
542ee954280SGavin Shan switch (option) {
543ee954280SGavin Shan case RTAS_GET_PE_ADDR:
544ee954280SGavin Shan addr = rtas_ld(args, 0);
54546c5874eSAlexey Kardashevskiy pdev = spapr_pci_find_dev(spapr, buid, addr);
546ee954280SGavin Shan if (!pdev) {
547ee954280SGavin Shan goto param_error_exit;
548ee954280SGavin Shan }
549ee954280SGavin Shan
550fd56e061SDavid Gibson rtas_st(rets, 1, (pci_bus_num(pci_get_bus(pdev)) << 16) + 1);
551ee954280SGavin Shan break;
552ee954280SGavin Shan case RTAS_GET_PE_MODE:
553ee954280SGavin Shan rtas_st(rets, 1, RTAS_PE_MODE_SHARED);
554ee954280SGavin Shan break;
555ee954280SGavin Shan default:
556ee954280SGavin Shan goto param_error_exit;
557ee954280SGavin Shan }
558ee954280SGavin Shan
559ee954280SGavin Shan rtas_st(rets, 0, RTAS_OUT_SUCCESS);
560ee954280SGavin Shan return;
561ee954280SGavin Shan
562ee954280SGavin Shan param_error_exit:
563ee954280SGavin Shan rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
564ee954280SGavin Shan }
565ee954280SGavin Shan
rtas_ibm_read_slot_reset_state2(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)566ee954280SGavin Shan static void rtas_ibm_read_slot_reset_state2(PowerPCCPU *cpu,
567ce2918cbSDavid Gibson SpaprMachineState *spapr,
568ee954280SGavin Shan uint32_t token, uint32_t nargs,
569ee954280SGavin Shan target_ulong args, uint32_t nret,
570ee954280SGavin Shan target_ulong rets)
571ee954280SGavin Shan {
572ce2918cbSDavid Gibson SpaprPhbState *sphb;
573ee954280SGavin Shan uint64_t buid;
574ee954280SGavin Shan int state, ret;
575ee954280SGavin Shan
576ee954280SGavin Shan if ((nargs != 3) || (nret != 4 && nret != 5)) {
577ee954280SGavin Shan goto param_error_exit;
578ee954280SGavin Shan }
579ee954280SGavin Shan
580a14aa92bSGavin Shan buid = rtas_ldq(args, 1);
58146c5874eSAlexey Kardashevskiy sphb = spapr_pci_find_phb(spapr, buid);
582ee954280SGavin Shan if (!sphb) {
583ee954280SGavin Shan goto param_error_exit;
584ee954280SGavin Shan }
585ee954280SGavin Shan
586fbb4e983SDavid Gibson if (!spapr_phb_eeh_available(sphb)) {
587ee954280SGavin Shan goto param_error_exit;
588ee954280SGavin Shan }
589ee954280SGavin Shan
590fbb4e983SDavid Gibson ret = spapr_phb_vfio_eeh_get_state(sphb, &state);
591ee954280SGavin Shan rtas_st(rets, 0, ret);
592ee954280SGavin Shan if (ret != RTAS_OUT_SUCCESS) {
593ee954280SGavin Shan return;
594ee954280SGavin Shan }
595ee954280SGavin Shan
596ee954280SGavin Shan rtas_st(rets, 1, state);
597ee954280SGavin Shan rtas_st(rets, 2, RTAS_EEH_SUPPORT);
598ee954280SGavin Shan rtas_st(rets, 3, RTAS_EEH_PE_UNAVAIL_INFO);
599ee954280SGavin Shan if (nret >= 5) {
600ee954280SGavin Shan rtas_st(rets, 4, RTAS_EEH_PE_RECOVER_INFO);
601ee954280SGavin Shan }
602ee954280SGavin Shan return;
603ee954280SGavin Shan
604ee954280SGavin Shan param_error_exit:
605ee954280SGavin Shan rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
606ee954280SGavin Shan }
607ee954280SGavin Shan
rtas_ibm_set_slot_reset(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)608ee954280SGavin Shan static void rtas_ibm_set_slot_reset(PowerPCCPU *cpu,
609ce2918cbSDavid Gibson SpaprMachineState *spapr,
610ee954280SGavin Shan uint32_t token, uint32_t nargs,
611ee954280SGavin Shan target_ulong args, uint32_t nret,
612ee954280SGavin Shan target_ulong rets)
613ee954280SGavin Shan {
614ce2918cbSDavid Gibson SpaprPhbState *sphb;
615ee954280SGavin Shan uint32_t option;
616ee954280SGavin Shan uint64_t buid;
617ee954280SGavin Shan int ret;
618ee954280SGavin Shan
619ee954280SGavin Shan if ((nargs != 4) || (nret != 1)) {
620ee954280SGavin Shan goto param_error_exit;
621ee954280SGavin Shan }
622ee954280SGavin Shan
623a14aa92bSGavin Shan buid = rtas_ldq(args, 1);
624ee954280SGavin Shan option = rtas_ld(args, 3);
62546c5874eSAlexey Kardashevskiy sphb = spapr_pci_find_phb(spapr, buid);
626ee954280SGavin Shan if (!sphb) {
627ee954280SGavin Shan goto param_error_exit;
628ee954280SGavin Shan }
629ee954280SGavin Shan
630fbb4e983SDavid Gibson if (!spapr_phb_eeh_available(sphb)) {
631ee954280SGavin Shan goto param_error_exit;
632ee954280SGavin Shan }
633ee954280SGavin Shan
634fbb4e983SDavid Gibson ret = spapr_phb_vfio_eeh_reset(sphb, option);
635ee954280SGavin Shan rtas_st(rets, 0, ret);
636ee954280SGavin Shan return;
637ee954280SGavin Shan
638ee954280SGavin Shan param_error_exit:
639ee954280SGavin Shan rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
640ee954280SGavin Shan }
641ee954280SGavin Shan
rtas_ibm_configure_pe(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)642ee954280SGavin Shan static void rtas_ibm_configure_pe(PowerPCCPU *cpu,
643ce2918cbSDavid Gibson SpaprMachineState *spapr,
644ee954280SGavin Shan uint32_t token, uint32_t nargs,
645ee954280SGavin Shan target_ulong args, uint32_t nret,
646ee954280SGavin Shan target_ulong rets)
647ee954280SGavin Shan {
648ce2918cbSDavid Gibson SpaprPhbState *sphb;
649ee954280SGavin Shan uint64_t buid;
650ee954280SGavin Shan int ret;
651ee954280SGavin Shan
652ee954280SGavin Shan if ((nargs != 3) || (nret != 1)) {
653ee954280SGavin Shan goto param_error_exit;
654ee954280SGavin Shan }
655ee954280SGavin Shan
656a14aa92bSGavin Shan buid = rtas_ldq(args, 1);
65746c5874eSAlexey Kardashevskiy sphb = spapr_pci_find_phb(spapr, buid);
658ee954280SGavin Shan if (!sphb) {
659ee954280SGavin Shan goto param_error_exit;
660ee954280SGavin Shan }
661ee954280SGavin Shan
662fbb4e983SDavid Gibson if (!spapr_phb_eeh_available(sphb)) {
663ee954280SGavin Shan goto param_error_exit;
664ee954280SGavin Shan }
665ee954280SGavin Shan
666fbb4e983SDavid Gibson ret = spapr_phb_vfio_eeh_configure(sphb);
667ee954280SGavin Shan rtas_st(rets, 0, ret);
668ee954280SGavin Shan return;
669ee954280SGavin Shan
670ee954280SGavin Shan param_error_exit:
671ee954280SGavin Shan rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
672ee954280SGavin Shan }
673ee954280SGavin Shan
674ee954280SGavin Shan /* To support it later */
rtas_ibm_slot_error_detail(PowerPCCPU * cpu,SpaprMachineState * spapr,uint32_t token,uint32_t nargs,target_ulong args,uint32_t nret,target_ulong rets)675ee954280SGavin Shan static void rtas_ibm_slot_error_detail(PowerPCCPU *cpu,
676ce2918cbSDavid Gibson SpaprMachineState *spapr,
677ee954280SGavin Shan uint32_t token, uint32_t nargs,
678ee954280SGavin Shan target_ulong args, uint32_t nret,
679ee954280SGavin Shan target_ulong rets)
680ee954280SGavin Shan {
681ce2918cbSDavid Gibson SpaprPhbState *sphb;
682ee954280SGavin Shan int option;
683ee954280SGavin Shan uint64_t buid;
684ee954280SGavin Shan
685ee954280SGavin Shan if ((nargs != 8) || (nret != 1)) {
686ee954280SGavin Shan goto param_error_exit;
687ee954280SGavin Shan }
688ee954280SGavin Shan
689a14aa92bSGavin Shan buid = rtas_ldq(args, 1);
69046c5874eSAlexey Kardashevskiy sphb = spapr_pci_find_phb(spapr, buid);
691ee954280SGavin Shan if (!sphb) {
692ee954280SGavin Shan goto param_error_exit;
693ee954280SGavin Shan }
694ee954280SGavin Shan
695fbb4e983SDavid Gibson if (!spapr_phb_eeh_available(sphb)) {
696ee954280SGavin Shan goto param_error_exit;
697ee954280SGavin Shan }
698ee954280SGavin Shan
699ee954280SGavin Shan option = rtas_ld(args, 7);
700ee954280SGavin Shan switch (option) {
701ee954280SGavin Shan case RTAS_SLOT_TEMP_ERR_LOG:
702ee954280SGavin Shan case RTAS_SLOT_PERM_ERR_LOG:
703ee954280SGavin Shan break;
704ee954280SGavin Shan default:
705ee954280SGavin Shan goto param_error_exit;
706ee954280SGavin Shan }
707ee954280SGavin Shan
708ee954280SGavin Shan /* We don't have error log yet */
709ee954280SGavin Shan rtas_st(rets, 0, RTAS_OUT_NO_ERRORS_FOUND);
710ee954280SGavin Shan return;
711ee954280SGavin Shan
712ee954280SGavin Shan param_error_exit:
713ee954280SGavin Shan rtas_st(rets, 0, RTAS_OUT_PARAM_ERROR);
714ee954280SGavin Shan }
715ee954280SGavin Shan
pci_spapr_set_irq(void * opaque,int irq_num,int level)716c0907c9eSPaolo Bonzini static void pci_spapr_set_irq(void *opaque, int irq_num, int level)
717c0907c9eSPaolo Bonzini {
718c0907c9eSPaolo Bonzini /*
719e8ec4adfSGreg Kurz * Here we use the number returned by pci_swizzle_map_irq_fn to find a
720c0907c9eSPaolo Bonzini * corresponding qemu_irq.
721c0907c9eSPaolo Bonzini */
722ce2918cbSDavid Gibson SpaprPhbState *phb = opaque;
723258aa5ceSDavid Gibson SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
724c0907c9eSPaolo Bonzini
725c0907c9eSPaolo Bonzini trace_spapr_pci_lsi_set(phb->dtbusname, irq_num, phb->lsi_table[irq_num].irq);
726258aa5ceSDavid Gibson qemu_set_irq(spapr_qirq(spapr, phb->lsi_table[irq_num].irq), level);
727c0907c9eSPaolo Bonzini }
728c0907c9eSPaolo Bonzini
spapr_route_intx_pin_to_irq(void * opaque,int pin)7295cc7a967SAlexey Kardashevskiy static PCIINTxRoute spapr_route_intx_pin_to_irq(void *opaque, int pin)
7305cc7a967SAlexey Kardashevskiy {
731ce2918cbSDavid Gibson SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(opaque);
7325cc7a967SAlexey Kardashevskiy PCIINTxRoute route;
7335cc7a967SAlexey Kardashevskiy
7345cc7a967SAlexey Kardashevskiy route.mode = PCI_INTX_ENABLED;
7355cc7a967SAlexey Kardashevskiy route.irq = sphb->lsi_table[pin].irq;
7365cc7a967SAlexey Kardashevskiy
7375cc7a967SAlexey Kardashevskiy return route;
7385cc7a967SAlexey Kardashevskiy }
7395cc7a967SAlexey Kardashevskiy
spapr_msi_read(void * opaque,hwaddr addr,unsigned size)740921604e1SPrasad J Pandit static uint64_t spapr_msi_read(void *opaque, hwaddr addr, unsigned size)
741921604e1SPrasad J Pandit {
742921604e1SPrasad J Pandit qemu_log_mask(LOG_GUEST_ERROR, "%s: invalid access\n", __func__);
743921604e1SPrasad J Pandit return 0;
744921604e1SPrasad J Pandit }
745921604e1SPrasad J Pandit
746c0907c9eSPaolo Bonzini /*
747c0907c9eSPaolo Bonzini * MSI/MSIX memory region implementation.
748c0907c9eSPaolo Bonzini * The handler handles both MSI and MSIX.
74918f2330eSAlexey Kardashevskiy * The vector number is encoded in least bits in data.
750c0907c9eSPaolo Bonzini */
spapr_msi_write(void * opaque,hwaddr addr,uint64_t data,unsigned size)751c0907c9eSPaolo Bonzini static void spapr_msi_write(void *opaque, hwaddr addr,
752c0907c9eSPaolo Bonzini uint64_t data, unsigned size)
753c0907c9eSPaolo Bonzini {
75456cca10eSGreg Kurz SpaprMachineState *spapr = opaque;
755f1c2dc7cSAlexey Kardashevskiy uint32_t irq = data;
756c0907c9eSPaolo Bonzini
757c0907c9eSPaolo Bonzini trace_spapr_pci_msi_write(addr, data, irq);
758c0907c9eSPaolo Bonzini
75977183755SCédric Le Goater qemu_irq_pulse(spapr_qirq(spapr, irq));
760c0907c9eSPaolo Bonzini }
761c0907c9eSPaolo Bonzini
762c0907c9eSPaolo Bonzini static const MemoryRegionOps spapr_msi_ops = {
763921604e1SPrasad J Pandit /*
764921604e1SPrasad J Pandit * .read result is undefined by PCI spec.
765921604e1SPrasad J Pandit * define .read method to avoid assert failure in memory_region_init_io
766921604e1SPrasad J Pandit */
767921604e1SPrasad J Pandit .read = spapr_msi_read,
768c0907c9eSPaolo Bonzini .write = spapr_msi_write,
769c0907c9eSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN
770c0907c9eSPaolo Bonzini };
771c0907c9eSPaolo Bonzini
772c0907c9eSPaolo Bonzini /*
773c0907c9eSPaolo Bonzini * PHB PCI device
774c0907c9eSPaolo Bonzini */
spapr_pci_dma_iommu(PCIBus * bus,void * opaque,int devfn)775e00387d5SAvi Kivity static AddressSpace *spapr_pci_dma_iommu(PCIBus *bus, void *opaque, int devfn)
776c0907c9eSPaolo Bonzini {
777ce2918cbSDavid Gibson SpaprPhbState *phb = opaque;
778c0907c9eSPaolo Bonzini
779e00387d5SAvi Kivity return &phb->iommu_as;
780c0907c9eSPaolo Bonzini }
781c0907c9eSPaolo Bonzini
782ba7d12ebSYi Liu static const PCIIOMMUOps spapr_iommu_ops = {
783ba7d12ebSYi Liu .get_address_space = spapr_pci_dma_iommu,
784ba7d12ebSYi Liu };
785ba7d12ebSYi Liu
spapr_phb_vfio_get_loc_code(SpaprPhbState * sphb,PCIDevice * pdev)786ce2918cbSDavid Gibson static char *spapr_phb_vfio_get_loc_code(SpaprPhbState *sphb, PCIDevice *pdev)
78716b0ea1dSNikunj A Dadhania {
788a4e4c4b4SDavid Gibson g_autofree char *path = NULL;
789a4e4c4b4SDavid Gibson g_autofree char *host = NULL;
790a4e4c4b4SDavid Gibson g_autofree char *devspec = NULL;
791a4e4c4b4SDavid Gibson char *buf = NULL;
79216b0ea1dSNikunj A Dadhania
79316b0ea1dSNikunj A Dadhania /* Get the PCI VFIO host id */
79416b0ea1dSNikunj A Dadhania host = object_property_get_str(OBJECT(pdev), "host", NULL);
79516b0ea1dSNikunj A Dadhania if (!host) {
796a4e4c4b4SDavid Gibson return NULL;
79716b0ea1dSNikunj A Dadhania }
79816b0ea1dSNikunj A Dadhania
79916b0ea1dSNikunj A Dadhania /* Construct the path of the file that will give us the DT location */
80016b0ea1dSNikunj A Dadhania path = g_strdup_printf("/sys/bus/pci/devices/%s/devspec", host);
801a4e4c4b4SDavid Gibson if (!g_file_get_contents(path, &devspec, NULL, NULL)) {
802a4e4c4b4SDavid Gibson return NULL;
80316b0ea1dSNikunj A Dadhania }
80416b0ea1dSNikunj A Dadhania
80516b0ea1dSNikunj A Dadhania /* Construct and read from host device tree the loc-code */
806c4ef328bSPaolo Bonzini g_free(path);
807a4e4c4b4SDavid Gibson path = g_strdup_printf("/proc/device-tree%s/ibm,loc-code", devspec);
8088f687605SGreg Kurz if (!g_file_get_contents(path, &buf, NULL, NULL)) {
809a4e4c4b4SDavid Gibson return NULL;
81016b0ea1dSNikunj A Dadhania }
81116b0ea1dSNikunj A Dadhania return buf;
81216b0ea1dSNikunj A Dadhania }
81316b0ea1dSNikunj A Dadhania
spapr_phb_get_loc_code(SpaprPhbState * sphb,PCIDevice * pdev)814ce2918cbSDavid Gibson static char *spapr_phb_get_loc_code(SpaprPhbState *sphb, PCIDevice *pdev)
81516b0ea1dSNikunj A Dadhania {
81616b0ea1dSNikunj A Dadhania char *buf;
81716b0ea1dSNikunj A Dadhania const char *devtype = "qemu";
81816b0ea1dSNikunj A Dadhania uint32_t busnr = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(pdev))));
81916b0ea1dSNikunj A Dadhania
82016b0ea1dSNikunj A Dadhania if (object_dynamic_cast(OBJECT(pdev), "vfio-pci")) {
82116b0ea1dSNikunj A Dadhania buf = spapr_phb_vfio_get_loc_code(sphb, pdev);
82216b0ea1dSNikunj A Dadhania if (buf) {
82316b0ea1dSNikunj A Dadhania return buf;
82416b0ea1dSNikunj A Dadhania }
82516b0ea1dSNikunj A Dadhania devtype = "vfio";
82616b0ea1dSNikunj A Dadhania }
82716b0ea1dSNikunj A Dadhania /*
82816b0ea1dSNikunj A Dadhania * For emulated devices and VFIO-failure case, make up
82916b0ea1dSNikunj A Dadhania * the loc-code.
83016b0ea1dSNikunj A Dadhania */
83116b0ea1dSNikunj A Dadhania buf = g_strdup_printf("%s_%s:%04x:%02x:%02x.%x",
83216b0ea1dSNikunj A Dadhania devtype, pdev->name, sphb->index, busnr,
83316b0ea1dSNikunj A Dadhania PCI_SLOT(pdev->devfn), PCI_FUNC(pdev->devfn));
83416b0ea1dSNikunj A Dadhania return buf;
83516b0ea1dSNikunj A Dadhania }
83616b0ea1dSNikunj A Dadhania
8377454c7afSMichael Roth /* Macros to operate with address in OF binding to PCI */
8387454c7afSMichael Roth #define b_x(x, p, l) (((x) & ((1<<(l))-1)) << (p))
8397454c7afSMichael Roth #define b_n(x) b_x((x), 31, 1) /* 0 if relocatable */
8407454c7afSMichael Roth #define b_p(x) b_x((x), 30, 1) /* 1 if prefetchable */
8417454c7afSMichael Roth #define b_t(x) b_x((x), 29, 1) /* 1 if the address is aliased */
8427454c7afSMichael Roth #define b_ss(x) b_x((x), 24, 2) /* the space code */
8437454c7afSMichael Roth #define b_bbbbbbbb(x) b_x((x), 16, 8) /* bus number */
8447454c7afSMichael Roth #define b_ddddd(x) b_x((x), 11, 5) /* device number */
8457454c7afSMichael Roth #define b_fff(x) b_x((x), 8, 3) /* function number */
8467454c7afSMichael Roth #define b_rrrrrrrr(x) b_x((x), 0, 8) /* register number */
8477454c7afSMichael Roth
848c4ec08abSAlexey Kardashevskiy /* for 'reg' OF properties */
8497454c7afSMichael Roth #define RESOURCE_CELLS_SIZE 2
8507454c7afSMichael Roth #define RESOURCE_CELLS_ADDRESS 3
8517454c7afSMichael Roth
8527454c7afSMichael Roth typedef struct ResourceFields {
8537454c7afSMichael Roth uint32_t phys_hi;
8547454c7afSMichael Roth uint32_t phys_mid;
8557454c7afSMichael Roth uint32_t phys_lo;
8567454c7afSMichael Roth uint32_t size_hi;
8577454c7afSMichael Roth uint32_t size_lo;
8587454c7afSMichael Roth } QEMU_PACKED ResourceFields;
8597454c7afSMichael Roth
8607454c7afSMichael Roth typedef struct ResourceProps {
8617454c7afSMichael Roth ResourceFields reg[8];
8627454c7afSMichael Roth uint32_t reg_len;
8637454c7afSMichael Roth } ResourceProps;
8647454c7afSMichael Roth
865c4ec08abSAlexey Kardashevskiy /* fill in the 'reg' OF properties for
8667454c7afSMichael Roth * a PCI device. 'reg' describes resource requirements for a
867c4ec08abSAlexey Kardashevskiy * device's IO/MEM regions.
8687454c7afSMichael Roth *
869c4ec08abSAlexey Kardashevskiy * the property is an array of ('phys-addr', 'size') pairs describing
8707454c7afSMichael Roth * the addressable regions of the PCI device, where 'phys-addr' is a
8717454c7afSMichael Roth * RESOURCE_CELLS_ADDRESS-tuple of 32-bit integers corresponding to
8727454c7afSMichael Roth * (phys.hi, phys.mid, phys.lo), and 'size' is a
8737454c7afSMichael Roth * RESOURCE_CELLS_SIZE-tuple corresponding to (size.hi, size.lo).
8747454c7afSMichael Roth *
8757454c7afSMichael Roth * phys.hi = 0xYYXXXXZZ, where:
8767454c7afSMichael Roth * 0xYY = npt000ss
8777454c7afSMichael Roth * ||| |
87872187935SNikunj A Dadhania * ||| +-- space code
87972187935SNikunj A Dadhania * ||| |
88072187935SNikunj A Dadhania * ||| + 00 if configuration space
88172187935SNikunj A Dadhania * ||| + 01 if IO region,
88272187935SNikunj A Dadhania * ||| + 10 if 32-bit MEM region
88372187935SNikunj A Dadhania * ||| + 11 if 64-bit MEM region
88472187935SNikunj A Dadhania * |||
8857454c7afSMichael Roth * ||+------ for non-relocatable IO: 1 if aliased
8867454c7afSMichael Roth * || for relocatable IO: 1 if below 64KB
8877454c7afSMichael Roth * || for MEM: 1 if below 1MB
8887454c7afSMichael Roth * |+------- 1 if region is prefetchable
8897454c7afSMichael Roth * +-------- 1 if region is non-relocatable
8907454c7afSMichael Roth * 0xXXXX = bbbbbbbb dddddfff, encoding bus, slot, and function
8917454c7afSMichael Roth * bits respectively
8927454c7afSMichael Roth * 0xZZ = rrrrrrrr, the register number of the BAR corresponding
8937454c7afSMichael Roth * to the region
8947454c7afSMichael Roth *
8957454c7afSMichael Roth * phys.mid and phys.lo correspond respectively to the hi/lo portions
8967454c7afSMichael Roth * of the actual address of the region.
8977454c7afSMichael Roth *
898c4ec08abSAlexey Kardashevskiy * note also that addresses defined in this property are, at least
8997454c7afSMichael Roth * for PAPR guests, relative to the PHBs IO/MEM windows, and
9007454c7afSMichael Roth * correspond directly to the addresses in the BARs.
9017454c7afSMichael Roth *
9027454c7afSMichael Roth * in accordance with PCI Bus Binding to Open Firmware,
9037454c7afSMichael Roth * IEEE Std 1275-1994, section 4.1.1, as implemented by PAPR+ v2.7,
9047454c7afSMichael Roth * Appendix C.
9057454c7afSMichael Roth */
populate_resource_props(PCIDevice * d,ResourceProps * rp)9067454c7afSMichael Roth static void populate_resource_props(PCIDevice *d, ResourceProps *rp)
9077454c7afSMichael Roth {
9087454c7afSMichael Roth int bus_num = pci_bus_num(PCI_BUS(qdev_get_parent_bus(DEVICE(d))));
9097454c7afSMichael Roth uint32_t dev_id = (b_bbbbbbbb(bus_num) |
9107454c7afSMichael Roth b_ddddd(PCI_SLOT(d->devfn)) |
9117454c7afSMichael Roth b_fff(PCI_FUNC(d->devfn)));
912c4ec08abSAlexey Kardashevskiy ResourceFields *reg;
913c4ec08abSAlexey Kardashevskiy int i, reg_idx = 0;
9147454c7afSMichael Roth
9157454c7afSMichael Roth /* config space region */
9167454c7afSMichael Roth reg = &rp->reg[reg_idx++];
9177454c7afSMichael Roth reg->phys_hi = cpu_to_be32(dev_id);
9187454c7afSMichael Roth reg->phys_mid = 0;
9197454c7afSMichael Roth reg->phys_lo = 0;
9207454c7afSMichael Roth reg->size_hi = 0;
9217454c7afSMichael Roth reg->size_lo = 0;
9227454c7afSMichael Roth
9237454c7afSMichael Roth for (i = 0; i < PCI_NUM_REGIONS; i++) {
9247454c7afSMichael Roth if (!d->io_regions[i].size) {
9257454c7afSMichael Roth continue;
9267454c7afSMichael Roth }
9277454c7afSMichael Roth
9287454c7afSMichael Roth reg = &rp->reg[reg_idx++];
9297454c7afSMichael Roth
9307454c7afSMichael Roth reg->phys_hi = cpu_to_be32(dev_id | b_rrrrrrrr(pci_bar(d, i)));
9317454c7afSMichael Roth if (d->io_regions[i].type & PCI_BASE_ADDRESS_SPACE_IO) {
9327454c7afSMichael Roth reg->phys_hi |= cpu_to_be32(b_ss(1));
93372187935SNikunj A Dadhania } else if (d->io_regions[i].type & PCI_BASE_ADDRESS_MEM_TYPE_64) {
93472187935SNikunj A Dadhania reg->phys_hi |= cpu_to_be32(b_ss(3));
9357454c7afSMichael Roth } else {
9367454c7afSMichael Roth reg->phys_hi |= cpu_to_be32(b_ss(2));
9377454c7afSMichael Roth }
9387454c7afSMichael Roth reg->phys_mid = 0;
9397454c7afSMichael Roth reg->phys_lo = 0;
9407454c7afSMichael Roth reg->size_hi = cpu_to_be32(d->io_regions[i].size >> 32);
9417454c7afSMichael Roth reg->size_lo = cpu_to_be32(d->io_regions[i].size);
9427454c7afSMichael Roth }
9437454c7afSMichael Roth
9447454c7afSMichael Roth rp->reg_len = reg_idx * sizeof(ResourceFields);
9457454c7afSMichael Roth }
9467454c7afSMichael Roth
9472530a1a5SLaurent Vivier typedef struct PCIClass PCIClass;
9482530a1a5SLaurent Vivier typedef struct PCISubClass PCISubClass;
9492530a1a5SLaurent Vivier typedef struct PCIIFace PCIIFace;
9502530a1a5SLaurent Vivier
9512530a1a5SLaurent Vivier struct PCIIFace {
9522530a1a5SLaurent Vivier int iface;
9532530a1a5SLaurent Vivier const char *name;
9542530a1a5SLaurent Vivier };
9552530a1a5SLaurent Vivier
9562530a1a5SLaurent Vivier struct PCISubClass {
9572530a1a5SLaurent Vivier int subclass;
9582530a1a5SLaurent Vivier const char *name;
9592530a1a5SLaurent Vivier const PCIIFace *iface;
9602530a1a5SLaurent Vivier };
9612530a1a5SLaurent Vivier
9622530a1a5SLaurent Vivier struct PCIClass {
9632530a1a5SLaurent Vivier const char *name;
9642530a1a5SLaurent Vivier const PCISubClass *subc;
9652530a1a5SLaurent Vivier };
9662530a1a5SLaurent Vivier
9672530a1a5SLaurent Vivier static const PCISubClass undef_subclass[] = {
9682530a1a5SLaurent Vivier { PCI_CLASS_NOT_DEFINED_VGA, "display", NULL },
9692530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
9702530a1a5SLaurent Vivier };
9712530a1a5SLaurent Vivier
9722530a1a5SLaurent Vivier static const PCISubClass mass_subclass[] = {
9732530a1a5SLaurent Vivier { PCI_CLASS_STORAGE_SCSI, "scsi", NULL },
9742530a1a5SLaurent Vivier { PCI_CLASS_STORAGE_IDE, "ide", NULL },
9752530a1a5SLaurent Vivier { PCI_CLASS_STORAGE_FLOPPY, "fdc", NULL },
9762530a1a5SLaurent Vivier { PCI_CLASS_STORAGE_IPI, "ipi", NULL },
9772530a1a5SLaurent Vivier { PCI_CLASS_STORAGE_RAID, "raid", NULL },
9782530a1a5SLaurent Vivier { PCI_CLASS_STORAGE_ATA, "ata", NULL },
9792530a1a5SLaurent Vivier { PCI_CLASS_STORAGE_SATA, "sata", NULL },
9802530a1a5SLaurent Vivier { PCI_CLASS_STORAGE_SAS, "sas", NULL },
9812530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
9822530a1a5SLaurent Vivier };
9832530a1a5SLaurent Vivier
9842530a1a5SLaurent Vivier static const PCISubClass net_subclass[] = {
9852530a1a5SLaurent Vivier { PCI_CLASS_NETWORK_ETHERNET, "ethernet", NULL },
9862530a1a5SLaurent Vivier { PCI_CLASS_NETWORK_TOKEN_RING, "token-ring", NULL },
9872530a1a5SLaurent Vivier { PCI_CLASS_NETWORK_FDDI, "fddi", NULL },
9882530a1a5SLaurent Vivier { PCI_CLASS_NETWORK_ATM, "atm", NULL },
9892530a1a5SLaurent Vivier { PCI_CLASS_NETWORK_ISDN, "isdn", NULL },
9902530a1a5SLaurent Vivier { PCI_CLASS_NETWORK_WORLDFIP, "worldfip", NULL },
9912530a1a5SLaurent Vivier { PCI_CLASS_NETWORK_PICMG214, "picmg", NULL },
9922530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
9932530a1a5SLaurent Vivier };
9942530a1a5SLaurent Vivier
9952530a1a5SLaurent Vivier static const PCISubClass displ_subclass[] = {
9962530a1a5SLaurent Vivier { PCI_CLASS_DISPLAY_VGA, "vga", NULL },
9972530a1a5SLaurent Vivier { PCI_CLASS_DISPLAY_XGA, "xga", NULL },
9982530a1a5SLaurent Vivier { PCI_CLASS_DISPLAY_3D, "3d-controller", NULL },
9992530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
10002530a1a5SLaurent Vivier };
10012530a1a5SLaurent Vivier
10022530a1a5SLaurent Vivier static const PCISubClass media_subclass[] = {
10032530a1a5SLaurent Vivier { PCI_CLASS_MULTIMEDIA_VIDEO, "video", NULL },
10042530a1a5SLaurent Vivier { PCI_CLASS_MULTIMEDIA_AUDIO, "sound", NULL },
10052530a1a5SLaurent Vivier { PCI_CLASS_MULTIMEDIA_PHONE, "telephony", NULL },
10062530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
10072530a1a5SLaurent Vivier };
10082530a1a5SLaurent Vivier
10092530a1a5SLaurent Vivier static const PCISubClass mem_subclass[] = {
10102530a1a5SLaurent Vivier { PCI_CLASS_MEMORY_RAM, "memory", NULL },
10112530a1a5SLaurent Vivier { PCI_CLASS_MEMORY_FLASH, "flash", NULL },
10122530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
10132530a1a5SLaurent Vivier };
10142530a1a5SLaurent Vivier
10152530a1a5SLaurent Vivier static const PCISubClass bridg_subclass[] = {
10162530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_HOST, "host", NULL },
10172530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_ISA, "isa", NULL },
10182530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_EISA, "eisa", NULL },
10192530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_MC, "mca", NULL },
10202530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_PCI, "pci", NULL },
10212530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_PCMCIA, "pcmcia", NULL },
10222530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_NUBUS, "nubus", NULL },
10232530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_CARDBUS, "cardbus", NULL },
10242530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_RACEWAY, "raceway", NULL },
10252530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_PCI_SEMITP, "semi-transparent-pci", NULL },
10262530a1a5SLaurent Vivier { PCI_CLASS_BRIDGE_IB_PCI, "infiniband", NULL },
10272530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
10282530a1a5SLaurent Vivier };
10292530a1a5SLaurent Vivier
10302530a1a5SLaurent Vivier static const PCISubClass comm_subclass[] = {
10312530a1a5SLaurent Vivier { PCI_CLASS_COMMUNICATION_SERIAL, "serial", NULL },
10322530a1a5SLaurent Vivier { PCI_CLASS_COMMUNICATION_PARALLEL, "parallel", NULL },
10332530a1a5SLaurent Vivier { PCI_CLASS_COMMUNICATION_MULTISERIAL, "multiport-serial", NULL },
10342530a1a5SLaurent Vivier { PCI_CLASS_COMMUNICATION_MODEM, "modem", NULL },
10352530a1a5SLaurent Vivier { PCI_CLASS_COMMUNICATION_GPIB, "gpib", NULL },
10362530a1a5SLaurent Vivier { PCI_CLASS_COMMUNICATION_SC, "smart-card", NULL },
10372530a1a5SLaurent Vivier { 0xFF, NULL, NULL, },
10382530a1a5SLaurent Vivier };
10392530a1a5SLaurent Vivier
10402530a1a5SLaurent Vivier static const PCIIFace pic_iface[] = {
10412530a1a5SLaurent Vivier { PCI_CLASS_SYSTEM_PIC_IOAPIC, "io-apic" },
10422530a1a5SLaurent Vivier { PCI_CLASS_SYSTEM_PIC_IOXAPIC, "io-xapic" },
10432530a1a5SLaurent Vivier { 0xFF, NULL },
10442530a1a5SLaurent Vivier };
10452530a1a5SLaurent Vivier
10462530a1a5SLaurent Vivier static const PCISubClass sys_subclass[] = {
10472530a1a5SLaurent Vivier { PCI_CLASS_SYSTEM_PIC, "interrupt-controller", pic_iface },
10482530a1a5SLaurent Vivier { PCI_CLASS_SYSTEM_DMA, "dma-controller", NULL },
10492530a1a5SLaurent Vivier { PCI_CLASS_SYSTEM_TIMER, "timer", NULL },
10502530a1a5SLaurent Vivier { PCI_CLASS_SYSTEM_RTC, "rtc", NULL },
10512530a1a5SLaurent Vivier { PCI_CLASS_SYSTEM_PCI_HOTPLUG, "hot-plug-controller", NULL },
10522530a1a5SLaurent Vivier { PCI_CLASS_SYSTEM_SDHCI, "sd-host-controller", NULL },
10532530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
10542530a1a5SLaurent Vivier };
10552530a1a5SLaurent Vivier
10562530a1a5SLaurent Vivier static const PCISubClass inp_subclass[] = {
10572530a1a5SLaurent Vivier { PCI_CLASS_INPUT_KEYBOARD, "keyboard", NULL },
10582530a1a5SLaurent Vivier { PCI_CLASS_INPUT_PEN, "pen", NULL },
10592530a1a5SLaurent Vivier { PCI_CLASS_INPUT_MOUSE, "mouse", NULL },
10602530a1a5SLaurent Vivier { PCI_CLASS_INPUT_SCANNER, "scanner", NULL },
10612530a1a5SLaurent Vivier { PCI_CLASS_INPUT_GAMEPORT, "gameport", NULL },
10622530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
10632530a1a5SLaurent Vivier };
10642530a1a5SLaurent Vivier
10652530a1a5SLaurent Vivier static const PCISubClass dock_subclass[] = {
10662530a1a5SLaurent Vivier { PCI_CLASS_DOCKING_GENERIC, "dock", NULL },
10672530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
10682530a1a5SLaurent Vivier };
10692530a1a5SLaurent Vivier
10702530a1a5SLaurent Vivier static const PCISubClass cpu_subclass[] = {
10712530a1a5SLaurent Vivier { PCI_CLASS_PROCESSOR_PENTIUM, "pentium", NULL },
10722530a1a5SLaurent Vivier { PCI_CLASS_PROCESSOR_POWERPC, "powerpc", NULL },
10732530a1a5SLaurent Vivier { PCI_CLASS_PROCESSOR_MIPS, "mips", NULL },
10742530a1a5SLaurent Vivier { PCI_CLASS_PROCESSOR_CO, "co-processor", NULL },
10752530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
10762530a1a5SLaurent Vivier };
10772530a1a5SLaurent Vivier
10782530a1a5SLaurent Vivier static const PCIIFace usb_iface[] = {
10792530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_USB_UHCI, "usb-uhci" },
10802530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_USB_OHCI, "usb-ohci", },
10812530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_USB_EHCI, "usb-ehci" },
10822530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_USB_XHCI, "usb-xhci" },
10832530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_USB_UNKNOWN, "usb-unknown" },
10842530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_USB_DEVICE, "usb-device" },
10852530a1a5SLaurent Vivier { 0xFF, NULL },
10862530a1a5SLaurent Vivier };
10872530a1a5SLaurent Vivier
10882530a1a5SLaurent Vivier static const PCISubClass ser_subclass[] = {
10892530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_FIREWIRE, "firewire", NULL },
10902530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_ACCESS, "access-bus", NULL },
10912530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_SSA, "ssa", NULL },
10922530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_USB, "usb", usb_iface },
10932530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_FIBER, "fibre-channel", NULL },
10942530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_SMBUS, "smb", NULL },
10952530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_IB, "infiniband", NULL },
10962530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_IPMI, "ipmi", NULL },
10972530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_SERCOS, "sercos", NULL },
10982530a1a5SLaurent Vivier { PCI_CLASS_SERIAL_CANBUS, "canbus", NULL },
10992530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
11002530a1a5SLaurent Vivier };
11012530a1a5SLaurent Vivier
11022530a1a5SLaurent Vivier static const PCISubClass wrl_subclass[] = {
11032530a1a5SLaurent Vivier { PCI_CLASS_WIRELESS_IRDA, "irda", NULL },
11042530a1a5SLaurent Vivier { PCI_CLASS_WIRELESS_CIR, "consumer-ir", NULL },
11052530a1a5SLaurent Vivier { PCI_CLASS_WIRELESS_RF_CONTROLLER, "rf-controller", NULL },
11062530a1a5SLaurent Vivier { PCI_CLASS_WIRELESS_BLUETOOTH, "bluetooth", NULL },
11072530a1a5SLaurent Vivier { PCI_CLASS_WIRELESS_BROADBAND, "broadband", NULL },
11082530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
11092530a1a5SLaurent Vivier };
11102530a1a5SLaurent Vivier
11112530a1a5SLaurent Vivier static const PCISubClass sat_subclass[] = {
11122530a1a5SLaurent Vivier { PCI_CLASS_SATELLITE_TV, "satellite-tv", NULL },
11132530a1a5SLaurent Vivier { PCI_CLASS_SATELLITE_AUDIO, "satellite-audio", NULL },
11142530a1a5SLaurent Vivier { PCI_CLASS_SATELLITE_VOICE, "satellite-voice", NULL },
11152530a1a5SLaurent Vivier { PCI_CLASS_SATELLITE_DATA, "satellite-data", NULL },
11162530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
11172530a1a5SLaurent Vivier };
11182530a1a5SLaurent Vivier
11192530a1a5SLaurent Vivier static const PCISubClass crypt_subclass[] = {
11202530a1a5SLaurent Vivier { PCI_CLASS_CRYPT_NETWORK, "network-encryption", NULL },
11212530a1a5SLaurent Vivier { PCI_CLASS_CRYPT_ENTERTAINMENT,
11222530a1a5SLaurent Vivier "entertainment-encryption", NULL },
11232530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
11242530a1a5SLaurent Vivier };
11252530a1a5SLaurent Vivier
11262530a1a5SLaurent Vivier static const PCISubClass spc_subclass[] = {
11272530a1a5SLaurent Vivier { PCI_CLASS_SP_DPIO, "dpio", NULL },
11282530a1a5SLaurent Vivier { PCI_CLASS_SP_PERF, "counter", NULL },
11292530a1a5SLaurent Vivier { PCI_CLASS_SP_SYNCH, "measurement", NULL },
11302530a1a5SLaurent Vivier { PCI_CLASS_SP_MANAGEMENT, "management-card", NULL },
11312530a1a5SLaurent Vivier { 0xFF, NULL, NULL },
11322530a1a5SLaurent Vivier };
11332530a1a5SLaurent Vivier
11342530a1a5SLaurent Vivier static const PCIClass pci_classes[] = {
11352530a1a5SLaurent Vivier { "legacy-device", undef_subclass },
11362530a1a5SLaurent Vivier { "mass-storage", mass_subclass },
11372530a1a5SLaurent Vivier { "network", net_subclass },
11382530a1a5SLaurent Vivier { "display", displ_subclass, },
11392530a1a5SLaurent Vivier { "multimedia-device", media_subclass },
11402530a1a5SLaurent Vivier { "memory-controller", mem_subclass },
11412530a1a5SLaurent Vivier { "unknown-bridge", bridg_subclass },
11422530a1a5SLaurent Vivier { "communication-controller", comm_subclass},
11432530a1a5SLaurent Vivier { "system-peripheral", sys_subclass },
11442530a1a5SLaurent Vivier { "input-controller", inp_subclass },
11452530a1a5SLaurent Vivier { "docking-station", dock_subclass },
11462530a1a5SLaurent Vivier { "cpu", cpu_subclass },
11472530a1a5SLaurent Vivier { "serial-bus", ser_subclass },
11482530a1a5SLaurent Vivier { "wireless-controller", wrl_subclass },
11492530a1a5SLaurent Vivier { "intelligent-io", NULL },
11502530a1a5SLaurent Vivier { "satellite-device", sat_subclass },
11512530a1a5SLaurent Vivier { "encryption", crypt_subclass },
11522530a1a5SLaurent Vivier { "data-processing-controller", spc_subclass },
11532530a1a5SLaurent Vivier };
11542530a1a5SLaurent Vivier
dt_name_from_class(uint8_t class,uint8_t subclass,uint8_t iface)11554782a8bbSDavid Gibson static const char *dt_name_from_class(uint8_t class, uint8_t subclass,
11562530a1a5SLaurent Vivier uint8_t iface)
11572530a1a5SLaurent Vivier {
11582530a1a5SLaurent Vivier const PCIClass *pclass;
11592530a1a5SLaurent Vivier const PCISubClass *psubclass;
11602530a1a5SLaurent Vivier const PCIIFace *piface;
11612530a1a5SLaurent Vivier const char *name;
11622530a1a5SLaurent Vivier
11632530a1a5SLaurent Vivier if (class >= ARRAY_SIZE(pci_classes)) {
11642530a1a5SLaurent Vivier return "pci";
11652530a1a5SLaurent Vivier }
11662530a1a5SLaurent Vivier
11672530a1a5SLaurent Vivier pclass = pci_classes + class;
11682530a1a5SLaurent Vivier name = pclass->name;
11692530a1a5SLaurent Vivier
11702530a1a5SLaurent Vivier if (pclass->subc == NULL) {
11712530a1a5SLaurent Vivier return name;
11722530a1a5SLaurent Vivier }
11732530a1a5SLaurent Vivier
11742530a1a5SLaurent Vivier psubclass = pclass->subc;
11752530a1a5SLaurent Vivier while ((psubclass->subclass & 0xff) != 0xff) {
11762530a1a5SLaurent Vivier if ((psubclass->subclass & 0xff) == subclass) {
11772530a1a5SLaurent Vivier name = psubclass->name;
11782530a1a5SLaurent Vivier break;
11792530a1a5SLaurent Vivier }
11802530a1a5SLaurent Vivier psubclass++;
11812530a1a5SLaurent Vivier }
11822530a1a5SLaurent Vivier
11832530a1a5SLaurent Vivier piface = psubclass->iface;
11842530a1a5SLaurent Vivier if (piface == NULL) {
11852530a1a5SLaurent Vivier return name;
11862530a1a5SLaurent Vivier }
11872530a1a5SLaurent Vivier while ((piface->iface & 0xff) != 0xff) {
11882530a1a5SLaurent Vivier if ((piface->iface & 0xff) == iface) {
11892530a1a5SLaurent Vivier name = piface->name;
11902530a1a5SLaurent Vivier break;
11912530a1a5SLaurent Vivier }
11922530a1a5SLaurent Vivier piface++;
11932530a1a5SLaurent Vivier }
11942530a1a5SLaurent Vivier
11952530a1a5SLaurent Vivier return name;
11962530a1a5SLaurent Vivier }
11972530a1a5SLaurent Vivier
1198a1ec25b2SDavid Gibson /*
1199a1ec25b2SDavid Gibson * DRC helper functions
1200a1ec25b2SDavid Gibson */
1201a1ec25b2SDavid Gibson
drc_id_from_devfn(SpaprPhbState * phb,uint8_t chassis,int32_t devfn)1202a1ec25b2SDavid Gibson static uint32_t drc_id_from_devfn(SpaprPhbState *phb,
120305929a6cSDavid Gibson uint8_t chassis, int32_t devfn)
12042530a1a5SLaurent Vivier {
120505929a6cSDavid Gibson return (phb->index << 16) | (chassis << 8) | devfn;
1206a1ec25b2SDavid Gibson }
1207a1ec25b2SDavid Gibson
drc_from_devfn(SpaprPhbState * phb,uint8_t chassis,int32_t devfn)1208a1ec25b2SDavid Gibson static SpaprDrc *drc_from_devfn(SpaprPhbState *phb,
120905929a6cSDavid Gibson uint8_t chassis, int32_t devfn)
1210a1ec25b2SDavid Gibson {
1211a1ec25b2SDavid Gibson return spapr_drc_by_id(TYPE_SPAPR_DRC_PCI,
121205929a6cSDavid Gibson drc_id_from_devfn(phb, chassis, devfn));
121305929a6cSDavid Gibson }
121405929a6cSDavid Gibson
chassis_from_bus(PCIBus * bus)12157ef1553dSMarkus Armbruster static uint8_t chassis_from_bus(PCIBus *bus)
121605929a6cSDavid Gibson {
121705929a6cSDavid Gibson if (pci_bus_is_root(bus)) {
121805929a6cSDavid Gibson return 0;
121905929a6cSDavid Gibson } else {
122005929a6cSDavid Gibson PCIDevice *bridge = pci_bridge_get_device(bus);
122105929a6cSDavid Gibson
12227ef1553dSMarkus Armbruster return object_property_get_uint(OBJECT(bridge), "chassis_nr",
12237ef1553dSMarkus Armbruster &error_abort);
122405929a6cSDavid Gibson }
1225a1ec25b2SDavid Gibson }
1226a1ec25b2SDavid Gibson
drc_from_dev(SpaprPhbState * phb,PCIDevice * dev)1227a1ec25b2SDavid Gibson static SpaprDrc *drc_from_dev(SpaprPhbState *phb, PCIDevice *dev)
1228a1ec25b2SDavid Gibson {
12297ef1553dSMarkus Armbruster uint8_t chassis = chassis_from_bus(pci_get_bus(dev));
123005929a6cSDavid Gibson
123105929a6cSDavid Gibson return drc_from_devfn(phb, chassis, dev->devfn);
1232a1ec25b2SDavid Gibson }
1233a1ec25b2SDavid Gibson
add_drcs(SpaprPhbState * phb,PCIBus * bus)12347ef1553dSMarkus Armbruster static void add_drcs(SpaprPhbState *phb, PCIBus *bus)
1235a1ec25b2SDavid Gibson {
123614e71490SDavid Gibson Object *owner;
1237a1ec25b2SDavid Gibson int i;
123814e71490SDavid Gibson uint8_t chassis;
1239a1ec25b2SDavid Gibson
12407ef1553dSMarkus Armbruster chassis = chassis_from_bus(bus);
124114e71490SDavid Gibson
124214e71490SDavid Gibson if (pci_bus_is_root(bus)) {
124314e71490SDavid Gibson owner = OBJECT(phb);
124414e71490SDavid Gibson } else {
124514e71490SDavid Gibson owner = OBJECT(pci_bridge_get_device(bus));
124614e71490SDavid Gibson }
124714e71490SDavid Gibson
1248a1ec25b2SDavid Gibson for (i = 0; i < PCI_SLOT_MAX * PCI_FUNC_MAX; i++) {
124914e71490SDavid Gibson spapr_dr_connector_new(owner, TYPE_SPAPR_DRC_PCI,
125014e71490SDavid Gibson drc_id_from_devfn(phb, chassis, i));
1251a1ec25b2SDavid Gibson }
1252a1ec25b2SDavid Gibson }
1253a1ec25b2SDavid Gibson
remove_drcs(SpaprPhbState * phb,PCIBus * bus)12547ef1553dSMarkus Armbruster static void remove_drcs(SpaprPhbState *phb, PCIBus *bus)
1255a1ec25b2SDavid Gibson {
1256a1ec25b2SDavid Gibson int i;
125714e71490SDavid Gibson uint8_t chassis;
1258a1ec25b2SDavid Gibson
12597ef1553dSMarkus Armbruster chassis = chassis_from_bus(bus);
126014e71490SDavid Gibson
1261a1ec25b2SDavid Gibson for (i = PCI_SLOT_MAX * PCI_FUNC_MAX - 1; i >= 0; i--) {
126214e71490SDavid Gibson SpaprDrc *drc = drc_from_devfn(phb, chassis, i);
1263a1ec25b2SDavid Gibson
1264a1ec25b2SDavid Gibson if (drc) {
1265a1ec25b2SDavid Gibson object_unparent(OBJECT(drc));
1266a1ec25b2SDavid Gibson }
1267a1ec25b2SDavid Gibson }
1268a1ec25b2SDavid Gibson }
1269e634b89cSNikunj A Dadhania
1270466e8831SDavid Gibson typedef struct PciWalkFdt {
1271466e8831SDavid Gibson void *fdt;
1272466e8831SDavid Gibson int offset;
1273466e8831SDavid Gibson SpaprPhbState *sphb;
1274466e8831SDavid Gibson int err;
1275466e8831SDavid Gibson } PciWalkFdt;
1276466e8831SDavid Gibson
1277466e8831SDavid Gibson static int spapr_dt_pci_device(SpaprPhbState *sphb, PCIDevice *dev,
1278466e8831SDavid Gibson void *fdt, int parent_offset);
1279466e8831SDavid Gibson
spapr_dt_pci_device_cb(PCIBus * bus,PCIDevice * pdev,void * opaque)1280466e8831SDavid Gibson static void spapr_dt_pci_device_cb(PCIBus *bus, PCIDevice *pdev,
1281466e8831SDavid Gibson void *opaque)
1282466e8831SDavid Gibson {
1283466e8831SDavid Gibson PciWalkFdt *p = opaque;
1284466e8831SDavid Gibson int err;
1285466e8831SDavid Gibson
1286466e8831SDavid Gibson if (p->err) {
1287466e8831SDavid Gibson /* Something's already broken, don't keep going */
1288466e8831SDavid Gibson return;
1289466e8831SDavid Gibson }
1290466e8831SDavid Gibson
1291466e8831SDavid Gibson err = spapr_dt_pci_device(p->sphb, pdev, p->fdt, p->offset);
1292466e8831SDavid Gibson if (err < 0) {
1293466e8831SDavid Gibson p->err = err;
1294466e8831SDavid Gibson }
1295466e8831SDavid Gibson }
1296466e8831SDavid Gibson
1297466e8831SDavid Gibson /* Augment PCI device node with bridge specific information */
spapr_dt_pci_bus(SpaprPhbState * sphb,PCIBus * bus,void * fdt,int offset)1298466e8831SDavid Gibson static int spapr_dt_pci_bus(SpaprPhbState *sphb, PCIBus *bus,
1299466e8831SDavid Gibson void *fdt, int offset)
1300466e8831SDavid Gibson {
13017e10b57dSGreg Kurz Object *owner;
1302466e8831SDavid Gibson PciWalkFdt cbinfo = {
1303466e8831SDavid Gibson .fdt = fdt,
1304466e8831SDavid Gibson .offset = offset,
1305466e8831SDavid Gibson .sphb = sphb,
1306466e8831SDavid Gibson .err = 0,
1307466e8831SDavid Gibson };
130814e71490SDavid Gibson int ret;
1309466e8831SDavid Gibson
1310466e8831SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "#address-cells",
1311466e8831SDavid Gibson RESOURCE_CELLS_ADDRESS));
1312466e8831SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "#size-cells",
1313466e8831SDavid Gibson RESOURCE_CELLS_SIZE));
1314466e8831SDavid Gibson
1315740a1931SPhilippe Mathieu-Daudé assert(bus);
13162914fc61SPeter Xu pci_for_each_device_under_bus_reverse(bus, spapr_dt_pci_device_cb, &cbinfo);
1317466e8831SDavid Gibson if (cbinfo.err) {
1318466e8831SDavid Gibson return cbinfo.err;
1319466e8831SDavid Gibson }
1320466e8831SDavid Gibson
13217e10b57dSGreg Kurz if (pci_bus_is_root(bus)) {
13227e10b57dSGreg Kurz owner = OBJECT(sphb);
13237e10b57dSGreg Kurz } else {
13247e10b57dSGreg Kurz owner = OBJECT(pci_bridge_get_device(bus));
13257e10b57dSGreg Kurz }
13267e10b57dSGreg Kurz
13277e10b57dSGreg Kurz ret = spapr_dt_drc(fdt, offset, owner,
132814e71490SDavid Gibson SPAPR_DR_CONNECTOR_TYPE_PCI);
132914e71490SDavid Gibson if (ret) {
133014e71490SDavid Gibson return ret;
133114e71490SDavid Gibson }
133214e71490SDavid Gibson
1333466e8831SDavid Gibson return offset;
1334466e8831SDavid Gibson }
1335466e8831SDavid Gibson
spapr_pci_fw_dev_name(PCIDevice * dev)1336040bdafcSGreg Kurz char *spapr_pci_fw_dev_name(PCIDevice *dev)
1337040bdafcSGreg Kurz {
1338040bdafcSGreg Kurz const gchar *basename;
1339040bdafcSGreg Kurz int slot = PCI_SLOT(dev->devfn);
1340040bdafcSGreg Kurz int func = PCI_FUNC(dev->devfn);
1341040bdafcSGreg Kurz uint32_t ccode = pci_default_read_config(dev, PCI_CLASS_PROG, 3);
1342040bdafcSGreg Kurz
1343040bdafcSGreg Kurz basename = dt_name_from_class((ccode >> 16) & 0xff, (ccode >> 8) & 0xff,
1344040bdafcSGreg Kurz ccode & 0xff);
1345040bdafcSGreg Kurz
1346040bdafcSGreg Kurz if (func != 0) {
1347040bdafcSGreg Kurz return g_strdup_printf("%s@%x,%x", basename, slot, func);
1348040bdafcSGreg Kurz } else {
1349040bdafcSGreg Kurz return g_strdup_printf("%s@%x", basename, slot);
1350040bdafcSGreg Kurz }
1351040bdafcSGreg Kurz }
1352040bdafcSGreg Kurz
13539d2134d8SDavid Gibson /* create OF node for pci device and required OF DT properties */
spapr_dt_pci_device(SpaprPhbState * sphb,PCIDevice * dev,void * fdt,int parent_offset)13549d2134d8SDavid Gibson static int spapr_dt_pci_device(SpaprPhbState *sphb, PCIDevice *dev,
13559d2134d8SDavid Gibson void *fdt, int parent_offset)
13567454c7afSMichael Roth {
13579d2134d8SDavid Gibson int offset;
1358040bdafcSGreg Kurz g_autofree gchar *nodename = spapr_pci_fw_dev_name(dev);
13597454c7afSMichael Roth ResourceProps rp;
1360a1ec25b2SDavid Gibson SpaprDrc *drc = drc_from_dev(sphb, dev);
13619d2134d8SDavid Gibson uint32_t vendor_id = pci_default_read_config(dev, PCI_VENDOR_ID, 2);
13629d2134d8SDavid Gibson uint32_t device_id = pci_default_read_config(dev, PCI_DEVICE_ID, 2);
13639d2134d8SDavid Gibson uint32_t revision_id = pci_default_read_config(dev, PCI_REVISION_ID, 1);
13647454c7afSMichael Roth uint32_t ccode = pci_default_read_config(dev, PCI_CLASS_PROG, 3);
13659d2134d8SDavid Gibson uint32_t irq_pin = pci_default_read_config(dev, PCI_INTERRUPT_PIN, 1);
13669d2134d8SDavid Gibson uint32_t subsystem_id = pci_default_read_config(dev, PCI_SUBSYSTEM_ID, 2);
13679d2134d8SDavid Gibson uint32_t subsystem_vendor_id =
13689d2134d8SDavid Gibson pci_default_read_config(dev, PCI_SUBSYSTEM_VENDOR_ID, 2);
13699d2134d8SDavid Gibson uint32_t cache_line_size =
13709d2134d8SDavid Gibson pci_default_read_config(dev, PCI_CACHE_LINE_SIZE, 1);
13719d2134d8SDavid Gibson uint32_t pci_status = pci_default_read_config(dev, PCI_STATUS, 2);
13729d2134d8SDavid Gibson gchar *loc_code;
13737454c7afSMichael Roth
13749d2134d8SDavid Gibson _FDT(offset = fdt_add_subnode(fdt, parent_offset, nodename));
13757454c7afSMichael Roth
13767454c7afSMichael Roth /* in accordance with PAPR+ v2.7 13.6.3, Table 181 */
13779d2134d8SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "vendor-id", vendor_id));
13789d2134d8SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "device-id", device_id));
13799d2134d8SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "revision-id", revision_id));
13809d2134d8SDavid Gibson
13812530a1a5SLaurent Vivier _FDT(fdt_setprop_cell(fdt, offset, "class-code", ccode));
13829d2134d8SDavid Gibson if (irq_pin) {
13839d2134d8SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "interrupts", irq_pin));
13847454c7afSMichael Roth }
13857454c7afSMichael Roth
13869d2134d8SDavid Gibson if (subsystem_id) {
13879d2134d8SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "subsystem-id", subsystem_id));
13887454c7afSMichael Roth }
13897454c7afSMichael Roth
13909d2134d8SDavid Gibson if (subsystem_vendor_id) {
13917454c7afSMichael Roth _FDT(fdt_setprop_cell(fdt, offset, "subsystem-vendor-id",
13929d2134d8SDavid Gibson subsystem_vendor_id));
13937454c7afSMichael Roth }
13947454c7afSMichael Roth
13959d2134d8SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "cache-line-size", cache_line_size));
13969d2134d8SDavid Gibson
13977454c7afSMichael Roth
13987454c7afSMichael Roth /* the following fdt cells are masked off the pci status register */
13997454c7afSMichael Roth _FDT(fdt_setprop_cell(fdt, offset, "devsel-speed",
14007454c7afSMichael Roth PCI_STATUS_DEVSEL_MASK & pci_status));
14017454c7afSMichael Roth
14027454c7afSMichael Roth if (pci_status & PCI_STATUS_FAST_BACK) {
14037454c7afSMichael Roth _FDT(fdt_setprop(fdt, offset, "fast-back-to-back", NULL, 0));
14047454c7afSMichael Roth }
14057454c7afSMichael Roth if (pci_status & PCI_STATUS_66MHZ) {
14067454c7afSMichael Roth _FDT(fdt_setprop(fdt, offset, "66mhz-capable", NULL, 0));
14077454c7afSMichael Roth }
14087454c7afSMichael Roth if (pci_status & PCI_STATUS_UDF) {
14097454c7afSMichael Roth _FDT(fdt_setprop(fdt, offset, "udf-supported", NULL, 0));
14107454c7afSMichael Roth }
14117454c7afSMichael Roth
14129d2134d8SDavid Gibson loc_code = spapr_phb_get_loc_code(sphb, dev);
14139d2134d8SDavid Gibson _FDT(fdt_setprop_string(fdt, offset, "ibm,loc-code", loc_code));
14149d2134d8SDavid Gibson g_free(loc_code);
141516b0ea1dSNikunj A Dadhania
1416a1ec25b2SDavid Gibson if (drc) {
1417a1ec25b2SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "ibm,my-drc-index",
1418a1ec25b2SDavid Gibson spapr_drc_index(drc)));
1419e634b89cSNikunj A Dadhania }
14207454c7afSMichael Roth
14219cbe305bSGreg Kurz if (msi_present(dev)) {
14229d2134d8SDavid Gibson uint32_t max_msi = msi_nr_vectors_allocated(dev);
1423a8ad731aSMichael Roth if (max_msi) {
1424a8ad731aSMichael Roth _FDT(fdt_setprop_cell(fdt, offset, "ibm,req#msi", max_msi));
1425a8ad731aSMichael Roth }
14269cbe305bSGreg Kurz }
14279cbe305bSGreg Kurz if (msix_present(dev)) {
14289d2134d8SDavid Gibson uint32_t max_msix = dev->msix_entries_nr;
1429a8ad731aSMichael Roth if (max_msix) {
1430a8ad731aSMichael Roth _FDT(fdt_setprop_cell(fdt, offset, "ibm,req#msi-x", max_msix));
1431a8ad731aSMichael Roth }
14329cbe305bSGreg Kurz }
14337454c7afSMichael Roth
14347454c7afSMichael Roth populate_resource_props(dev, &rp);
14357454c7afSMichael Roth _FDT(fdt_setprop(fdt, offset, "reg", (uint8_t *)rp.reg, rp.reg_len));
14367454c7afSMichael Roth
143782516263SDavid Gibson if (sphb->pcie_ecs && pci_is_express(dev)) {
1438bb998645SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "ibm,pci-config-space-type", 0x1));
1439bb998645SDavid Gibson }
1440ec132efaSAlexey Kardashevskiy
1441ad494274SIgor Mammedov if (!IS_PCI_BRIDGE(dev)) {
1442466e8831SDavid Gibson /* Properties only for non-bridges */
1443466e8831SDavid Gibson uint32_t min_grant = pci_default_read_config(dev, PCI_MIN_GNT, 1);
1444466e8831SDavid Gibson uint32_t max_latency = pci_default_read_config(dev, PCI_MAX_LAT, 1);
1445466e8831SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "min-grant", min_grant));
1446466e8831SDavid Gibson _FDT(fdt_setprop_cell(fdt, offset, "max-latency", max_latency));
14471d2d9742SNikunj A Dadhania return offset;
1448466e8831SDavid Gibson } else {
1449466e8831SDavid Gibson PCIBus *sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(dev));
1450466e8831SDavid Gibson
1451466e8831SDavid Gibson return spapr_dt_pci_bus(sphb, sec_bus, fdt, offset);
1452466e8831SDavid Gibson }
14537454c7afSMichael Roth }
14547454c7afSMichael Roth
145531834723SDaniel Henrique Barboza /* Callback to be called during DRC release. */
spapr_phb_remove_pci_device_cb(DeviceState * dev)145631834723SDaniel Henrique Barboza void spapr_phb_remove_pci_device_cb(DeviceState *dev)
14577454c7afSMichael Roth {
145827c1da51SDavid Hildenbrand HotplugHandler *hotplug_ctrl = qdev_get_hotplug_handler(dev);
145927c1da51SDavid Hildenbrand
146027c1da51SDavid Hildenbrand hotplug_handler_unplug(hotplug_ctrl, dev, &error_abort);
146107578b0aSDavid Hildenbrand object_unparent(OBJECT(dev));
14627454c7afSMichael Roth }
14637454c7afSMichael Roth
spapr_pci_dt_populate(SpaprDrc * drc,SpaprMachineState * spapr,void * fdt,int * fdt_start_offset,Error ** errp)1464ce2918cbSDavid Gibson int spapr_pci_dt_populate(SpaprDrc *drc, SpaprMachineState *spapr,
146546fd0299SGreg Kurz void *fdt, int *fdt_start_offset, Error **errp)
146646fd0299SGreg Kurz {
146746fd0299SGreg Kurz HotplugHandler *plug_handler = qdev_get_hotplug_handler(drc->dev);
1468ce2918cbSDavid Gibson SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(plug_handler);
146946fd0299SGreg Kurz PCIDevice *pdev = PCI_DEVICE(drc->dev);
147046fd0299SGreg Kurz
14719d2134d8SDavid Gibson *fdt_start_offset = spapr_dt_pci_device(sphb, pdev, fdt, 0);
147246fd0299SGreg Kurz return 0;
147346fd0299SGreg Kurz }
147446fd0299SGreg Kurz
spapr_pci_bridge_plug(SpaprPhbState * phb,PCIBridge * bridge)147514e71490SDavid Gibson static void spapr_pci_bridge_plug(SpaprPhbState *phb,
14767ef1553dSMarkus Armbruster PCIBridge *bridge)
147714e71490SDavid Gibson {
147814e71490SDavid Gibson PCIBus *bus = pci_bridge_get_sec_bus(bridge);
147914e71490SDavid Gibson
14807ef1553dSMarkus Armbruster add_drcs(phb, bus);
148114e71490SDavid Gibson }
148214e71490SDavid Gibson
1483a4beb5f5SGreg Kurz /* Returns non-zero if the value of "chassis_nr" is already in use */
check_chassis_nr(Object * obj,void * opaque)1484a4beb5f5SGreg Kurz static int check_chassis_nr(Object *obj, void *opaque)
1485a4beb5f5SGreg Kurz {
1486a4beb5f5SGreg Kurz int new_chassis_nr =
1487a4beb5f5SGreg Kurz object_property_get_uint(opaque, "chassis_nr", &error_abort);
1488a4beb5f5SGreg Kurz int chassis_nr =
1489a4beb5f5SGreg Kurz object_property_get_uint(obj, "chassis_nr", NULL);
1490a4beb5f5SGreg Kurz
1491a4beb5f5SGreg Kurz if (!object_dynamic_cast(obj, TYPE_PCI_BRIDGE)) {
1492a4beb5f5SGreg Kurz return 0;
1493a4beb5f5SGreg Kurz }
1494a4beb5f5SGreg Kurz
1495a4beb5f5SGreg Kurz /* Skip unsupported bridge types */
1496a4beb5f5SGreg Kurz if (!chassis_nr) {
1497a4beb5f5SGreg Kurz return 0;
1498a4beb5f5SGreg Kurz }
1499a4beb5f5SGreg Kurz
1500a4beb5f5SGreg Kurz /* Skip self */
1501a4beb5f5SGreg Kurz if (obj == opaque) {
1502a4beb5f5SGreg Kurz return 0;
1503a4beb5f5SGreg Kurz }
1504a4beb5f5SGreg Kurz
1505a4beb5f5SGreg Kurz return chassis_nr == new_chassis_nr;
1506a4beb5f5SGreg Kurz }
1507a4beb5f5SGreg Kurz
bridge_has_valid_chassis_nr(Object * bridge,Error ** errp)1508a4beb5f5SGreg Kurz static bool bridge_has_valid_chassis_nr(Object *bridge, Error **errp)
1509a4beb5f5SGreg Kurz {
1510a4beb5f5SGreg Kurz int chassis_nr =
1511a4beb5f5SGreg Kurz object_property_get_uint(bridge, "chassis_nr", NULL);
1512a4beb5f5SGreg Kurz
1513a4beb5f5SGreg Kurz /*
1514a4beb5f5SGreg Kurz * slotid_cap_init() already ensures that "chassis_nr" isn't null for
1515a4beb5f5SGreg Kurz * standard PCI bridges, so this really tells if "chassis_nr" is present
1516a4beb5f5SGreg Kurz * or not.
1517a4beb5f5SGreg Kurz */
1518a4beb5f5SGreg Kurz if (!chassis_nr) {
1519a4beb5f5SGreg Kurz error_setg(errp, "PCI Bridge lacks a \"chassis_nr\" property");
1520a4beb5f5SGreg Kurz error_append_hint(errp, "Try -device pci-bridge instead.\n");
1521a4beb5f5SGreg Kurz return false;
1522a4beb5f5SGreg Kurz }
1523a4beb5f5SGreg Kurz
1524a4beb5f5SGreg Kurz /* We want unique values for "chassis_nr" */
1525a4beb5f5SGreg Kurz if (object_child_foreach_recursive(object_get_root(), check_chassis_nr,
1526a4beb5f5SGreg Kurz bridge)) {
1527a4beb5f5SGreg Kurz error_setg(errp, "Bridge chassis %d already in use", chassis_nr);
1528a4beb5f5SGreg Kurz return false;
1529a4beb5f5SGreg Kurz }
1530a4beb5f5SGreg Kurz
1531a4beb5f5SGreg Kurz return true;
1532a4beb5f5SGreg Kurz }
1533a4beb5f5SGreg Kurz
spapr_pci_pre_plug(HotplugHandler * plug_handler,DeviceState * plugged_dev,Error ** errp)15349e4dc0a1SGreg Kurz static void spapr_pci_pre_plug(HotplugHandler *plug_handler,
15357454c7afSMichael Roth DeviceState *plugged_dev, Error **errp)
15367454c7afSMichael Roth {
1537ce2918cbSDavid Gibson SpaprPhbState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler));
15387454c7afSMichael Roth PCIDevice *pdev = PCI_DEVICE(plugged_dev);
1539a1ec25b2SDavid Gibson SpaprDrc *drc = drc_from_dev(phb, pdev);
1540788d2599SMichael Roth PCIBus *bus = PCI_BUS(qdev_get_parent_bus(DEVICE(pdev)));
1541788d2599SMichael Roth uint32_t slotnr = PCI_SLOT(pdev->devfn);
15427454c7afSMichael Roth
1543ad494274SIgor Mammedov if (IS_PCI_BRIDGE(plugged_dev)) {
1544a4beb5f5SGreg Kurz if (!bridge_has_valid_chassis_nr(OBJECT(plugged_dev), errp)) {
1545a4beb5f5SGreg Kurz return;
1546a4beb5f5SGreg Kurz }
154714e71490SDavid Gibson }
154814e71490SDavid Gibson
1549788d2599SMichael Roth /* Following the QEMU convention used for PCIe multifunction
1550788d2599SMichael Roth * hotplug, we do not allow functions to be hotplugged to a
1551788d2599SMichael Roth * slot that already has function 0 present
1552788d2599SMichael Roth */
155347279e8aSMichael S. Tsirkin if (plugged_dev->hotplugged && bus->devices[PCI_DEVFN(slotnr, 0)] &&
1554788d2599SMichael Roth PCI_FUNC(pdev->devfn) != 0) {
15553298bbceSJulia Suvorova error_setg(errp, "PCI: slot %d function 0 already occupied by %s,"
1556788d2599SMichael Roth " additional functions can no longer be exposed to guest.",
1557788d2599SMichael Roth slotnr, bus->devices[PCI_DEVFN(slotnr, 0)]->name);
15589e4dc0a1SGreg Kurz }
15599e4dc0a1SGreg Kurz
15609e4dc0a1SGreg Kurz if (drc && drc->dev) {
15619e4dc0a1SGreg Kurz error_setg(errp, "PCI: slot %d already occupied by %s", slotnr,
15629e4dc0a1SGreg Kurz pci_get_function_0(PCI_DEVICE(drc->dev))->name);
15639e4dc0a1SGreg Kurz return;
15649e4dc0a1SGreg Kurz }
15659e4dc0a1SGreg Kurz }
15669e4dc0a1SGreg Kurz
spapr_pci_plug(HotplugHandler * plug_handler,DeviceState * plugged_dev,Error ** errp)15679e4dc0a1SGreg Kurz static void spapr_pci_plug(HotplugHandler *plug_handler,
15689e4dc0a1SGreg Kurz DeviceState *plugged_dev, Error **errp)
15699e4dc0a1SGreg Kurz {
15709e4dc0a1SGreg Kurz SpaprPhbState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler));
15719e4dc0a1SGreg Kurz PCIDevice *pdev = PCI_DEVICE(plugged_dev);
15729e4dc0a1SGreg Kurz SpaprDrc *drc = drc_from_dev(phb, pdev);
15739e4dc0a1SGreg Kurz uint32_t slotnr = PCI_SLOT(pdev->devfn);
15749e4dc0a1SGreg Kurz
15759e4dc0a1SGreg Kurz g_assert(drc);
15769e4dc0a1SGreg Kurz
1577ad494274SIgor Mammedov if (IS_PCI_BRIDGE(plugged_dev)) {
15789e4dc0a1SGreg Kurz spapr_pci_bridge_plug(phb, PCI_BRIDGE(plugged_dev));
15797454c7afSMichael Roth }
1580788d2599SMichael Roth
15819e4dc0a1SGreg Kurz /* spapr_pci_pre_plug() already checked the DRC is attachable */
1582bc370a65SGreg Kurz spapr_drc_attach(drc, DEVICE(pdev));
15839e4dc0a1SGreg Kurz
1584788d2599SMichael Roth /* If this is function 0, signal hotplug for all the device functions.
1585788d2599SMichael Roth * Otherwise defer sending the hotplug event.
1586788d2599SMichael Roth */
158794fd9cbaSLaurent Vivier if (!spapr_drc_hotplugged(plugged_dev)) {
158894fd9cbaSLaurent Vivier spapr_drc_reset(drc);
158994fd9cbaSLaurent Vivier } else if (PCI_FUNC(pdev->devfn) == 0) {
1590788d2599SMichael Roth int i;
15917ef1553dSMarkus Armbruster uint8_t chassis = chassis_from_bus(pci_get_bus(pdev));
1592788d2599SMichael Roth
1593788d2599SMichael Roth for (i = 0; i < 8; i++) {
1594ce2918cbSDavid Gibson SpaprDrc *func_drc;
1595ce2918cbSDavid Gibson SpaprDrcClass *func_drck;
1596ce2918cbSDavid Gibson SpaprDREntitySense state;
1597788d2599SMichael Roth
159805929a6cSDavid Gibson func_drc = drc_from_devfn(phb, chassis, PCI_DEVFN(slotnr, i));
1599788d2599SMichael Roth func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc);
1600f224d35bSDavid Gibson state = func_drck->dr_entity_sense(func_drc);
1601788d2599SMichael Roth
1602788d2599SMichael Roth if (state == SPAPR_DR_ENTITY_SENSE_PRESENT) {
1603788d2599SMichael Roth spapr_hotplug_req_add_by_index(func_drc);
1604788d2599SMichael Roth }
1605788d2599SMichael Roth }
1606c5bc152bSTyrel Datwyler }
16076304fd27SDavid Gibson }
16087454c7afSMichael Roth
spapr_pci_bridge_unplug(SpaprPhbState * phb,PCIBridge * bridge)160914e71490SDavid Gibson static void spapr_pci_bridge_unplug(SpaprPhbState *phb,
16107ef1553dSMarkus Armbruster PCIBridge *bridge)
161114e71490SDavid Gibson {
161214e71490SDavid Gibson PCIBus *bus = pci_bridge_get_sec_bus(bridge);
161314e71490SDavid Gibson
16147ef1553dSMarkus Armbruster remove_drcs(phb, bus);
161514e71490SDavid Gibson }
161614e71490SDavid Gibson
spapr_pci_unplug(HotplugHandler * plug_handler,DeviceState * plugged_dev,Error ** errp)161727c1da51SDavid Hildenbrand static void spapr_pci_unplug(HotplugHandler *plug_handler,
161827c1da51SDavid Hildenbrand DeviceState *plugged_dev, Error **errp)
161927c1da51SDavid Hildenbrand {
162014e71490SDavid Gibson SpaprPhbState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler));
162114e71490SDavid Gibson
162227c1da51SDavid Hildenbrand /* some version guests do not wait for completion of a device
162327c1da51SDavid Hildenbrand * cleanup (generally done asynchronously by the kernel) before
162427c1da51SDavid Hildenbrand * signaling to QEMU that the device is safe, but instead sleep
162527c1da51SDavid Hildenbrand * for some 'safe' period of time. unfortunately on a busy host
162627c1da51SDavid Hildenbrand * this sleep isn't guaranteed to be long enough, resulting in
162727c1da51SDavid Hildenbrand * bad things like IRQ lines being left asserted during final
162827c1da51SDavid Hildenbrand * device removal. to deal with this we call reset just prior
162927c1da51SDavid Hildenbrand * to finalizing the device, which will put the device back into
163027c1da51SDavid Hildenbrand * an 'idle' state, as the device cleanup code expects.
163127c1da51SDavid Hildenbrand */
163227c1da51SDavid Hildenbrand pci_device_reset(PCI_DEVICE(plugged_dev));
163314e71490SDavid Gibson
1634ad494274SIgor Mammedov if (IS_PCI_BRIDGE(plugged_dev)) {
16357ef1553dSMarkus Armbruster spapr_pci_bridge_unplug(phb, PCI_BRIDGE(plugged_dev));
163614e71490SDavid Gibson return;
163714e71490SDavid Gibson }
163814e71490SDavid Gibson
1639981c3dcdSMarkus Armbruster qdev_unrealize(plugged_dev);
164027c1da51SDavid Hildenbrand }
164127c1da51SDavid Hildenbrand
spapr_pci_unplug_request(HotplugHandler * plug_handler,DeviceState * plugged_dev,Error ** errp)16423340e5c4SDavid Gibson static void spapr_pci_unplug_request(HotplugHandler *plug_handler,
16437454c7afSMichael Roth DeviceState *plugged_dev, Error **errp)
16447454c7afSMichael Roth {
1645ce2918cbSDavid Gibson SpaprPhbState *phb = SPAPR_PCI_HOST_BRIDGE(DEVICE(plug_handler));
16467454c7afSMichael Roth PCIDevice *pdev = PCI_DEVICE(plugged_dev);
1647a1ec25b2SDavid Gibson SpaprDrc *drc = drc_from_dev(phb, pdev);
16487454c7afSMichael Roth
16497454c7afSMichael Roth g_assert(drc);
16503340e5c4SDavid Gibson g_assert(drc->dev == plugged_dev);
16517454c7afSMichael Roth
1652f1c52354SDavid Gibson if (!spapr_drc_unplug_requested(drc)) {
1653788d2599SMichael Roth uint32_t slotnr = PCI_SLOT(pdev->devfn);
1654ce2918cbSDavid Gibson SpaprDrc *func_drc;
1655ce2918cbSDavid Gibson SpaprDrcClass *func_drck;
1656ce2918cbSDavid Gibson SpaprDREntitySense state;
1657788d2599SMichael Roth int i;
16587ef1553dSMarkus Armbruster uint8_t chassis = chassis_from_bus(pci_get_bus(pdev));
1659788d2599SMichael Roth
1660ad494274SIgor Mammedov if (IS_PCI_BRIDGE(plugged_dev)) {
166114e71490SDavid Gibson error_setg(errp, "PCI: Hot unplug of PCI bridges not supported");
16627aab5899SDavid Gibson return;
166314e71490SDavid Gibson }
166405af7c77SDavid Gibson if (object_property_get_uint(OBJECT(pdev), "nvlink2-tgt", NULL)) {
166505af7c77SDavid Gibson error_setg(errp, "PCI: Cannot unplug NVLink2 devices");
166605af7c77SDavid Gibson return;
166705af7c77SDavid Gibson }
1668788d2599SMichael Roth
1669788d2599SMichael Roth /* ensure any other present functions are pending unplug */
1670788d2599SMichael Roth if (PCI_FUNC(pdev->devfn) == 0) {
1671788d2599SMichael Roth for (i = 1; i < 8; i++) {
167205929a6cSDavid Gibson func_drc = drc_from_devfn(phb, chassis, PCI_DEVFN(slotnr, i));
1673788d2599SMichael Roth func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc);
1674f224d35bSDavid Gibson state = func_drck->dr_entity_sense(func_drc);
1675788d2599SMichael Roth if (state == SPAPR_DR_ENTITY_SENSE_PRESENT
1676f1c52354SDavid Gibson && !spapr_drc_unplug_requested(func_drc)) {
167702a1536eSDaniel Henrique Barboza /*
167802a1536eSDaniel Henrique Barboza * Attempting to remove function 0 of a multifunction
167902a1536eSDaniel Henrique Barboza * device will will cascade into removing all child
168002a1536eSDaniel Henrique Barboza * functions, even if their unplug weren't requested
168102a1536eSDaniel Henrique Barboza * beforehand.
168202a1536eSDaniel Henrique Barboza */
1683a03509cdSDaniel Henrique Barboza spapr_drc_unplug_request(func_drc);
1684788d2599SMichael Roth }
1685788d2599SMichael Roth }
1686788d2599SMichael Roth }
1687788d2599SMichael Roth
1688a03509cdSDaniel Henrique Barboza spapr_drc_unplug_request(drc);
1689788d2599SMichael Roth
1690788d2599SMichael Roth /* if this isn't func 0, defer unplug event. otherwise signal removal
1691788d2599SMichael Roth * for all present functions
1692788d2599SMichael Roth */
1693788d2599SMichael Roth if (PCI_FUNC(pdev->devfn) == 0) {
1694788d2599SMichael Roth for (i = 7; i >= 0; i--) {
169505929a6cSDavid Gibson func_drc = drc_from_devfn(phb, chassis, PCI_DEVFN(slotnr, i));
1696788d2599SMichael Roth func_drck = SPAPR_DR_CONNECTOR_GET_CLASS(func_drc);
1697f224d35bSDavid Gibson state = func_drck->dr_entity_sense(func_drc);
1698788d2599SMichael Roth if (state == SPAPR_DR_ENTITY_SENSE_PRESENT) {
1699788d2599SMichael Roth spapr_hotplug_req_remove_by_index(func_drc);
1700788d2599SMichael Roth }
1701788d2599SMichael Roth }
1702788d2599SMichael Roth }
1703e35dfbd2SDaniel Henrique Barboza } else {
1704e35dfbd2SDaniel Henrique Barboza error_setg(errp,
1705e35dfbd2SDaniel Henrique Barboza "PCI device unplug already in progress for device %s",
1706e35dfbd2SDaniel Henrique Barboza drc->dev->id);
17077454c7afSMichael Roth }
17087454c7afSMichael Roth }
17097454c7afSMichael Roth
spapr_phb_finalizefn(Object * obj)1710ef28b98dSGreg Kurz static void spapr_phb_finalizefn(Object *obj)
1711ef28b98dSGreg Kurz {
1712ce2918cbSDavid Gibson SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(obj);
1713ef28b98dSGreg Kurz
1714ef28b98dSGreg Kurz g_free(sphb->dtbusname);
1715ef28b98dSGreg Kurz sphb->dtbusname = NULL;
1716ef28b98dSGreg Kurz }
1717ef28b98dSGreg Kurz
spapr_phb_unrealize(DeviceState * dev)1718b69c3c21SMarkus Armbruster static void spapr_phb_unrealize(DeviceState *dev)
1719ef28b98dSGreg Kurz {
1720ce2918cbSDavid Gibson SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
1721ef28b98dSGreg Kurz SysBusDevice *s = SYS_BUS_DEVICE(dev);
1722ef28b98dSGreg Kurz PCIHostState *phb = PCI_HOST_BRIDGE(s);
1723ce2918cbSDavid Gibson SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(phb);
1724ce2918cbSDavid Gibson SpaprTceTable *tcet;
1725ef28b98dSGreg Kurz int i;
1726ef28b98dSGreg Kurz const unsigned windows_supported = spapr_phb_windows_supported(sphb);
1727ef28b98dSGreg Kurz
1728ef28b98dSGreg Kurz if (sphb->msi) {
1729ef28b98dSGreg Kurz g_hash_table_unref(sphb->msi);
1730ef28b98dSGreg Kurz sphb->msi = NULL;
1731ef28b98dSGreg Kurz }
1732ef28b98dSGreg Kurz
1733ef28b98dSGreg Kurz /*
1734ef28b98dSGreg Kurz * Remove IO/MMIO subregions and aliases, rest should get cleaned
1735ef28b98dSGreg Kurz * via PHB's unrealize->object_finalize
1736ef28b98dSGreg Kurz */
1737ef28b98dSGreg Kurz for (i = windows_supported - 1; i >= 0; i--) {
1738ef28b98dSGreg Kurz tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[i]);
1739ef28b98dSGreg Kurz if (tcet) {
1740ef28b98dSGreg Kurz memory_region_del_subregion(&sphb->iommu_root,
1741ef28b98dSGreg Kurz spapr_tce_get_iommu(tcet));
1742ef28b98dSGreg Kurz }
1743ef28b98dSGreg Kurz }
1744ef28b98dSGreg Kurz
17457ef1553dSMarkus Armbruster remove_drcs(sphb, phb->bus);
1746ef28b98dSGreg Kurz
1747ef28b98dSGreg Kurz for (i = PCI_NUM_PINS - 1; i >= 0; i--) {
1748ef28b98dSGreg Kurz if (sphb->lsi_table[i].irq) {
1749ef28b98dSGreg Kurz spapr_irq_free(spapr, sphb->lsi_table[i].irq, 1);
1750ef28b98dSGreg Kurz sphb->lsi_table[i].irq = 0;
1751ef28b98dSGreg Kurz }
1752ef28b98dSGreg Kurz }
1753ef28b98dSGreg Kurz
1754ef28b98dSGreg Kurz QLIST_REMOVE(sphb, list);
1755ef28b98dSGreg Kurz
1756ef28b98dSGreg Kurz memory_region_del_subregion(&sphb->iommu_root, &sphb->msiwindow);
1757ef28b98dSGreg Kurz
1758a2166410SGreg Kurz /*
1759a2166410SGreg Kurz * An attached PCI device may have memory listeners, eg. VFIO PCI. We have
1760a2166410SGreg Kurz * unmapped all sections. Remove the listeners now, before destroying the
1761a2166410SGreg Kurz * address space.
1762a2166410SGreg Kurz */
1763a2166410SGreg Kurz address_space_remove_listeners(&sphb->iommu_as);
1764ef28b98dSGreg Kurz address_space_destroy(&sphb->iommu_as);
1765ef28b98dSGreg Kurz
17669bc6bfdfSMarkus Armbruster qbus_set_hotplug_handler(BUS(phb->bus), NULL);
1767ef28b98dSGreg Kurz pci_unregister_root_bus(phb->bus);
1768ef28b98dSGreg Kurz
1769ef28b98dSGreg Kurz memory_region_del_subregion(get_system_memory(), &sphb->iowindow);
1770ef28b98dSGreg Kurz if (sphb->mem64_win_pciaddr != (hwaddr)-1) {
1771ef28b98dSGreg Kurz memory_region_del_subregion(get_system_memory(), &sphb->mem64window);
1772ef28b98dSGreg Kurz }
1773ef28b98dSGreg Kurz memory_region_del_subregion(get_system_memory(), &sphb->mem32window);
1774ef28b98dSGreg Kurz }
1775ef28b98dSGreg Kurz
spapr_phb_destroy_msi(gpointer opaque)1776078eb6b0SGreg Kurz static void spapr_phb_destroy_msi(gpointer opaque)
1777078eb6b0SGreg Kurz {
1778078eb6b0SGreg Kurz SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
1779078eb6b0SGreg Kurz SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
1780572ebd08SGreg Kurz SpaprPciMsi *msi = opaque;
1781078eb6b0SGreg Kurz
1782078eb6b0SGreg Kurz if (!smc->legacy_irq_allocation) {
1783078eb6b0SGreg Kurz spapr_irq_msi_free(spapr, msi->first_irq, msi->num);
1784078eb6b0SGreg Kurz }
1785078eb6b0SGreg Kurz spapr_irq_free(spapr, msi->first_irq, msi->num);
1786078eb6b0SGreg Kurz g_free(msi);
1787078eb6b0SGreg Kurz }
1788078eb6b0SGreg Kurz
spapr_phb_realize(DeviceState * dev,Error ** errp)1789c6ba42f6SAlexey Kardashevskiy static void spapr_phb_realize(DeviceState *dev, Error **errp)
1790c0907c9eSPaolo Bonzini {
17914a6891b8SGreg Kurz ERRP_GUARD();
1792f7d6bfcdSGreg Kurz /* We don't use SPAPR_MACHINE() in order to exit gracefully if the user
1793f7d6bfcdSGreg Kurz * tries to add a sPAPR PHB to a non-pseries machine.
1794f7d6bfcdSGreg Kurz */
1795ce2918cbSDavid Gibson SpaprMachineState *spapr =
1796ce2918cbSDavid Gibson (SpaprMachineState *) object_dynamic_cast(qdev_get_machine(),
1797f7d6bfcdSGreg Kurz TYPE_SPAPR_MACHINE);
1798ce2918cbSDavid Gibson SpaprMachineClass *smc = spapr ? SPAPR_MACHINE_GET_CLASS(spapr) : NULL;
179915675f23SCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
180015675f23SCédric Le Goater SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(sbd);
180115675f23SCédric Le Goater PCIHostState *phb = PCI_HOST_BRIDGE(sbd);
18027e721e7bSTao Xu MachineState *ms = MACHINE(spapr);
1803c0907c9eSPaolo Bonzini char *namebuf;
1804c0907c9eSPaolo Bonzini int i;
1805c0907c9eSPaolo Bonzini PCIBus *bus;
18068c46f7ecSGreg Kurz uint64_t msi_window_size = 4096;
1807ce2918cbSDavid Gibson SpaprTceTable *tcet;
1808ef28b98dSGreg Kurz const unsigned windows_supported = spapr_phb_windows_supported(sphb);
1809c0907c9eSPaolo Bonzini
1810f7d6bfcdSGreg Kurz if (!spapr) {
1811f7d6bfcdSGreg Kurz error_setg(errp, TYPE_SPAPR_PCI_HOST_BRIDGE " needs a pseries machine");
1812f7d6bfcdSGreg Kurz return;
1813f7d6bfcdSGreg Kurz }
1814f7d6bfcdSGreg Kurz
1815bb2bdd81SGreg Kurz assert(sphb->index != (uint32_t)-1); /* checked in spapr_phb_pre_plug() */
1816c0907c9eSPaolo Bonzini
1817daa23699SDavid Gibson if (sphb->mem_win_size > SPAPR_PCI_MEM32_WIN_SIZE) {
1818daa23699SDavid Gibson error_setg(errp, "32-bit memory window of size 0x%"HWADDR_PRIx
1819daa23699SDavid Gibson " (max 2 GiB)", sphb->mem_win_size);
1820daa23699SDavid Gibson return;
1821daa23699SDavid Gibson }
1822daa23699SDavid Gibson
1823daa23699SDavid Gibson /* 64-bit window defaults to identity mapping */
1824daa23699SDavid Gibson sphb->mem64_win_pciaddr = sphb->mem64_win_addr;
1825daa23699SDavid Gibson
182646c5874eSAlexey Kardashevskiy if (spapr_pci_find_phb(spapr, sphb->buid)) {
182770282930SGreg Kurz SpaprPhbState *s;
182870282930SGreg Kurz
182970282930SGreg Kurz error_setg(errp, "PCI host bridges must have unique indexes");
183070282930SGreg Kurz error_append_hint(errp, "The following indexes are already in use:");
183170282930SGreg Kurz QLIST_FOREACH(s, &spapr->phbs, list) {
183270282930SGreg Kurz error_append_hint(errp, " %d", s->index);
183370282930SGreg Kurz }
183470282930SGreg Kurz error_append_hint(errp, "\nTry another value for the index property\n");
1835c6ba42f6SAlexey Kardashevskiy return;
1836c0907c9eSPaolo Bonzini }
1837c0907c9eSPaolo Bonzini
18384bcfa56cSMichael Roth if (sphb->numa_node != -1 &&
18397e721e7bSTao Xu (sphb->numa_node >= MAX_NODES ||
18407e721e7bSTao Xu !ms->numa_state->nodes[sphb->numa_node].present)) {
18414bcfa56cSMichael Roth error_setg(errp, "Invalid NUMA node ID for PCI host bridge");
18424bcfa56cSMichael Roth return;
18434bcfa56cSMichael Roth }
18444bcfa56cSMichael Roth
1845c0907c9eSPaolo Bonzini sphb->dtbusname = g_strdup_printf("pci@%" PRIx64, sphb->buid);
1846c0907c9eSPaolo Bonzini
1847c0907c9eSPaolo Bonzini /* Initialize memory regions */
18481d36da76SGreg Kurz namebuf = g_strdup_printf("%s.mmio", sphb->dtbusname);
184992b8e39cSMichael S. Tsirkin memory_region_init(&sphb->memspace, OBJECT(sphb), namebuf, UINT64_MAX);
18501d36da76SGreg Kurz g_free(namebuf);
1851c0907c9eSPaolo Bonzini
18521d36da76SGreg Kurz namebuf = g_strdup_printf("%s.mmio32-alias", sphb->dtbusname);
1853daa23699SDavid Gibson memory_region_init_alias(&sphb->mem32window, OBJECT(sphb),
185440c5dce9SPaolo Bonzini namebuf, &sphb->memspace,
1855c0907c9eSPaolo Bonzini SPAPR_PCI_MEM_WIN_BUS_OFFSET, sphb->mem_win_size);
18561d36da76SGreg Kurz g_free(namebuf);
1857c0907c9eSPaolo Bonzini memory_region_add_subregion(get_system_memory(), sphb->mem_win_addr,
1858daa23699SDavid Gibson &sphb->mem32window);
1859daa23699SDavid Gibson
186030b3bc5aSGreg Kurz if (sphb->mem64_win_size != 0) {
18611d36da76SGreg Kurz namebuf = g_strdup_printf("%s.mmio64-alias", sphb->dtbusname);
1862daa23699SDavid Gibson memory_region_init_alias(&sphb->mem64window, OBJECT(sphb),
1863daa23699SDavid Gibson namebuf, &sphb->memspace,
1864daa23699SDavid Gibson sphb->mem64_win_pciaddr, sphb->mem64_win_size);
18651d36da76SGreg Kurz g_free(namebuf);
186696dbc9afSGreg Kurz
186796dbc9afSGreg Kurz memory_region_add_subregion(get_system_memory(),
186896dbc9afSGreg Kurz sphb->mem64_win_addr,
1869daa23699SDavid Gibson &sphb->mem64window);
187096dbc9afSGreg Kurz }
1871c0907c9eSPaolo Bonzini
1872fabe9ee1SGreg Kurz /* Initialize IO regions */
18731d36da76SGreg Kurz namebuf = g_strdup_printf("%s.io", sphb->dtbusname);
187440c5dce9SPaolo Bonzini memory_region_init(&sphb->iospace, OBJECT(sphb),
187540c5dce9SPaolo Bonzini namebuf, SPAPR_PCI_IO_WIN_SIZE);
18761d36da76SGreg Kurz g_free(namebuf);
1877c0907c9eSPaolo Bonzini
18781d36da76SGreg Kurz namebuf = g_strdup_printf("%s.io-alias", sphb->dtbusname);
187966aab867SAlexey Kardashevskiy memory_region_init_alias(&sphb->iowindow, OBJECT(sphb), namebuf,
1880fabe9ee1SGreg Kurz &sphb->iospace, 0, SPAPR_PCI_IO_WIN_SIZE);
18811d36da76SGreg Kurz g_free(namebuf);
1882c0907c9eSPaolo Bonzini memory_region_add_subregion(get_system_memory(), sphb->io_win_addr,
1883c0907c9eSPaolo Bonzini &sphb->iowindow);
18841b8601b0SAlexey Kardashevskiy
18854560116eSGreg Kurz bus = pci_register_root_bus(dev, NULL,
1886e8ec4adfSGreg Kurz pci_spapr_set_irq, pci_swizzle_map_irq_fn, sphb,
1887c0907c9eSPaolo Bonzini &sphb->memspace, &sphb->iospace,
18885cf0d326SGreg Kurz PCI_DEVFN(0, 0), PCI_NUM_PINS,
18892f57db8aSDavid Gibson TYPE_PCI_BUS);
18902f57db8aSDavid Gibson
18912f57db8aSDavid Gibson /*
18922f57db8aSDavid Gibson * Despite resembling a vanilla PCI bus in most ways, the PAPR
18932f57db8aSDavid Gibson * para-virtualized PCI bus *does* permit PCI-E extended config
18942f57db8aSDavid Gibson * space access
18952f57db8aSDavid Gibson */
18962f57db8aSDavid Gibson if (sphb->pcie_ecs) {
18972f57db8aSDavid Gibson bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
18982f57db8aSDavid Gibson }
1899c0907c9eSPaolo Bonzini phb->bus = bus;
19009bc6bfdfSMarkus Armbruster qbus_set_hotplug_handler(BUS(phb->bus), OBJECT(sphb));
1901c0907c9eSPaolo Bonzini
1902cca7fad5SAlexey Kardashevskiy /*
1903cca7fad5SAlexey Kardashevskiy * Initialize PHB address space.
1904cca7fad5SAlexey Kardashevskiy * By default there will be at least one subregion for default
1905cca7fad5SAlexey Kardashevskiy * 32bit DMA window.
1906cca7fad5SAlexey Kardashevskiy * Later the guest might want to create another DMA window
1907cca7fad5SAlexey Kardashevskiy * which will become another memory subregion.
1908cca7fad5SAlexey Kardashevskiy */
19091d36da76SGreg Kurz namebuf = g_strdup_printf("%s.iommu-root", sphb->dtbusname);
1910cca7fad5SAlexey Kardashevskiy memory_region_init(&sphb->iommu_root, OBJECT(sphb),
1911cca7fad5SAlexey Kardashevskiy namebuf, UINT64_MAX);
19121d36da76SGreg Kurz g_free(namebuf);
1913cca7fad5SAlexey Kardashevskiy address_space_init(&sphb->iommu_as, &sphb->iommu_root,
1914cca7fad5SAlexey Kardashevskiy sphb->dtbusname);
1915cca7fad5SAlexey Kardashevskiy
19168c46f7ecSGreg Kurz /*
19178c46f7ecSGreg Kurz * As MSI/MSIX interrupts trigger by writing at MSI/MSIX vectors,
19188c46f7ecSGreg Kurz * we need to allocate some memory to catch those writes coming
19198c46f7ecSGreg Kurz * from msi_notify()/msix_notify().
19208c46f7ecSGreg Kurz * As MSIMessage:addr is going to be the same and MSIMessage:data
19218c46f7ecSGreg Kurz * is going to be a VIRQ number, 4 bytes of the MSI MR will only
19228c46f7ecSGreg Kurz * be used.
19238c46f7ecSGreg Kurz *
19248c46f7ecSGreg Kurz * For KVM we want to ensure that this memory is a full page so that
19258c46f7ecSGreg Kurz * our memory slot is of page size granularity.
19268c46f7ecSGreg Kurz */
19278c46f7ecSGreg Kurz if (kvm_enabled()) {
19288e3b0cbbSMarc-André Lureau msi_window_size = qemu_real_host_page_size();
19298c46f7ecSGreg Kurz }
19308c46f7ecSGreg Kurz
1931dba95ebbSGreg Kurz memory_region_init_io(&sphb->msiwindow, OBJECT(sphb), &spapr_msi_ops, spapr,
19328c46f7ecSGreg Kurz "msi", msi_window_size);
19338c46f7ecSGreg Kurz memory_region_add_subregion(&sphb->iommu_root, SPAPR_PCI_MSI_WINDOW,
19348c46f7ecSGreg Kurz &sphb->msiwindow);
19358c46f7ecSGreg Kurz
1936ba7d12ebSYi Liu pci_setup_iommu(bus, &spapr_iommu_ops, sphb);
1937c0907c9eSPaolo Bonzini
19385cc7a967SAlexey Kardashevskiy pci_bus_set_route_irq_fn(bus, spapr_route_intx_pin_to_irq);
19395cc7a967SAlexey Kardashevskiy
1940c0907c9eSPaolo Bonzini QLIST_INSERT_HEAD(&spapr->phbs, sphb, list);
1941c0907c9eSPaolo Bonzini
1942c0907c9eSPaolo Bonzini /* Initialize the LSI table */
1943c0907c9eSPaolo Bonzini for (i = 0; i < PCI_NUM_PINS; i++) {
19444a6891b8SGreg Kurz int irq = SPAPR_IRQ_PCI_LSI + sphb->index * PCI_NUM_PINS + i;
1945c0907c9eSPaolo Bonzini
19462c88b098SCédric Le Goater if (smc->legacy_irq_allocation) {
19474a6891b8SGreg Kurz irq = spapr_irq_findone(spapr, errp);
19484a6891b8SGreg Kurz if (irq < 0) {
19494a6891b8SGreg Kurz error_prepend(errp, "can't allocate LSIs: ");
1950ef28b98dSGreg Kurz /*
1951ef28b98dSGreg Kurz * Older machines will never support PHB hotplug, ie, this is an
1952ef28b98dSGreg Kurz * init only path and QEMU will terminate. No need to rollback.
1953ef28b98dSGreg Kurz */
19544fe75a8cSCédric Le Goater return;
19554fe75a8cSCédric Le Goater }
195682cffa2eSCédric Le Goater }
19574fe75a8cSCédric Le Goater
19584a6891b8SGreg Kurz if (spapr_irq_claim(spapr, irq, true, errp) < 0) {
19594a6891b8SGreg Kurz error_prepend(errp, "can't allocate LSIs: ");
1960ef28b98dSGreg Kurz goto unrealize;
1961c0907c9eSPaolo Bonzini }
1962c0907c9eSPaolo Bonzini
1963c0907c9eSPaolo Bonzini sphb->lsi_table[i].irq = irq;
1964c0907c9eSPaolo Bonzini }
1965da6ccee4SAlexey Kardashevskiy
196662083979SMichael Roth /* allocate connectors for child PCI devices */
19677ef1553dSMarkus Armbruster add_drcs(sphb, phb->bus);
196862083979SMichael Roth
1969ae4de14cSAlexey Kardashevskiy /* DMA setup */
1970ae4de14cSAlexey Kardashevskiy for (i = 0; i < windows_supported; ++i) {
1971ae4de14cSAlexey Kardashevskiy tcet = spapr_tce_new_table(DEVICE(sphb), sphb->dma_liobn[i]);
1972e28c16f6SAlexey Kardashevskiy if (!tcet) {
1973ae4de14cSAlexey Kardashevskiy error_setg(errp, "Creating window#%d failed for %s",
1974ae4de14cSAlexey Kardashevskiy i, sphb->dtbusname);
1975ef28b98dSGreg Kurz goto unrealize;
1976da6ccee4SAlexey Kardashevskiy }
19775c3d70e9SGreg Kurz memory_region_add_subregion(&sphb->iommu_root, 0,
19785c3d70e9SGreg Kurz spapr_tce_get_iommu(tcet));
1979ae4de14cSAlexey Kardashevskiy }
1980b4b6eb77SAlexey Kardashevskiy
1981078eb6b0SGreg Kurz sphb->msi = g_hash_table_new_full(g_int_hash, g_int_equal, g_free,
1982078eb6b0SGreg Kurz spapr_phb_destroy_msi);
1983ef28b98dSGreg Kurz return;
1984ef28b98dSGreg Kurz
1985ef28b98dSGreg Kurz unrealize:
1986b69c3c21SMarkus Armbruster spapr_phb_unrealize(dev);
1987e28c16f6SAlexey Kardashevskiy }
1988e28c16f6SAlexey Kardashevskiy
spapr_phb_children_reset(Object * child,void * opaque)1989e28c16f6SAlexey Kardashevskiy static int spapr_phb_children_reset(Object *child, void *opaque)
1990e28c16f6SAlexey Kardashevskiy {
1991e28c16f6SAlexey Kardashevskiy DeviceState *dev = (DeviceState *) object_dynamic_cast(child, TYPE_DEVICE);
1992e28c16f6SAlexey Kardashevskiy
1993e28c16f6SAlexey Kardashevskiy if (dev) {
19940a336404SPeter Maydell device_cold_reset(dev);
1995e28c16f6SAlexey Kardashevskiy }
1996e28c16f6SAlexey Kardashevskiy
1997e28c16f6SAlexey Kardashevskiy return 0;
1998c0907c9eSPaolo Bonzini }
1999c0907c9eSPaolo Bonzini
spapr_phb_dma_reset(SpaprPhbState * sphb)2000ce2918cbSDavid Gibson void spapr_phb_dma_reset(SpaprPhbState *sphb)
2001c0907c9eSPaolo Bonzini {
2002ae4de14cSAlexey Kardashevskiy int i;
2003ce2918cbSDavid Gibson SpaprTceTable *tcet;
2004ae4de14cSAlexey Kardashevskiy
2005ae4de14cSAlexey Kardashevskiy for (i = 0; i < SPAPR_PCI_DMA_MAX_WINDOWS; ++i) {
2006ae4de14cSAlexey Kardashevskiy tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[i]);
2007acf1b6ddSAlexey Kardashevskiy
2008acf1b6ddSAlexey Kardashevskiy if (tcet && tcet->nb_table) {
2009acf1b6ddSAlexey Kardashevskiy spapr_tce_table_disable(tcet);
2010acf1b6ddSAlexey Kardashevskiy }
2011ae4de14cSAlexey Kardashevskiy }
2012acf1b6ddSAlexey Kardashevskiy
2013acf1b6ddSAlexey Kardashevskiy /* Register default 32bit DMA window */
2014ae4de14cSAlexey Kardashevskiy tcet = spapr_tce_find_by_liobn(sphb->dma_liobn[0]);
2015acf1b6ddSAlexey Kardashevskiy spapr_tce_table_enable(tcet, SPAPR_TCE_PAGE_SHIFT, sphb->dma_win_addr,
2016acf1b6ddSAlexey Kardashevskiy sphb->dma_win_size >> SPAPR_TCE_PAGE_SHIFT);
201731cc81f7SAlexey Kardashevskiy tcet->def_win = true;
2018b3162f22SAlexey Kardashevskiy }
2019b3162f22SAlexey Kardashevskiy
spapr_phb_reset(DeviceState * qdev)2020b3162f22SAlexey Kardashevskiy static void spapr_phb_reset(DeviceState *qdev)
2021b3162f22SAlexey Kardashevskiy {
2022ce2918cbSDavid Gibson SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(qdev);
2023b3162f22SAlexey Kardashevskiy
2024b3162f22SAlexey Kardashevskiy spapr_phb_dma_reset(sphb);
2025acf1b6ddSAlexey Kardashevskiy
2026c0907c9eSPaolo Bonzini /* Reset the IOMMU state */
2027e28c16f6SAlexey Kardashevskiy object_child_foreach(OBJECT(qdev), spapr_phb_children_reset, NULL);
2028fbb4e983SDavid Gibson
2029fbb4e983SDavid Gibson if (spapr_phb_eeh_available(SPAPR_PCI_HOST_BRIDGE(qdev))) {
2030fbb4e983SDavid Gibson spapr_phb_vfio_reset(qdev);
2031fbb4e983SDavid Gibson }
2032ea52074dSGreg Kurz
2033ea52074dSGreg Kurz g_hash_table_remove_all(sphb->msi);
2034c0907c9eSPaolo Bonzini }
2035c0907c9eSPaolo Bonzini
2036c0907c9eSPaolo Bonzini static Property spapr_phb_properties[] = {
2037ce2918cbSDavid Gibson DEFINE_PROP_UINT32("index", SpaprPhbState, index, -1),
2038ce2918cbSDavid Gibson DEFINE_PROP_UINT64("mem_win_size", SpaprPhbState, mem_win_size,
2039357d1e3bSDavid Gibson SPAPR_PCI_MEM32_WIN_SIZE),
2040ce2918cbSDavid Gibson DEFINE_PROP_UINT64("mem64_win_size", SpaprPhbState, mem64_win_size,
2041357d1e3bSDavid Gibson SPAPR_PCI_MEM64_WIN_SIZE),
2042ce2918cbSDavid Gibson DEFINE_PROP_UINT64("io_win_size", SpaprPhbState, io_win_size,
2043c0907c9eSPaolo Bonzini SPAPR_PCI_IO_WIN_SIZE),
2044f93caaacSDavid Gibson /* Default DMA window is 0..1GB */
2045ce2918cbSDavid Gibson DEFINE_PROP_UINT64("dma_win_addr", SpaprPhbState, dma_win_addr, 0),
2046ce2918cbSDavid Gibson DEFINE_PROP_UINT64("dma_win_size", SpaprPhbState, dma_win_size, 0x40000000),
2047ce2918cbSDavid Gibson DEFINE_PROP_UINT64("dma64_win_addr", SpaprPhbState, dma64_win_addr,
2048ae4de14cSAlexey Kardashevskiy 0x800000000000000ULL),
2049ce2918cbSDavid Gibson DEFINE_PROP_BOOL("ddw", SpaprPhbState, ddw_enabled, true),
2050ce2918cbSDavid Gibson DEFINE_PROP_UINT64("pgsz", SpaprPhbState, page_size_mask,
2051d15d4ad6SDavid Gibson (1ULL << 12) | (1ULL << 16)
2052d15d4ad6SDavid Gibson | (1ULL << 21) | (1ULL << 24)),
2053ce2918cbSDavid Gibson DEFINE_PROP_UINT32("numa_node", SpaprPhbState, numa_node, -1),
2054ce2918cbSDavid Gibson DEFINE_PROP_BOOL("pcie-extended-configuration-space", SpaprPhbState,
205582516263SDavid Gibson pcie_ecs, true),
2056a6030d7eSReza Arbab DEFINE_PROP_BOOL("pre-5.1-associativity", SpaprPhbState,
2057a6030d7eSReza Arbab pre_5_1_assoc, false),
2058c0907c9eSPaolo Bonzini DEFINE_PROP_END_OF_LIST(),
2059c0907c9eSPaolo Bonzini };
2060c0907c9eSPaolo Bonzini
20611112cf94SDavid Gibson static const VMStateDescription vmstate_spapr_pci_lsi = {
20621112cf94SDavid Gibson .name = "spapr_pci/lsi",
20631112cf94SDavid Gibson .version_id = 1,
20641112cf94SDavid Gibson .minimum_version_id = 1,
2065078ddbc9SRichard Henderson .fields = (const VMStateField[]) {
2066572ebd08SGreg Kurz VMSTATE_UINT32_EQUAL(irq, SpaprPciLsi, NULL),
20671112cf94SDavid Gibson
20681112cf94SDavid Gibson VMSTATE_END_OF_LIST()
20691112cf94SDavid Gibson },
20701112cf94SDavid Gibson };
20711112cf94SDavid Gibson
20721112cf94SDavid Gibson static const VMStateDescription vmstate_spapr_pci_msi = {
20739a321e92SAlexey Kardashevskiy .name = "spapr_pci/msi",
20741112cf94SDavid Gibson .version_id = 1,
20751112cf94SDavid Gibson .minimum_version_id = 1,
2076078ddbc9SRichard Henderson .fields = (const VMStateField []) {
2077572ebd08SGreg Kurz VMSTATE_UINT32(key, SpaprPciMsiMig),
2078572ebd08SGreg Kurz VMSTATE_UINT32(value.first_irq, SpaprPciMsiMig),
2079572ebd08SGreg Kurz VMSTATE_UINT32(value.num, SpaprPciMsiMig),
20801112cf94SDavid Gibson VMSTATE_END_OF_LIST()
20811112cf94SDavid Gibson },
20821112cf94SDavid Gibson };
20831112cf94SDavid Gibson
spapr_pci_pre_save(void * opaque)208444b1ff31SDr. David Alan Gilbert static int spapr_pci_pre_save(void *opaque)
20859a321e92SAlexey Kardashevskiy {
2086ce2918cbSDavid Gibson SpaprPhbState *sphb = opaque;
2087708414f0SMarkus Armbruster GHashTableIter iter;
2088708414f0SMarkus Armbruster gpointer key, value;
2089708414f0SMarkus Armbruster int i;
20909a321e92SAlexey Kardashevskiy
2091e806b4dbSLaurent Vivier g_free(sphb->msi_devs);
2092e806b4dbSLaurent Vivier sphb->msi_devs = NULL;
2093e806b4dbSLaurent Vivier sphb->msi_devs_num = g_hash_table_size(sphb->msi);
2094e806b4dbSLaurent Vivier if (!sphb->msi_devs_num) {
209544b1ff31SDr. David Alan Gilbert return 0;
2096e806b4dbSLaurent Vivier }
2097572ebd08SGreg Kurz sphb->msi_devs = g_new(SpaprPciMsiMig, sphb->msi_devs_num);
2098e806b4dbSLaurent Vivier
2099e806b4dbSLaurent Vivier g_hash_table_iter_init(&iter, sphb->msi);
2100e806b4dbSLaurent Vivier for (i = 0; g_hash_table_iter_next(&iter, &key, &value); ++i) {
2101e806b4dbSLaurent Vivier sphb->msi_devs[i].key = *(uint32_t *) key;
2102572ebd08SGreg Kurz sphb->msi_devs[i].value = *(SpaprPciMsi *) value;
2103e806b4dbSLaurent Vivier }
210444b1ff31SDr. David Alan Gilbert
210544b1ff31SDr. David Alan Gilbert return 0;
21069a321e92SAlexey Kardashevskiy }
21079a321e92SAlexey Kardashevskiy
spapr_pci_post_save(void * opaque)2108e6ddad1fSJinhao Gao static int spapr_pci_post_save(void *opaque)
2109e6ddad1fSJinhao Gao {
2110e6ddad1fSJinhao Gao SpaprPhbState *sphb = opaque;
2111e6ddad1fSJinhao Gao
2112e6ddad1fSJinhao Gao g_free(sphb->msi_devs);
2113e6ddad1fSJinhao Gao sphb->msi_devs = NULL;
2114e6ddad1fSJinhao Gao sphb->msi_devs_num = 0;
2115e6ddad1fSJinhao Gao return 0;
2116e6ddad1fSJinhao Gao }
2117e6ddad1fSJinhao Gao
spapr_pci_post_load(void * opaque,int version_id)21189a321e92SAlexey Kardashevskiy static int spapr_pci_post_load(void *opaque, int version_id)
21199a321e92SAlexey Kardashevskiy {
2120ce2918cbSDavid Gibson SpaprPhbState *sphb = opaque;
21219a321e92SAlexey Kardashevskiy gpointer key, value;
21229a321e92SAlexey Kardashevskiy int i;
21239a321e92SAlexey Kardashevskiy
21249a321e92SAlexey Kardashevskiy for (i = 0; i < sphb->msi_devs_num; ++i) {
212509d98a24SPhilippe Mathieu-Daudé key = g_memdup2(&sphb->msi_devs[i].key, sizeof(sphb->msi_devs[i].key));
212609d98a24SPhilippe Mathieu-Daudé value = g_memdup2(&sphb->msi_devs[i].value,
21279a321e92SAlexey Kardashevskiy sizeof(sphb->msi_devs[i].value));
21289a321e92SAlexey Kardashevskiy g_hash_table_insert(sphb->msi, key, value);
21299a321e92SAlexey Kardashevskiy }
21309a321e92SAlexey Kardashevskiy g_free(sphb->msi_devs);
21319a321e92SAlexey Kardashevskiy sphb->msi_devs = NULL;
21329a321e92SAlexey Kardashevskiy sphb->msi_devs_num = 0;
21339a321e92SAlexey Kardashevskiy
21349a321e92SAlexey Kardashevskiy return 0;
21359a321e92SAlexey Kardashevskiy }
21369a321e92SAlexey Kardashevskiy
21371112cf94SDavid Gibson static const VMStateDescription vmstate_spapr_pci = {
21381112cf94SDavid Gibson .name = "spapr_pci",
21395a78b821SDavid Gibson .version_id = 2,
21409a321e92SAlexey Kardashevskiy .minimum_version_id = 2,
21419a321e92SAlexey Kardashevskiy .pre_save = spapr_pci_pre_save,
2142e6ddad1fSJinhao Gao .post_save = spapr_pci_post_save,
21439a321e92SAlexey Kardashevskiy .post_load = spapr_pci_post_load,
2144078ddbc9SRichard Henderson .fields = (const VMStateField[]) {
2145ce2918cbSDavid Gibson VMSTATE_UINT64_EQUAL(buid, SpaprPhbState, NULL),
2146ce2918cbSDavid Gibson VMSTATE_STRUCT_ARRAY(lsi_table, SpaprPhbState, PCI_NUM_PINS, 0,
2147572ebd08SGreg Kurz vmstate_spapr_pci_lsi, SpaprPciLsi),
2148ce2918cbSDavid Gibson VMSTATE_INT32(msi_devs_num, SpaprPhbState),
2149ce2918cbSDavid Gibson VMSTATE_STRUCT_VARRAY_ALLOC(msi_devs, SpaprPhbState, msi_devs_num, 0,
2150572ebd08SGreg Kurz vmstate_spapr_pci_msi, SpaprPciMsiMig),
21511112cf94SDavid Gibson VMSTATE_END_OF_LIST()
21521112cf94SDavid Gibson },
21531112cf94SDavid Gibson };
21541112cf94SDavid Gibson
spapr_phb_root_bus_path(PCIHostState * host_bridge,PCIBus * rootbus)2155568f0690SDavid Gibson static const char *spapr_phb_root_bus_path(PCIHostState *host_bridge,
2156568f0690SDavid Gibson PCIBus *rootbus)
2157568f0690SDavid Gibson {
2158ce2918cbSDavid Gibson SpaprPhbState *sphb = SPAPR_PCI_HOST_BRIDGE(host_bridge);
2159568f0690SDavid Gibson
2160568f0690SDavid Gibson return sphb->dtbusname;
2161568f0690SDavid Gibson }
2162568f0690SDavid Gibson
spapr_phb_class_init(ObjectClass * klass,void * data)2163c0907c9eSPaolo Bonzini static void spapr_phb_class_init(ObjectClass *klass, void *data)
2164c0907c9eSPaolo Bonzini {
2165568f0690SDavid Gibson PCIHostBridgeClass *hc = PCI_HOST_BRIDGE_CLASS(klass);
2166c0907c9eSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
21677454c7afSMichael Roth HotplugHandlerClass *hp = HOTPLUG_HANDLER_CLASS(klass);
2168c0907c9eSPaolo Bonzini
2169568f0690SDavid Gibson hc->root_bus_path = spapr_phb_root_bus_path;
2170c6ba42f6SAlexey Kardashevskiy dc->realize = spapr_phb_realize;
2171ef28b98dSGreg Kurz dc->unrealize = spapr_phb_unrealize;
21724f67d30bSMarc-André Lureau device_class_set_props(dc, spapr_phb_properties);
2173*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, spapr_phb_reset);
21741112cf94SDavid Gibson dc->vmsd = &vmstate_spapr_pci;
2175e4f4fb1eSEduardo Habkost /* Supported by TYPE_SPAPR_MACHINE */
2176e4f4fb1eSEduardo Habkost dc->user_creatable = true;
217709aa9a52SAlexey Kardashevskiy set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
21789e4dc0a1SGreg Kurz hp->pre_plug = spapr_pci_pre_plug;
21793340e5c4SDavid Gibson hp->plug = spapr_pci_plug;
218027c1da51SDavid Hildenbrand hp->unplug = spapr_pci_unplug;
21813340e5c4SDavid Gibson hp->unplug_request = spapr_pci_unplug_request;
2182c0907c9eSPaolo Bonzini }
2183c0907c9eSPaolo Bonzini
2184c0907c9eSPaolo Bonzini static const TypeInfo spapr_phb_info = {
2185c0907c9eSPaolo Bonzini .name = TYPE_SPAPR_PCI_HOST_BRIDGE,
2186c0907c9eSPaolo Bonzini .parent = TYPE_PCI_HOST_BRIDGE,
2187ce2918cbSDavid Gibson .instance_size = sizeof(SpaprPhbState),
2188ef28b98dSGreg Kurz .instance_finalize = spapr_phb_finalizefn,
2189c0907c9eSPaolo Bonzini .class_init = spapr_phb_class_init,
21907454c7afSMichael Roth .interfaces = (InterfaceInfo[]) {
21917454c7afSMichael Roth { TYPE_HOTPLUG_HANDLER },
21927454c7afSMichael Roth { }
21937454c7afSMichael Roth }
2194c0907c9eSPaolo Bonzini };
2195c0907c9eSPaolo Bonzini
spapr_phb_pci_enumerate_bridge(PCIBus * bus,PCIDevice * pdev,void * opaque)21961d2d9742SNikunj A Dadhania static void spapr_phb_pci_enumerate_bridge(PCIBus *bus, PCIDevice *pdev,
21971d2d9742SNikunj A Dadhania void *opaque)
21981d2d9742SNikunj A Dadhania {
21991d2d9742SNikunj A Dadhania unsigned int *bus_no = opaque;
22001d2d9742SNikunj A Dadhania PCIBus *sec_bus = NULL;
22011d2d9742SNikunj A Dadhania
22021d2d9742SNikunj A Dadhania if ((pci_default_read_config(pdev, PCI_HEADER_TYPE, 1) !=
22031d2d9742SNikunj A Dadhania PCI_HEADER_TYPE_BRIDGE)) {
22041d2d9742SNikunj A Dadhania return;
22051d2d9742SNikunj A Dadhania }
22061d2d9742SNikunj A Dadhania
22071d2d9742SNikunj A Dadhania (*bus_no)++;
2208d8e81d6eSDavid Hildenbrand pci_default_write_config(pdev, PCI_PRIMARY_BUS, pci_dev_bus_num(pdev), 1);
22091d2d9742SNikunj A Dadhania pci_default_write_config(pdev, PCI_SECONDARY_BUS, *bus_no, 1);
22101d2d9742SNikunj A Dadhania pci_default_write_config(pdev, PCI_SUBORDINATE_BUS, *bus_no, 1);
22111d2d9742SNikunj A Dadhania
22121d2d9742SNikunj A Dadhania sec_bus = pci_bridge_get_sec_bus(PCI_BRIDGE(pdev));
22131d2d9742SNikunj A Dadhania if (!sec_bus) {
22141d2d9742SNikunj A Dadhania return;
22151d2d9742SNikunj A Dadhania }
22161d2d9742SNikunj A Dadhania
22172914fc61SPeter Xu pci_for_each_device_under_bus(sec_bus, spapr_phb_pci_enumerate_bridge,
22182914fc61SPeter Xu bus_no);
22191d2d9742SNikunj A Dadhania pci_default_write_config(pdev, PCI_SUBORDINATE_BUS, *bus_no, 1);
22201d2d9742SNikunj A Dadhania }
22211d2d9742SNikunj A Dadhania
spapr_phb_pci_enumerate(SpaprPhbState * phb)2222ce2918cbSDavid Gibson static void spapr_phb_pci_enumerate(SpaprPhbState *phb)
22231d2d9742SNikunj A Dadhania {
22241d2d9742SNikunj A Dadhania PCIBus *bus = PCI_HOST_BRIDGE(phb)->bus;
22251d2d9742SNikunj A Dadhania unsigned int bus_no = 0;
22261d2d9742SNikunj A Dadhania
22272914fc61SPeter Xu pci_for_each_device_under_bus(bus, spapr_phb_pci_enumerate_bridge,
22281d2d9742SNikunj A Dadhania &bus_no);
22291d2d9742SNikunj A Dadhania
22301d2d9742SNikunj A Dadhania }
22311d2d9742SNikunj A Dadhania
spapr_dt_phb(SpaprMachineState * spapr,SpaprPhbState * phb,uint32_t intc_phandle,void * fdt,int * node_offset)22328cbe71ecSDavid Gibson int spapr_dt_phb(SpaprMachineState *spapr, SpaprPhbState *phb,
22338cbe71ecSDavid Gibson uint32_t intc_phandle, void *fdt, int *node_offset)
2234c0907c9eSPaolo Bonzini {
223562083979SMichael Roth int bus_off, i, j, ret;
2236c0907c9eSPaolo Bonzini uint32_t bus_range[] = { cpu_to_be32(0), cpu_to_be32(0xff) };
2237c0907c9eSPaolo Bonzini struct {
2238c0907c9eSPaolo Bonzini uint32_t hi;
2239c0907c9eSPaolo Bonzini uint64_t child;
2240c0907c9eSPaolo Bonzini uint64_t parent;
2241c0907c9eSPaolo Bonzini uint64_t size;
2242c0907c9eSPaolo Bonzini } QEMU_PACKED ranges[] = {
2243c0907c9eSPaolo Bonzini {
2244c0907c9eSPaolo Bonzini cpu_to_be32(b_ss(1)), cpu_to_be64(0),
2245c0907c9eSPaolo Bonzini cpu_to_be64(phb->io_win_addr),
2246c0907c9eSPaolo Bonzini cpu_to_be64(memory_region_size(&phb->iospace)),
2247c0907c9eSPaolo Bonzini },
2248c0907c9eSPaolo Bonzini {
2249c0907c9eSPaolo Bonzini cpu_to_be32(b_ss(2)), cpu_to_be64(SPAPR_PCI_MEM_WIN_BUS_OFFSET),
2250c0907c9eSPaolo Bonzini cpu_to_be64(phb->mem_win_addr),
2251daa23699SDavid Gibson cpu_to_be64(phb->mem_win_size),
2252b194df47SAlexey Kardashevskiy },
2253b194df47SAlexey Kardashevskiy {
2254daa23699SDavid Gibson cpu_to_be32(b_ss(3)), cpu_to_be64(phb->mem64_win_pciaddr),
2255daa23699SDavid Gibson cpu_to_be64(phb->mem64_win_addr),
2256daa23699SDavid Gibson cpu_to_be64(phb->mem64_win_size),
2257c0907c9eSPaolo Bonzini },
2258c0907c9eSPaolo Bonzini };
2259daa23699SDavid Gibson const unsigned sizeof_ranges =
2260daa23699SDavid Gibson (phb->mem64_win_size ? 3 : 2) * sizeof(ranges[0]);
2261c0907c9eSPaolo Bonzini uint64_t bus_reg[] = { cpu_to_be64(phb->buid), 0 };
2262c0907c9eSPaolo Bonzini uint32_t interrupt_map_mask[] = {
2263c0907c9eSPaolo Bonzini cpu_to_be32(b_ddddd(-1)|b_fff(0)), 0x0, 0x0, cpu_to_be32(-1)};
2264c0907c9eSPaolo Bonzini uint32_t interrupt_map[PCI_SLOT_MAX * PCI_NUM_PINS][7];
2265ae4de14cSAlexey Kardashevskiy uint32_t ddw_applicable[] = {
2266ae4de14cSAlexey Kardashevskiy cpu_to_be32(RTAS_IBM_QUERY_PE_DMA_WINDOW),
2267ae4de14cSAlexey Kardashevskiy cpu_to_be32(RTAS_IBM_CREATE_PE_DMA_WINDOW),
2268ae4de14cSAlexey Kardashevskiy cpu_to_be32(RTAS_IBM_REMOVE_PE_DMA_WINDOW)
2269ae4de14cSAlexey Kardashevskiy };
2270ae4de14cSAlexey Kardashevskiy uint32_t ddw_extensions[] = {
2271c0e765daSAlexey Kardashevskiy cpu_to_be32(2),
2272c0e765daSAlexey Kardashevskiy cpu_to_be32(RTAS_IBM_RESET_PE_DMA_WINDOW),
2273c0e765daSAlexey Kardashevskiy cpu_to_be32(1), /* 1: ibm,query-pe-dma-window 6 outputs, PAPR 2.8 */
2274ae4de14cSAlexey Kardashevskiy };
2275ce2918cbSDavid Gibson SpaprTceTable *tcet;
2276ce2918cbSDavid Gibson SpaprDrc *drc;
2277c0907c9eSPaolo Bonzini
2278c0907c9eSPaolo Bonzini /* Start populating the FDT */
2279c413605bSGreg Kurz _FDT(bus_off = fdt_add_subnode(fdt, 0, phb->dtbusname));
22800a0a66cdSMichael Roth if (node_offset) {
22810a0a66cdSMichael Roth *node_offset = bus_off;
22820a0a66cdSMichael Roth }
2283c0907c9eSPaolo Bonzini
2284c0907c9eSPaolo Bonzini /* Write PHB properties */
2285c0907c9eSPaolo Bonzini _FDT(fdt_setprop_string(fdt, bus_off, "device_type", "pci"));
2286c0907c9eSPaolo Bonzini _FDT(fdt_setprop_string(fdt, bus_off, "compatible", "IBM,Logical_PHB"));
2287c0907c9eSPaolo Bonzini _FDT(fdt_setprop_cell(fdt, bus_off, "#interrupt-cells", 0x1));
2288c0907c9eSPaolo Bonzini _FDT(fdt_setprop(fdt, bus_off, "used-by-rtas", NULL, 0));
2289c0907c9eSPaolo Bonzini _FDT(fdt_setprop(fdt, bus_off, "bus-range", &bus_range, sizeof(bus_range)));
2290b194df47SAlexey Kardashevskiy _FDT(fdt_setprop(fdt, bus_off, "ranges", &ranges, sizeof_ranges));
2291c0907c9eSPaolo Bonzini _FDT(fdt_setprop(fdt, bus_off, "reg", &bus_reg, sizeof(bus_reg)));
2292c0907c9eSPaolo Bonzini _FDT(fdt_setprop_cell(fdt, bus_off, "ibm,pci-config-space-type", 0x1));
22938cbe71ecSDavid Gibson _FDT(fdt_setprop_cell(fdt, bus_off, "ibm,pe-total-#msi",
22948cbe71ecSDavid Gibson spapr_irq_nr_msis(spapr)));
2295c0907c9eSPaolo Bonzini
2296ae4de14cSAlexey Kardashevskiy /* Dynamic DMA window */
2297ae4de14cSAlexey Kardashevskiy if (phb->ddw_enabled) {
2298ae4de14cSAlexey Kardashevskiy _FDT(fdt_setprop(fdt, bus_off, "ibm,ddw-applicable", &ddw_applicable,
2299ae4de14cSAlexey Kardashevskiy sizeof(ddw_applicable)));
2300ae4de14cSAlexey Kardashevskiy _FDT(fdt_setprop(fdt, bus_off, "ibm,ddw-extensions",
2301ae4de14cSAlexey Kardashevskiy &ddw_extensions, sizeof(ddw_extensions)));
2302ae4de14cSAlexey Kardashevskiy }
2303ae4de14cSAlexey Kardashevskiy
23044814401fSAlexey Kardashevskiy /* Advertise NUMA via ibm,associativity */
23054bcfa56cSMichael Roth if (phb->numa_node != -1) {
2306f1aa45ffSDaniel Henrique Barboza spapr_numa_write_associativity_dt(spapr, fdt, bus_off, phb->numa_node);
23074814401fSAlexey Kardashevskiy }
23084814401fSAlexey Kardashevskiy
2309c0907c9eSPaolo Bonzini /* Build the interrupt-map, this must matches what is done
2310e8ec4adfSGreg Kurz * in pci_swizzle_map_irq_fn
2311c0907c9eSPaolo Bonzini */
2312c0907c9eSPaolo Bonzini _FDT(fdt_setprop(fdt, bus_off, "interrupt-map-mask",
2313c0907c9eSPaolo Bonzini &interrupt_map_mask, sizeof(interrupt_map_mask)));
2314c0907c9eSPaolo Bonzini for (i = 0; i < PCI_SLOT_MAX; i++) {
2315c0907c9eSPaolo Bonzini for (j = 0; j < PCI_NUM_PINS; j++) {
2316c0907c9eSPaolo Bonzini uint32_t *irqmap = interrupt_map[i*PCI_NUM_PINS + j];
2317e8ec4adfSGreg Kurz int lsi_num = pci_swizzle(i, j);
2318c0907c9eSPaolo Bonzini
2319c0907c9eSPaolo Bonzini irqmap[0] = cpu_to_be32(b_ddddd(i)|b_fff(0));
2320c0907c9eSPaolo Bonzini irqmap[1] = 0;
2321c0907c9eSPaolo Bonzini irqmap[2] = 0;
2322c0907c9eSPaolo Bonzini irqmap[3] = cpu_to_be32(j+1);
23235c7adcf4SGreg Kurz irqmap[4] = cpu_to_be32(intc_phandle);
23245c7adcf4SGreg Kurz spapr_dt_irq(&irqmap[5], phb->lsi_table[lsi_num].irq, true);
2325c0907c9eSPaolo Bonzini }
2326c0907c9eSPaolo Bonzini }
2327c0907c9eSPaolo Bonzini /* Write interrupt map */
2328c0907c9eSPaolo Bonzini _FDT(fdt_setprop(fdt, bus_off, "interrupt-map", &interrupt_map,
2329c0907c9eSPaolo Bonzini sizeof(interrupt_map)));
2330c0907c9eSPaolo Bonzini
2331ae4de14cSAlexey Kardashevskiy tcet = spapr_tce_find_by_liobn(phb->dma_liobn[0]);
2332da34fed7SThomas Huth if (!tcet) {
2333da34fed7SThomas Huth return -1;
2334da34fed7SThomas Huth }
2335ccf9ff85SAlexey Kardashevskiy spapr_dma_dt(fdt, bus_off, "ibm,dma-window",
2336ccf9ff85SAlexey Kardashevskiy tcet->liobn, tcet->bus_offset,
2337ccf9ff85SAlexey Kardashevskiy tcet->nb_table << tcet->page_shift);
2338c0907c9eSPaolo Bonzini
2339f130928dSMichael Roth drc = spapr_drc_by_id(TYPE_SPAPR_DRC_PHB, phb->index);
2340f130928dSMichael Roth if (drc) {
2341f130928dSMichael Roth uint32_t drc_index = cpu_to_be32(spapr_drc_index(drc));
2342f130928dSMichael Roth
2343f130928dSMichael Roth _FDT(fdt_setprop(fdt, bus_off, "ibm,my-drc-index", &drc_index,
2344f130928dSMichael Roth sizeof(drc_index)));
2345f130928dSMichael Roth }
2346f130928dSMichael Roth
23471d2d9742SNikunj A Dadhania /* Walk the bridges and program the bus numbers*/
23481d2d9742SNikunj A Dadhania spapr_phb_pci_enumerate(phb);
23491d2d9742SNikunj A Dadhania _FDT(fdt_setprop_cell(fdt, bus_off, "qemu,phb-enumerated", 0x1));
23501d2d9742SNikunj A Dadhania
2351466e8831SDavid Gibson /* Walk the bridge and subordinate buses */
2352466e8831SDavid Gibson ret = spapr_dt_pci_bus(phb, PCI_HOST_BRIDGE(phb)->bus, fdt, bus_off);
2353466e8831SDavid Gibson if (ret < 0) {
235462083979SMichael Roth return ret;
235562083979SMichael Roth }
235662083979SMichael Roth
2357c0907c9eSPaolo Bonzini return 0;
2358c0907c9eSPaolo Bonzini }
2359c0907c9eSPaolo Bonzini
spapr_pci_rtas_init(void)2360c0907c9eSPaolo Bonzini void spapr_pci_rtas_init(void)
2361c0907c9eSPaolo Bonzini {
23623a3b8502SAlexey Kardashevskiy spapr_rtas_register(RTAS_READ_PCI_CONFIG, "read-pci-config",
23633a3b8502SAlexey Kardashevskiy rtas_read_pci_config);
23643a3b8502SAlexey Kardashevskiy spapr_rtas_register(RTAS_WRITE_PCI_CONFIG, "write-pci-config",
23653a3b8502SAlexey Kardashevskiy rtas_write_pci_config);
23663a3b8502SAlexey Kardashevskiy spapr_rtas_register(RTAS_IBM_READ_PCI_CONFIG, "ibm,read-pci-config",
23673a3b8502SAlexey Kardashevskiy rtas_ibm_read_pci_config);
23683a3b8502SAlexey Kardashevskiy spapr_rtas_register(RTAS_IBM_WRITE_PCI_CONFIG, "ibm,write-pci-config",
23693a3b8502SAlexey Kardashevskiy rtas_ibm_write_pci_config);
2370226419d6SMichael S. Tsirkin if (msi_nonbroken) {
23713a3b8502SAlexey Kardashevskiy spapr_rtas_register(RTAS_IBM_QUERY_INTERRUPT_SOURCE_NUMBER,
23723a3b8502SAlexey Kardashevskiy "ibm,query-interrupt-source-number",
2373c0907c9eSPaolo Bonzini rtas_ibm_query_interrupt_source_number);
23743a3b8502SAlexey Kardashevskiy spapr_rtas_register(RTAS_IBM_CHANGE_MSI, "ibm,change-msi",
23753a3b8502SAlexey Kardashevskiy rtas_ibm_change_msi);
2376c0907c9eSPaolo Bonzini }
2377ee954280SGavin Shan
2378ee954280SGavin Shan spapr_rtas_register(RTAS_IBM_SET_EEH_OPTION,
2379ee954280SGavin Shan "ibm,set-eeh-option",
2380ee954280SGavin Shan rtas_ibm_set_eeh_option);
2381ee954280SGavin Shan spapr_rtas_register(RTAS_IBM_GET_CONFIG_ADDR_INFO2,
2382ee954280SGavin Shan "ibm,get-config-addr-info2",
2383ee954280SGavin Shan rtas_ibm_get_config_addr_info2);
2384ee954280SGavin Shan spapr_rtas_register(RTAS_IBM_READ_SLOT_RESET_STATE2,
2385ee954280SGavin Shan "ibm,read-slot-reset-state2",
2386ee954280SGavin Shan rtas_ibm_read_slot_reset_state2);
2387ee954280SGavin Shan spapr_rtas_register(RTAS_IBM_SET_SLOT_RESET,
2388ee954280SGavin Shan "ibm,set-slot-reset",
2389ee954280SGavin Shan rtas_ibm_set_slot_reset);
2390ee954280SGavin Shan spapr_rtas_register(RTAS_IBM_CONFIGURE_PE,
2391ee954280SGavin Shan "ibm,configure-pe",
2392ee954280SGavin Shan rtas_ibm_configure_pe);
2393ee954280SGavin Shan spapr_rtas_register(RTAS_IBM_SLOT_ERROR_DETAIL,
2394ee954280SGavin Shan "ibm,slot-error-detail",
2395ee954280SGavin Shan rtas_ibm_slot_error_detail);
2396c0907c9eSPaolo Bonzini }
2397c0907c9eSPaolo Bonzini
spapr_pci_register_types(void)2398c0907c9eSPaolo Bonzini static void spapr_pci_register_types(void)
2399c0907c9eSPaolo Bonzini {
2400c0907c9eSPaolo Bonzini type_register_static(&spapr_phb_info);
2401c0907c9eSPaolo Bonzini }
2402c0907c9eSPaolo Bonzini
type_init(spapr_pci_register_types)2403c0907c9eSPaolo Bonzini type_init(spapr_pci_register_types)
2404eefaccc0SDavid Gibson
2405eefaccc0SDavid Gibson static int spapr_switch_one_vga(DeviceState *dev, void *opaque)
2406eefaccc0SDavid Gibson {
2407eefaccc0SDavid Gibson bool be = *(bool *)opaque;
2408eefaccc0SDavid Gibson
2409eefaccc0SDavid Gibson if (object_dynamic_cast(OBJECT(dev), "VGA")
241097a0530bSGerd Hoffmann || object_dynamic_cast(OBJECT(dev), "secondary-vga")
241197a0530bSGerd Hoffmann || object_dynamic_cast(OBJECT(dev), "bochs-display")
241297a0530bSGerd Hoffmann || object_dynamic_cast(OBJECT(dev), "virtio-vga")) {
24135325cc34SMarkus Armbruster object_property_set_bool(OBJECT(dev), "big-endian-framebuffer", be,
2414eefaccc0SDavid Gibson &error_abort);
2415eefaccc0SDavid Gibson }
2416eefaccc0SDavid Gibson return 0;
2417eefaccc0SDavid Gibson }
2418eefaccc0SDavid Gibson
spapr_pci_switch_vga(SpaprMachineState * spapr,bool big_endian)2419c4c81d7dSGreg Kurz void spapr_pci_switch_vga(SpaprMachineState *spapr, bool big_endian)
2420eefaccc0SDavid Gibson {
2421ce2918cbSDavid Gibson SpaprPhbState *sphb;
2422eefaccc0SDavid Gibson
2423eefaccc0SDavid Gibson /*
2424eefaccc0SDavid Gibson * For backward compatibility with existing guests, we switch
2425eefaccc0SDavid Gibson * the endianness of the VGA controller when changing the guest
2426eefaccc0SDavid Gibson * interrupt mode
2427eefaccc0SDavid Gibson */
2428eefaccc0SDavid Gibson QLIST_FOREACH(sphb, &spapr->phbs, list) {
2429eefaccc0SDavid Gibson BusState *bus = &PCI_HOST_BRIDGE(sphb)->bus->qbus;
2430eefaccc0SDavid Gibson qbus_walk_children(bus, spapr_switch_one_vga, NULL, NULL, NULL,
2431eefaccc0SDavid Gibson &big_endian);
2432eefaccc0SDavid Gibson }
2433eefaccc0SDavid Gibson }
2434