16b8a0537SNicholas Piggin #include "qemu/osdep.h"
26b8a0537SNicholas Piggin #include "qemu/cutils.h"
36b8a0537SNicholas Piggin #include "exec/exec-all.h"
46b8a0537SNicholas Piggin #include "helper_regs.h"
56b8a0537SNicholas Piggin #include "hw/ppc/ppc.h"
66b8a0537SNicholas Piggin #include "hw/ppc/spapr.h"
76b8a0537SNicholas Piggin #include "hw/ppc/spapr_cpu_core.h"
86b8a0537SNicholas Piggin #include "hw/ppc/spapr_nested.h"
9c2813a35SHarsh Prateek Bora #include "mmu-book3s-v3.h"
1071c33ef0SHarsh Prateek Bora #include "cpu-models.h"
11c6664be0SHarsh Prateek Bora #include "qemu/log.h"
126b8a0537SNicholas Piggin
spapr_nested_reset(SpaprMachineState * spapr)136026fdbdSHarsh Prateek Bora void spapr_nested_reset(SpaprMachineState *spapr)
146026fdbdSHarsh Prateek Bora {
156026fdbdSHarsh Prateek Bora if (spapr_get_cap(spapr, SPAPR_CAP_NESTED_KVM_HV)) {
166026fdbdSHarsh Prateek Bora spapr_unregister_nested_hv();
176026fdbdSHarsh Prateek Bora spapr_register_nested_hv();
18e1617b84SHarsh Prateek Bora } else if (spapr_get_cap(spapr, SPAPR_CAP_NESTED_PAPR)) {
19e1617b84SHarsh Prateek Bora spapr->nested.capabilities_set = false;
20e1617b84SHarsh Prateek Bora spapr_unregister_nested_papr();
21e1617b84SHarsh Prateek Bora spapr_register_nested_papr();
22e1617b84SHarsh Prateek Bora spapr_nested_gsb_init();
2321a8d22fSHarsh Prateek Bora } else {
2421a8d22fSHarsh Prateek Bora spapr->nested.api = 0;
256026fdbdSHarsh Prateek Bora }
266026fdbdSHarsh Prateek Bora }
276026fdbdSHarsh Prateek Bora
spapr_nested_api(SpaprMachineState * spapr)2821a8d22fSHarsh Prateek Bora uint8_t spapr_nested_api(SpaprMachineState *spapr)
2921a8d22fSHarsh Prateek Bora {
3021a8d22fSHarsh Prateek Bora return spapr->nested.api;
3121a8d22fSHarsh Prateek Bora }
3221a8d22fSHarsh Prateek Bora
336b8a0537SNicholas Piggin #ifdef CONFIG_TCG
34c2813a35SHarsh Prateek Bora
spapr_get_pate_nested_hv(SpaprMachineState * spapr,PowerPCCPU * cpu,target_ulong lpid,ppc_v3_pate_t * entry)35c2813a35SHarsh Prateek Bora bool spapr_get_pate_nested_hv(SpaprMachineState *spapr, PowerPCCPU *cpu,
36c2813a35SHarsh Prateek Bora target_ulong lpid, ppc_v3_pate_t *entry)
37c2813a35SHarsh Prateek Bora {
38c2813a35SHarsh Prateek Bora uint64_t patb, pats;
39c2813a35SHarsh Prateek Bora
40c2813a35SHarsh Prateek Bora assert(lpid != 0);
41c2813a35SHarsh Prateek Bora
421331d0acSHarsh Prateek Bora patb = spapr->nested.ptcr & PTCR_PATB;
431331d0acSHarsh Prateek Bora pats = spapr->nested.ptcr & PTCR_PATS;
44c2813a35SHarsh Prateek Bora
45c2813a35SHarsh Prateek Bora /* Check if partition table is properly aligned */
46c2813a35SHarsh Prateek Bora if (patb & MAKE_64BIT_MASK(0, pats + 12)) {
47c2813a35SHarsh Prateek Bora return false;
48c2813a35SHarsh Prateek Bora }
49c2813a35SHarsh Prateek Bora
50c2813a35SHarsh Prateek Bora /* Calculate number of entries */
51c2813a35SHarsh Prateek Bora pats = 1ull << (pats + 12 - 4);
52c2813a35SHarsh Prateek Bora if (pats <= lpid) {
53c2813a35SHarsh Prateek Bora return false;
54c2813a35SHarsh Prateek Bora }
55c2813a35SHarsh Prateek Bora
56c2813a35SHarsh Prateek Bora /* Grab entry */
57c2813a35SHarsh Prateek Bora patb += 16 * lpid;
58c2813a35SHarsh Prateek Bora entry->dw0 = ldq_phys(CPU(cpu)->as, patb);
59c2813a35SHarsh Prateek Bora entry->dw1 = ldq_phys(CPU(cpu)->as, patb + 8);
60c2813a35SHarsh Prateek Bora return true;
61c2813a35SHarsh Prateek Bora }
62c2813a35SHarsh Prateek Bora
6398823ce0SHarsh Prateek Bora static
spapr_get_nested_guest(SpaprMachineState * spapr,target_ulong guestid)6498823ce0SHarsh Prateek Bora SpaprMachineStateNestedGuest *spapr_get_nested_guest(SpaprMachineState *spapr,
6598823ce0SHarsh Prateek Bora target_ulong guestid)
6698823ce0SHarsh Prateek Bora {
6798823ce0SHarsh Prateek Bora SpaprMachineStateNestedGuest *guest;
6898823ce0SHarsh Prateek Bora
6998823ce0SHarsh Prateek Bora guest = g_hash_table_lookup(spapr->nested.guests, GINT_TO_POINTER(guestid));
7098823ce0SHarsh Prateek Bora return guest;
7198823ce0SHarsh Prateek Bora }
7298823ce0SHarsh Prateek Bora
spapr_get_pate_nested_papr(SpaprMachineState * spapr,PowerPCCPU * cpu,target_ulong lpid,ppc_v3_pate_t * entry)7398823ce0SHarsh Prateek Bora bool spapr_get_pate_nested_papr(SpaprMachineState *spapr, PowerPCCPU *cpu,
7498823ce0SHarsh Prateek Bora target_ulong lpid, ppc_v3_pate_t *entry)
7598823ce0SHarsh Prateek Bora {
7698823ce0SHarsh Prateek Bora SpaprMachineStateNestedGuest *guest;
7798823ce0SHarsh Prateek Bora assert(lpid != 0);
7898823ce0SHarsh Prateek Bora guest = spapr_get_nested_guest(spapr, lpid);
7998823ce0SHarsh Prateek Bora if (!guest) {
8098823ce0SHarsh Prateek Bora return false;
8198823ce0SHarsh Prateek Bora }
8298823ce0SHarsh Prateek Bora
8398823ce0SHarsh Prateek Bora entry->dw0 = guest->parttbl[0];
8498823ce0SHarsh Prateek Bora entry->dw1 = guest->parttbl[1];
8598823ce0SHarsh Prateek Bora return true;
8698823ce0SHarsh Prateek Bora }
8798823ce0SHarsh Prateek Bora
886b8a0537SNicholas Piggin #define PRTS_MASK 0x1f
896b8a0537SNicholas Piggin
h_set_ptbl(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)906b8a0537SNicholas Piggin static target_ulong h_set_ptbl(PowerPCCPU *cpu,
916b8a0537SNicholas Piggin SpaprMachineState *spapr,
926b8a0537SNicholas Piggin target_ulong opcode,
936b8a0537SNicholas Piggin target_ulong *args)
946b8a0537SNicholas Piggin {
956b8a0537SNicholas Piggin target_ulong ptcr = args[0];
966b8a0537SNicholas Piggin
976b8a0537SNicholas Piggin if (!spapr_get_cap(spapr, SPAPR_CAP_NESTED_KVM_HV)) {
986b8a0537SNicholas Piggin return H_FUNCTION;
996b8a0537SNicholas Piggin }
1006b8a0537SNicholas Piggin
1016b8a0537SNicholas Piggin if ((ptcr & PRTS_MASK) + 12 - 4 > 12) {
1026b8a0537SNicholas Piggin return H_PARAMETER;
1036b8a0537SNicholas Piggin }
1046b8a0537SNicholas Piggin
1051331d0acSHarsh Prateek Bora spapr->nested.ptcr = ptcr; /* Save new partition table */
1066b8a0537SNicholas Piggin
1076b8a0537SNicholas Piggin return H_SUCCESS;
1086b8a0537SNicholas Piggin }
1096b8a0537SNicholas Piggin
h_tlb_invalidate(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)1106b8a0537SNicholas Piggin static target_ulong h_tlb_invalidate(PowerPCCPU *cpu,
1116b8a0537SNicholas Piggin SpaprMachineState *spapr,
1126b8a0537SNicholas Piggin target_ulong opcode,
1136b8a0537SNicholas Piggin target_ulong *args)
1146b8a0537SNicholas Piggin {
1156b8a0537SNicholas Piggin /*
1166b8a0537SNicholas Piggin * The spapr virtual hypervisor nested HV implementation retains no L2
1176b8a0537SNicholas Piggin * translation state except for TLB. And the TLB is always invalidated
1186b8a0537SNicholas Piggin * across L1<->L2 transitions, so nothing is required here.
1196b8a0537SNicholas Piggin */
1206b8a0537SNicholas Piggin
1216b8a0537SNicholas Piggin return H_SUCCESS;
1226b8a0537SNicholas Piggin }
1236b8a0537SNicholas Piggin
h_copy_tofrom_guest(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)1246b8a0537SNicholas Piggin static target_ulong h_copy_tofrom_guest(PowerPCCPU *cpu,
1256b8a0537SNicholas Piggin SpaprMachineState *spapr,
1266b8a0537SNicholas Piggin target_ulong opcode,
1276b8a0537SNicholas Piggin target_ulong *args)
1286b8a0537SNicholas Piggin {
1296b8a0537SNicholas Piggin /*
1306b8a0537SNicholas Piggin * This HCALL is not required, L1 KVM will take a slow path and walk the
1316b8a0537SNicholas Piggin * page tables manually to do the data copy.
1326b8a0537SNicholas Piggin */
1336b8a0537SNicholas Piggin return H_FUNCTION;
1346b8a0537SNicholas Piggin }
1356b8a0537SNicholas Piggin
nested_save_state(struct nested_ppc_state * save,PowerPCCPU * cpu)1366b8a0537SNicholas Piggin static void nested_save_state(struct nested_ppc_state *save, PowerPCCPU *cpu)
1376b8a0537SNicholas Piggin {
1386b8a0537SNicholas Piggin CPUPPCState *env = &cpu->env;
139bb23bcceSHarsh Prateek Bora SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
1406b8a0537SNicholas Piggin
1416b8a0537SNicholas Piggin memcpy(save->gpr, env->gpr, sizeof(save->gpr));
1426b8a0537SNicholas Piggin
1436b8a0537SNicholas Piggin save->lr = env->lr;
1446b8a0537SNicholas Piggin save->ctr = env->ctr;
1456b8a0537SNicholas Piggin save->cfar = env->cfar;
1466b8a0537SNicholas Piggin save->msr = env->msr;
1476b8a0537SNicholas Piggin save->nip = env->nip;
1486b8a0537SNicholas Piggin
1496b8a0537SNicholas Piggin save->cr = ppc_get_cr(env);
1506b8a0537SNicholas Piggin save->xer = cpu_read_xer(env);
1516b8a0537SNicholas Piggin
1526b8a0537SNicholas Piggin save->lpcr = env->spr[SPR_LPCR];
1536b8a0537SNicholas Piggin save->lpidr = env->spr[SPR_LPIDR];
1546b8a0537SNicholas Piggin save->pcr = env->spr[SPR_PCR];
1556b8a0537SNicholas Piggin save->dpdes = env->spr[SPR_DPDES];
1566b8a0537SNicholas Piggin save->hfscr = env->spr[SPR_HFSCR];
1576b8a0537SNicholas Piggin save->srr0 = env->spr[SPR_SRR0];
1586b8a0537SNicholas Piggin save->srr1 = env->spr[SPR_SRR1];
1596b8a0537SNicholas Piggin save->sprg0 = env->spr[SPR_SPRG0];
1606b8a0537SNicholas Piggin save->sprg1 = env->spr[SPR_SPRG1];
1616b8a0537SNicholas Piggin save->sprg2 = env->spr[SPR_SPRG2];
1626b8a0537SNicholas Piggin save->sprg3 = env->spr[SPR_SPRG3];
1636b8a0537SNicholas Piggin save->pidr = env->spr[SPR_BOOKS_PID];
1646b8a0537SNicholas Piggin save->ppr = env->spr[SPR_PPR];
1656b8a0537SNicholas Piggin
166bb23bcceSHarsh Prateek Bora if (spapr_nested_api(spapr) == NESTED_API_PAPR) {
167bb23bcceSHarsh Prateek Bora save->amor = env->spr[SPR_AMOR];
168bb23bcceSHarsh Prateek Bora save->dawr0 = env->spr[SPR_DAWR0];
169bb23bcceSHarsh Prateek Bora save->dawrx0 = env->spr[SPR_DAWRX0];
170bb23bcceSHarsh Prateek Bora save->ciabr = env->spr[SPR_CIABR];
171bb23bcceSHarsh Prateek Bora save->purr = env->spr[SPR_PURR];
172bb23bcceSHarsh Prateek Bora save->spurr = env->spr[SPR_SPURR];
173bb23bcceSHarsh Prateek Bora save->ic = env->spr[SPR_IC];
174bb23bcceSHarsh Prateek Bora save->vtb = env->spr[SPR_VTB];
175bb23bcceSHarsh Prateek Bora save->hdar = env->spr[SPR_HDAR];
176bb23bcceSHarsh Prateek Bora save->hdsisr = env->spr[SPR_HDSISR];
177bb23bcceSHarsh Prateek Bora save->heir = env->spr[SPR_HEIR];
178bb23bcceSHarsh Prateek Bora save->asdr = env->spr[SPR_ASDR];
179bb23bcceSHarsh Prateek Bora save->dawr1 = env->spr[SPR_DAWR1];
180bb23bcceSHarsh Prateek Bora save->dawrx1 = env->spr[SPR_DAWRX1];
181bb23bcceSHarsh Prateek Bora save->dexcr = env->spr[SPR_DEXCR];
182bb23bcceSHarsh Prateek Bora save->hdexcr = env->spr[SPR_HDEXCR];
183bb23bcceSHarsh Prateek Bora save->hashkeyr = env->spr[SPR_HASHKEYR];
184bb23bcceSHarsh Prateek Bora save->hashpkeyr = env->spr[SPR_HASHPKEYR];
185bb23bcceSHarsh Prateek Bora memcpy(save->vsr, env->vsr, sizeof(save->vsr));
186bb23bcceSHarsh Prateek Bora save->ebbhr = env->spr[SPR_EBBHR];
187bb23bcceSHarsh Prateek Bora save->tar = env->spr[SPR_TAR];
188bb23bcceSHarsh Prateek Bora save->ebbrr = env->spr[SPR_EBBRR];
189bb23bcceSHarsh Prateek Bora save->bescr = env->spr[SPR_BESCR];
190bb23bcceSHarsh Prateek Bora save->iamr = env->spr[SPR_IAMR];
191bb23bcceSHarsh Prateek Bora save->amr = env->spr[SPR_AMR];
192bb23bcceSHarsh Prateek Bora save->uamor = env->spr[SPR_UAMOR];
193bb23bcceSHarsh Prateek Bora save->dscr = env->spr[SPR_DSCR];
194bb23bcceSHarsh Prateek Bora save->fscr = env->spr[SPR_FSCR];
195bb23bcceSHarsh Prateek Bora save->pspb = env->spr[SPR_PSPB];
196bb23bcceSHarsh Prateek Bora save->ctrl = env->spr[SPR_CTRL];
197bb23bcceSHarsh Prateek Bora save->vrsave = env->spr[SPR_VRSAVE];
198bb23bcceSHarsh Prateek Bora save->dar = env->spr[SPR_DAR];
199bb23bcceSHarsh Prateek Bora save->dsisr = env->spr[SPR_DSISR];
200bb23bcceSHarsh Prateek Bora save->pmc1 = env->spr[SPR_POWER_PMC1];
201bb23bcceSHarsh Prateek Bora save->pmc2 = env->spr[SPR_POWER_PMC2];
202bb23bcceSHarsh Prateek Bora save->pmc3 = env->spr[SPR_POWER_PMC3];
203bb23bcceSHarsh Prateek Bora save->pmc4 = env->spr[SPR_POWER_PMC4];
204bb23bcceSHarsh Prateek Bora save->pmc5 = env->spr[SPR_POWER_PMC5];
205bb23bcceSHarsh Prateek Bora save->pmc6 = env->spr[SPR_POWER_PMC6];
206bb23bcceSHarsh Prateek Bora save->mmcr0 = env->spr[SPR_POWER_MMCR0];
207bb23bcceSHarsh Prateek Bora save->mmcr1 = env->spr[SPR_POWER_MMCR1];
208bb23bcceSHarsh Prateek Bora save->mmcr2 = env->spr[SPR_POWER_MMCR2];
209bb23bcceSHarsh Prateek Bora save->mmcra = env->spr[SPR_POWER_MMCRA];
210bb23bcceSHarsh Prateek Bora save->sdar = env->spr[SPR_POWER_SDAR];
211bb23bcceSHarsh Prateek Bora save->siar = env->spr[SPR_POWER_SIAR];
212bb23bcceSHarsh Prateek Bora save->sier = env->spr[SPR_POWER_SIER];
213bb23bcceSHarsh Prateek Bora save->vscr = ppc_get_vscr(env);
214bb23bcceSHarsh Prateek Bora save->fpscr = env->fpscr;
21549771107SHarsh Prateek Bora } else if (spapr_nested_api(spapr) == NESTED_API_KVM_HV) {
21649771107SHarsh Prateek Bora save->tb_offset = env->tb_env->tb_offset;
21749771107SHarsh Prateek Bora }
218bb23bcceSHarsh Prateek Bora }
219bb23bcceSHarsh Prateek Bora
nested_post_load_state(CPUPPCState * env,CPUState * cs)22049771107SHarsh Prateek Bora static void nested_post_load_state(CPUPPCState *env, CPUState *cs)
22149771107SHarsh Prateek Bora {
22249771107SHarsh Prateek Bora /*
22349771107SHarsh Prateek Bora * compute hflags and possible interrupts.
22449771107SHarsh Prateek Bora */
22549771107SHarsh Prateek Bora hreg_compute_hflags(env);
22649771107SHarsh Prateek Bora ppc_maybe_interrupt(env);
22749771107SHarsh Prateek Bora /*
22849771107SHarsh Prateek Bora * Nested HV does not tag TLB entries between L1 and L2, so must
22949771107SHarsh Prateek Bora * flush on transition.
23049771107SHarsh Prateek Bora */
23149771107SHarsh Prateek Bora tlb_flush(cs);
23249771107SHarsh Prateek Bora env->reserve_addr = -1; /* Reset the reservation */
2336b8a0537SNicholas Piggin }
2346b8a0537SNicholas Piggin
nested_load_state(PowerPCCPU * cpu,struct nested_ppc_state * load)2356b8a0537SNicholas Piggin static void nested_load_state(PowerPCCPU *cpu, struct nested_ppc_state *load)
2366b8a0537SNicholas Piggin {
2376b8a0537SNicholas Piggin CPUPPCState *env = &cpu->env;
238bb23bcceSHarsh Prateek Bora SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
2396b8a0537SNicholas Piggin
2406b8a0537SNicholas Piggin memcpy(env->gpr, load->gpr, sizeof(env->gpr));
2416b8a0537SNicholas Piggin
2426b8a0537SNicholas Piggin env->lr = load->lr;
2436b8a0537SNicholas Piggin env->ctr = load->ctr;
2446b8a0537SNicholas Piggin env->cfar = load->cfar;
2456b8a0537SNicholas Piggin env->msr = load->msr;
2466b8a0537SNicholas Piggin env->nip = load->nip;
2476b8a0537SNicholas Piggin
2486b8a0537SNicholas Piggin ppc_set_cr(env, load->cr);
2496b8a0537SNicholas Piggin cpu_write_xer(env, load->xer);
2506b8a0537SNicholas Piggin
2516b8a0537SNicholas Piggin env->spr[SPR_LPCR] = load->lpcr;
2526b8a0537SNicholas Piggin env->spr[SPR_LPIDR] = load->lpidr;
2536b8a0537SNicholas Piggin env->spr[SPR_PCR] = load->pcr;
2546b8a0537SNicholas Piggin env->spr[SPR_DPDES] = load->dpdes;
2556b8a0537SNicholas Piggin env->spr[SPR_HFSCR] = load->hfscr;
2566b8a0537SNicholas Piggin env->spr[SPR_SRR0] = load->srr0;
2576b8a0537SNicholas Piggin env->spr[SPR_SRR1] = load->srr1;
2586b8a0537SNicholas Piggin env->spr[SPR_SPRG0] = load->sprg0;
2596b8a0537SNicholas Piggin env->spr[SPR_SPRG1] = load->sprg1;
2606b8a0537SNicholas Piggin env->spr[SPR_SPRG2] = load->sprg2;
2616b8a0537SNicholas Piggin env->spr[SPR_SPRG3] = load->sprg3;
2626b8a0537SNicholas Piggin env->spr[SPR_BOOKS_PID] = load->pidr;
2636b8a0537SNicholas Piggin env->spr[SPR_PPR] = load->ppr;
2646b8a0537SNicholas Piggin
265bb23bcceSHarsh Prateek Bora if (spapr_nested_api(spapr) == NESTED_API_PAPR) {
266bb23bcceSHarsh Prateek Bora env->spr[SPR_AMOR] = load->amor;
267bb23bcceSHarsh Prateek Bora env->spr[SPR_DAWR0] = load->dawr0;
268bb23bcceSHarsh Prateek Bora env->spr[SPR_DAWRX0] = load->dawrx0;
269bb23bcceSHarsh Prateek Bora env->spr[SPR_CIABR] = load->ciabr;
270bb23bcceSHarsh Prateek Bora env->spr[SPR_PURR] = load->purr;
271bb23bcceSHarsh Prateek Bora env->spr[SPR_SPURR] = load->purr;
272bb23bcceSHarsh Prateek Bora env->spr[SPR_IC] = load->ic;
273bb23bcceSHarsh Prateek Bora env->spr[SPR_VTB] = load->vtb;
274bb23bcceSHarsh Prateek Bora env->spr[SPR_HDAR] = load->hdar;
275bb23bcceSHarsh Prateek Bora env->spr[SPR_HDSISR] = load->hdsisr;
276bb23bcceSHarsh Prateek Bora env->spr[SPR_HEIR] = load->heir;
277bb23bcceSHarsh Prateek Bora env->spr[SPR_ASDR] = load->asdr;
278bb23bcceSHarsh Prateek Bora env->spr[SPR_DAWR1] = load->dawr1;
279bb23bcceSHarsh Prateek Bora env->spr[SPR_DAWRX1] = load->dawrx1;
280bb23bcceSHarsh Prateek Bora env->spr[SPR_DEXCR] = load->dexcr;
281bb23bcceSHarsh Prateek Bora env->spr[SPR_HDEXCR] = load->hdexcr;
282bb23bcceSHarsh Prateek Bora env->spr[SPR_HASHKEYR] = load->hashkeyr;
283bb23bcceSHarsh Prateek Bora env->spr[SPR_HASHPKEYR] = load->hashpkeyr;
284bb23bcceSHarsh Prateek Bora memcpy(env->vsr, load->vsr, sizeof(env->vsr));
285bb23bcceSHarsh Prateek Bora env->spr[SPR_EBBHR] = load->ebbhr;
286bb23bcceSHarsh Prateek Bora env->spr[SPR_TAR] = load->tar;
287bb23bcceSHarsh Prateek Bora env->spr[SPR_EBBRR] = load->ebbrr;
288bb23bcceSHarsh Prateek Bora env->spr[SPR_BESCR] = load->bescr;
289bb23bcceSHarsh Prateek Bora env->spr[SPR_IAMR] = load->iamr;
290bb23bcceSHarsh Prateek Bora env->spr[SPR_AMR] = load->amr;
291bb23bcceSHarsh Prateek Bora env->spr[SPR_UAMOR] = load->uamor;
292bb23bcceSHarsh Prateek Bora env->spr[SPR_DSCR] = load->dscr;
293bb23bcceSHarsh Prateek Bora env->spr[SPR_FSCR] = load->fscr;
294bb23bcceSHarsh Prateek Bora env->spr[SPR_PSPB] = load->pspb;
295bb23bcceSHarsh Prateek Bora env->spr[SPR_CTRL] = load->ctrl;
296bb23bcceSHarsh Prateek Bora env->spr[SPR_VRSAVE] = load->vrsave;
297bb23bcceSHarsh Prateek Bora env->spr[SPR_DAR] = load->dar;
298bb23bcceSHarsh Prateek Bora env->spr[SPR_DSISR] = load->dsisr;
299bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_PMC1] = load->pmc1;
300bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_PMC2] = load->pmc2;
301bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_PMC3] = load->pmc3;
302bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_PMC4] = load->pmc4;
303bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_PMC5] = load->pmc5;
304bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_PMC6] = load->pmc6;
305bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_MMCR0] = load->mmcr0;
306bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_MMCR1] = load->mmcr1;
307bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_MMCR2] = load->mmcr2;
308bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_MMCRA] = load->mmcra;
309bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_SDAR] = load->sdar;
310bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_SIAR] = load->siar;
311bb23bcceSHarsh Prateek Bora env->spr[SPR_POWER_SIER] = load->sier;
312bb23bcceSHarsh Prateek Bora ppc_store_vscr(env, load->vscr);
313bb23bcceSHarsh Prateek Bora ppc_store_fpscr(env, load->fpscr);
31449771107SHarsh Prateek Bora } else if (spapr_nested_api(spapr) == NESTED_API_KVM_HV) {
3156b8a0537SNicholas Piggin env->tb_env->tb_offset = load->tb_offset;
31649771107SHarsh Prateek Bora }
3176b8a0537SNicholas Piggin }
3186b8a0537SNicholas Piggin
3196b8a0537SNicholas Piggin /*
3206b8a0537SNicholas Piggin * When this handler returns, the environment is switched to the L2 guest
3216b8a0537SNicholas Piggin * and TCG begins running that. spapr_exit_nested() performs the switch from
3226b8a0537SNicholas Piggin * L2 back to L1 and returns from the H_ENTER_NESTED hcall.
3236b8a0537SNicholas Piggin */
h_enter_nested(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)3246b8a0537SNicholas Piggin static target_ulong h_enter_nested(PowerPCCPU *cpu,
3256b8a0537SNicholas Piggin SpaprMachineState *spapr,
3266b8a0537SNicholas Piggin target_ulong opcode,
3276b8a0537SNicholas Piggin target_ulong *args)
3286b8a0537SNicholas Piggin {
3296b8a0537SNicholas Piggin PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
3306b8a0537SNicholas Piggin CPUPPCState *env = &cpu->env;
33149771107SHarsh Prateek Bora CPUState *cs = CPU(cpu);
3326b8a0537SNicholas Piggin SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
3336b8a0537SNicholas Piggin struct nested_ppc_state l2_state;
3346b8a0537SNicholas Piggin target_ulong hv_ptr = args[0];
3356b8a0537SNicholas Piggin target_ulong regs_ptr = args[1];
3366b8a0537SNicholas Piggin target_ulong hdec, now = cpu_ppc_load_tbl(env);
3376b8a0537SNicholas Piggin target_ulong lpcr, lpcr_mask;
3386b8a0537SNicholas Piggin struct kvmppc_hv_guest_state *hvstate;
3396b8a0537SNicholas Piggin struct kvmppc_hv_guest_state hv_state;
3406b8a0537SNicholas Piggin struct kvmppc_pt_regs *regs;
3416b8a0537SNicholas Piggin hwaddr len;
3426b8a0537SNicholas Piggin
3431331d0acSHarsh Prateek Bora if (spapr->nested.ptcr == 0) {
3446b8a0537SNicholas Piggin return H_NOT_AVAILABLE;
3456b8a0537SNicholas Piggin }
3466b8a0537SNicholas Piggin
3476b8a0537SNicholas Piggin len = sizeof(*hvstate);
3486b8a0537SNicholas Piggin hvstate = address_space_map(CPU(cpu)->as, hv_ptr, &len, false,
3496b8a0537SNicholas Piggin MEMTXATTRS_UNSPECIFIED);
3506b8a0537SNicholas Piggin if (len != sizeof(*hvstate)) {
3516b8a0537SNicholas Piggin address_space_unmap(CPU(cpu)->as, hvstate, len, 0, false);
3526b8a0537SNicholas Piggin return H_PARAMETER;
3536b8a0537SNicholas Piggin }
3546b8a0537SNicholas Piggin
3556b8a0537SNicholas Piggin memcpy(&hv_state, hvstate, len);
3566b8a0537SNicholas Piggin
3576b8a0537SNicholas Piggin address_space_unmap(CPU(cpu)->as, hvstate, len, len, false);
3586b8a0537SNicholas Piggin
3596b8a0537SNicholas Piggin /*
3606b8a0537SNicholas Piggin * We accept versions 1 and 2. Version 2 fields are unused because TCG
3616b8a0537SNicholas Piggin * does not implement DAWR*.
3626b8a0537SNicholas Piggin */
3636b8a0537SNicholas Piggin if (hv_state.version > HV_GUEST_STATE_VERSION) {
3646b8a0537SNicholas Piggin return H_PARAMETER;
3656b8a0537SNicholas Piggin }
3666b8a0537SNicholas Piggin
3676b8a0537SNicholas Piggin if (hv_state.lpid == 0) {
3686b8a0537SNicholas Piggin return H_PARAMETER;
3696b8a0537SNicholas Piggin }
3706b8a0537SNicholas Piggin
3716b8a0537SNicholas Piggin spapr_cpu->nested_host_state = g_try_new(struct nested_ppc_state, 1);
3726b8a0537SNicholas Piggin if (!spapr_cpu->nested_host_state) {
3736b8a0537SNicholas Piggin return H_NO_MEM;
3746b8a0537SNicholas Piggin }
3756b8a0537SNicholas Piggin
3766b8a0537SNicholas Piggin assert(env->spr[SPR_LPIDR] == 0);
3776b8a0537SNicholas Piggin assert(env->spr[SPR_DPDES] == 0);
3786b8a0537SNicholas Piggin nested_save_state(spapr_cpu->nested_host_state, cpu);
3796b8a0537SNicholas Piggin
3806b8a0537SNicholas Piggin len = sizeof(*regs);
3816b8a0537SNicholas Piggin regs = address_space_map(CPU(cpu)->as, regs_ptr, &len, false,
3826b8a0537SNicholas Piggin MEMTXATTRS_UNSPECIFIED);
3836b8a0537SNicholas Piggin if (!regs || len != sizeof(*regs)) {
3846b8a0537SNicholas Piggin address_space_unmap(CPU(cpu)->as, regs, len, 0, false);
3856b8a0537SNicholas Piggin g_free(spapr_cpu->nested_host_state);
3866b8a0537SNicholas Piggin return H_P2;
3876b8a0537SNicholas Piggin }
3886b8a0537SNicholas Piggin
3896b8a0537SNicholas Piggin len = sizeof(l2_state.gpr);
3906b8a0537SNicholas Piggin assert(len == sizeof(regs->gpr));
3916b8a0537SNicholas Piggin memcpy(l2_state.gpr, regs->gpr, len);
3926b8a0537SNicholas Piggin
3936b8a0537SNicholas Piggin l2_state.lr = regs->link;
3946b8a0537SNicholas Piggin l2_state.ctr = regs->ctr;
3956b8a0537SNicholas Piggin l2_state.xer = regs->xer;
3966b8a0537SNicholas Piggin l2_state.cr = regs->ccr;
3976b8a0537SNicholas Piggin l2_state.msr = regs->msr;
3986b8a0537SNicholas Piggin l2_state.nip = regs->nip;
3996b8a0537SNicholas Piggin
4006b8a0537SNicholas Piggin address_space_unmap(CPU(cpu)->as, regs, len, len, false);
4016b8a0537SNicholas Piggin
4026b8a0537SNicholas Piggin l2_state.cfar = hv_state.cfar;
4036b8a0537SNicholas Piggin l2_state.lpidr = hv_state.lpid;
4046b8a0537SNicholas Piggin
4056b8a0537SNicholas Piggin lpcr_mask = LPCR_DPFD | LPCR_ILE | LPCR_AIL | LPCR_LD | LPCR_MER;
4066b8a0537SNicholas Piggin lpcr = (env->spr[SPR_LPCR] & ~lpcr_mask) | (hv_state.lpcr & lpcr_mask);
4076b8a0537SNicholas Piggin lpcr |= LPCR_HR | LPCR_UPRT | LPCR_GTSE | LPCR_HVICE | LPCR_HDICE;
4086b8a0537SNicholas Piggin lpcr &= ~LPCR_LPES0;
4096b8a0537SNicholas Piggin l2_state.lpcr = lpcr & pcc->lpcr_mask;
4106b8a0537SNicholas Piggin
4116b8a0537SNicholas Piggin l2_state.pcr = hv_state.pcr;
4126b8a0537SNicholas Piggin /* hv_state.amor is not used */
4136b8a0537SNicholas Piggin l2_state.dpdes = hv_state.dpdes;
4146b8a0537SNicholas Piggin l2_state.hfscr = hv_state.hfscr;
4156b8a0537SNicholas Piggin /* TCG does not implement DAWR*, CIABR, PURR, SPURR, IC, VTB, HEIR SPRs*/
4166b8a0537SNicholas Piggin l2_state.srr0 = hv_state.srr0;
4176b8a0537SNicholas Piggin l2_state.srr1 = hv_state.srr1;
4186b8a0537SNicholas Piggin l2_state.sprg0 = hv_state.sprg[0];
4196b8a0537SNicholas Piggin l2_state.sprg1 = hv_state.sprg[1];
4206b8a0537SNicholas Piggin l2_state.sprg2 = hv_state.sprg[2];
4216b8a0537SNicholas Piggin l2_state.sprg3 = hv_state.sprg[3];
4226b8a0537SNicholas Piggin l2_state.pidr = hv_state.pidr;
4236b8a0537SNicholas Piggin l2_state.ppr = hv_state.ppr;
4246b8a0537SNicholas Piggin l2_state.tb_offset = env->tb_env->tb_offset + hv_state.tb_offset;
4256b8a0537SNicholas Piggin
4266b8a0537SNicholas Piggin /*
4276b8a0537SNicholas Piggin * Switch to the nested guest environment and start the "hdec" timer.
4286b8a0537SNicholas Piggin */
4296b8a0537SNicholas Piggin nested_load_state(cpu, &l2_state);
43049771107SHarsh Prateek Bora nested_post_load_state(env, cs);
4316b8a0537SNicholas Piggin
4326b8a0537SNicholas Piggin hdec = hv_state.hdec_expiry - now;
4336b8a0537SNicholas Piggin cpu_ppc_hdecr_init(env);
4346b8a0537SNicholas Piggin cpu_ppc_store_hdecr(env, hdec);
4356b8a0537SNicholas Piggin
4366b8a0537SNicholas Piggin /*
4376b8a0537SNicholas Piggin * The hv_state.vcpu_token is not needed. It is used by the KVM
4386b8a0537SNicholas Piggin * implementation to remember which L2 vCPU last ran on which physical
4396b8a0537SNicholas Piggin * CPU so as to invalidate process scope translations if it is moved
4406b8a0537SNicholas Piggin * between physical CPUs. For now TLBs are always flushed on L1<->L2
4416b8a0537SNicholas Piggin * transitions so this is not a problem.
4426b8a0537SNicholas Piggin *
4436b8a0537SNicholas Piggin * Could validate that the same vcpu_token does not attempt to run on
4446b8a0537SNicholas Piggin * different L1 vCPUs at the same time, but that would be a L1 KVM bug
4456b8a0537SNicholas Piggin * and it's not obviously worth a new data structure to do it.
4466b8a0537SNicholas Piggin */
4476b8a0537SNicholas Piggin
4486b8a0537SNicholas Piggin spapr_cpu->in_nested = true;
4496b8a0537SNicholas Piggin
4506b8a0537SNicholas Piggin /*
4516b8a0537SNicholas Piggin * The spapr hcall helper sets env->gpr[3] to the return value, but at
4526b8a0537SNicholas Piggin * this point the L1 is not returning from the hcall but rather we
4536b8a0537SNicholas Piggin * start running the L2, so r3 must not be clobbered, so return env->gpr[3]
4546b8a0537SNicholas Piggin * to leave it unchanged.
4556b8a0537SNicholas Piggin */
4566b8a0537SNicholas Piggin return env->gpr[3];
4576b8a0537SNicholas Piggin }
4586b8a0537SNicholas Piggin
spapr_exit_nested_hv(PowerPCCPU * cpu,int excp)45921a8d22fSHarsh Prateek Bora static void spapr_exit_nested_hv(PowerPCCPU *cpu, int excp)
4606b8a0537SNicholas Piggin {
4616b8a0537SNicholas Piggin CPUPPCState *env = &cpu->env;
46249771107SHarsh Prateek Bora CPUState *cs = CPU(cpu);
4636b8a0537SNicholas Piggin SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4646b8a0537SNicholas Piggin struct nested_ppc_state l2_state;
4656b8a0537SNicholas Piggin target_ulong hv_ptr = spapr_cpu->nested_host_state->gpr[4];
4666b8a0537SNicholas Piggin target_ulong regs_ptr = spapr_cpu->nested_host_state->gpr[5];
4676b8a0537SNicholas Piggin target_ulong hsrr0, hsrr1, hdar, asdr, hdsisr;
4686b8a0537SNicholas Piggin struct kvmppc_hv_guest_state *hvstate;
4696b8a0537SNicholas Piggin struct kvmppc_pt_regs *regs;
4706b8a0537SNicholas Piggin hwaddr len;
4716b8a0537SNicholas Piggin
4726b8a0537SNicholas Piggin nested_save_state(&l2_state, cpu);
4736b8a0537SNicholas Piggin hsrr0 = env->spr[SPR_HSRR0];
4746b8a0537SNicholas Piggin hsrr1 = env->spr[SPR_HSRR1];
4756b8a0537SNicholas Piggin hdar = env->spr[SPR_HDAR];
4766b8a0537SNicholas Piggin hdsisr = env->spr[SPR_HDSISR];
4776b8a0537SNicholas Piggin asdr = env->spr[SPR_ASDR];
4786b8a0537SNicholas Piggin
4796b8a0537SNicholas Piggin /*
4806b8a0537SNicholas Piggin * Switch back to the host environment (including for any error).
4816b8a0537SNicholas Piggin */
4826b8a0537SNicholas Piggin assert(env->spr[SPR_LPIDR] != 0);
4836b8a0537SNicholas Piggin nested_load_state(cpu, spapr_cpu->nested_host_state);
48449771107SHarsh Prateek Bora nested_post_load_state(env, cs);
4856b8a0537SNicholas Piggin env->gpr[3] = env->excp_vectors[excp]; /* hcall return value */
4866b8a0537SNicholas Piggin
4876b8a0537SNicholas Piggin cpu_ppc_hdecr_exit(env);
4886b8a0537SNicholas Piggin
4896b8a0537SNicholas Piggin spapr_cpu->in_nested = false;
4906b8a0537SNicholas Piggin
4916b8a0537SNicholas Piggin g_free(spapr_cpu->nested_host_state);
4926b8a0537SNicholas Piggin spapr_cpu->nested_host_state = NULL;
4936b8a0537SNicholas Piggin
4946b8a0537SNicholas Piggin len = sizeof(*hvstate);
4956b8a0537SNicholas Piggin hvstate = address_space_map(CPU(cpu)->as, hv_ptr, &len, true,
4966b8a0537SNicholas Piggin MEMTXATTRS_UNSPECIFIED);
4976b8a0537SNicholas Piggin if (len != sizeof(*hvstate)) {
4986b8a0537SNicholas Piggin address_space_unmap(CPU(cpu)->as, hvstate, len, 0, true);
4996b8a0537SNicholas Piggin env->gpr[3] = H_PARAMETER;
5006b8a0537SNicholas Piggin return;
5016b8a0537SNicholas Piggin }
5026b8a0537SNicholas Piggin
5036b8a0537SNicholas Piggin hvstate->cfar = l2_state.cfar;
5046b8a0537SNicholas Piggin hvstate->lpcr = l2_state.lpcr;
5056b8a0537SNicholas Piggin hvstate->pcr = l2_state.pcr;
5066b8a0537SNicholas Piggin hvstate->dpdes = l2_state.dpdes;
5076b8a0537SNicholas Piggin hvstate->hfscr = l2_state.hfscr;
5086b8a0537SNicholas Piggin
5096b8a0537SNicholas Piggin if (excp == POWERPC_EXCP_HDSI) {
5106b8a0537SNicholas Piggin hvstate->hdar = hdar;
5116b8a0537SNicholas Piggin hvstate->hdsisr = hdsisr;
5126b8a0537SNicholas Piggin hvstate->asdr = asdr;
5136b8a0537SNicholas Piggin } else if (excp == POWERPC_EXCP_HISI) {
5146b8a0537SNicholas Piggin hvstate->asdr = asdr;
5156b8a0537SNicholas Piggin }
5166b8a0537SNicholas Piggin
5176b8a0537SNicholas Piggin /* HEIR should be implemented for HV mode and saved here. */
5186b8a0537SNicholas Piggin hvstate->srr0 = l2_state.srr0;
5196b8a0537SNicholas Piggin hvstate->srr1 = l2_state.srr1;
5206b8a0537SNicholas Piggin hvstate->sprg[0] = l2_state.sprg0;
5216b8a0537SNicholas Piggin hvstate->sprg[1] = l2_state.sprg1;
5226b8a0537SNicholas Piggin hvstate->sprg[2] = l2_state.sprg2;
5236b8a0537SNicholas Piggin hvstate->sprg[3] = l2_state.sprg3;
5246b8a0537SNicholas Piggin hvstate->pidr = l2_state.pidr;
5256b8a0537SNicholas Piggin hvstate->ppr = l2_state.ppr;
5266b8a0537SNicholas Piggin
5276b8a0537SNicholas Piggin /* Is it okay to specify write length larger than actual data written? */
5286b8a0537SNicholas Piggin address_space_unmap(CPU(cpu)->as, hvstate, len, len, true);
5296b8a0537SNicholas Piggin
5306b8a0537SNicholas Piggin len = sizeof(*regs);
5316b8a0537SNicholas Piggin regs = address_space_map(CPU(cpu)->as, regs_ptr, &len, true,
5326b8a0537SNicholas Piggin MEMTXATTRS_UNSPECIFIED);
5336b8a0537SNicholas Piggin if (!regs || len != sizeof(*regs)) {
5346b8a0537SNicholas Piggin address_space_unmap(CPU(cpu)->as, regs, len, 0, true);
5356b8a0537SNicholas Piggin env->gpr[3] = H_P2;
5366b8a0537SNicholas Piggin return;
5376b8a0537SNicholas Piggin }
5386b8a0537SNicholas Piggin
5396b8a0537SNicholas Piggin len = sizeof(env->gpr);
5406b8a0537SNicholas Piggin assert(len == sizeof(regs->gpr));
5416b8a0537SNicholas Piggin memcpy(regs->gpr, l2_state.gpr, len);
5426b8a0537SNicholas Piggin
5436b8a0537SNicholas Piggin regs->link = l2_state.lr;
5446b8a0537SNicholas Piggin regs->ctr = l2_state.ctr;
5456b8a0537SNicholas Piggin regs->xer = l2_state.xer;
5466b8a0537SNicholas Piggin regs->ccr = l2_state.cr;
5476b8a0537SNicholas Piggin
5486b8a0537SNicholas Piggin if (excp == POWERPC_EXCP_MCHECK ||
5496b8a0537SNicholas Piggin excp == POWERPC_EXCP_RESET ||
5506b8a0537SNicholas Piggin excp == POWERPC_EXCP_SYSCALL) {
5516b8a0537SNicholas Piggin regs->nip = l2_state.srr0;
5526b8a0537SNicholas Piggin regs->msr = l2_state.srr1 & env->msr_mask;
5536b8a0537SNicholas Piggin } else {
5546b8a0537SNicholas Piggin regs->nip = hsrr0;
5556b8a0537SNicholas Piggin regs->msr = hsrr1 & env->msr_mask;
5566b8a0537SNicholas Piggin }
5576b8a0537SNicholas Piggin
5586b8a0537SNicholas Piggin /* Is it okay to specify write length larger than actual data written? */
5596b8a0537SNicholas Piggin address_space_unmap(CPU(cpu)->as, regs, len, len, true);
5606b8a0537SNicholas Piggin }
5616b8a0537SNicholas Piggin
spapr_nested_vcpu_check(SpaprMachineStateNestedGuest * guest,target_ulong vcpuid,bool inoutbuf)5624a575f9aSHarsh Prateek Bora static bool spapr_nested_vcpu_check(SpaprMachineStateNestedGuest *guest,
5634a575f9aSHarsh Prateek Bora target_ulong vcpuid, bool inoutbuf)
5644a575f9aSHarsh Prateek Bora {
5654a575f9aSHarsh Prateek Bora struct SpaprMachineStateNestedGuestVcpu *vcpu;
5664a575f9aSHarsh Prateek Bora /*
5674a575f9aSHarsh Prateek Bora * Perform sanity checks for the provided vcpuid of a guest.
5684a575f9aSHarsh Prateek Bora * For now, ensure its valid, allocated and enabled for use.
5694a575f9aSHarsh Prateek Bora */
5704a575f9aSHarsh Prateek Bora
5714a575f9aSHarsh Prateek Bora if (vcpuid >= PAPR_NESTED_GUEST_VCPU_MAX) {
5724a575f9aSHarsh Prateek Bora return false;
5734a575f9aSHarsh Prateek Bora }
5744a575f9aSHarsh Prateek Bora
5754a575f9aSHarsh Prateek Bora if (!(vcpuid < guest->nr_vcpus)) {
5764a575f9aSHarsh Prateek Bora return false;
5774a575f9aSHarsh Prateek Bora }
5784a575f9aSHarsh Prateek Bora
5794a575f9aSHarsh Prateek Bora vcpu = &guest->vcpus[vcpuid];
5804a575f9aSHarsh Prateek Bora if (!vcpu->enabled) {
5814a575f9aSHarsh Prateek Bora return false;
5824a575f9aSHarsh Prateek Bora }
5834a575f9aSHarsh Prateek Bora
5844a575f9aSHarsh Prateek Bora if (!inoutbuf) {
5854a575f9aSHarsh Prateek Bora return true;
5864a575f9aSHarsh Prateek Bora }
5874a575f9aSHarsh Prateek Bora
5884a575f9aSHarsh Prateek Bora /* Check to see if the in/out buffers are registered */
5894a575f9aSHarsh Prateek Bora if (vcpu->runbufin.addr && vcpu->runbufout.addr) {
5904a575f9aSHarsh Prateek Bora return true;
5914a575f9aSHarsh Prateek Bora }
5924a575f9aSHarsh Prateek Bora
5934a575f9aSHarsh Prateek Bora return false;
5944a575f9aSHarsh Prateek Bora }
5954a575f9aSHarsh Prateek Bora
get_vcpu_state_ptr(SpaprMachineStateNestedGuest * guest,target_ulong vcpuid)5964a575f9aSHarsh Prateek Bora static void *get_vcpu_state_ptr(SpaprMachineStateNestedGuest *guest,
5974a575f9aSHarsh Prateek Bora target_ulong vcpuid)
5984a575f9aSHarsh Prateek Bora {
5994a575f9aSHarsh Prateek Bora assert(spapr_nested_vcpu_check(guest, vcpuid, false));
6004a575f9aSHarsh Prateek Bora return &guest->vcpus[vcpuid].state;
6014a575f9aSHarsh Prateek Bora }
6024a575f9aSHarsh Prateek Bora
get_vcpu_ptr(SpaprMachineStateNestedGuest * guest,target_ulong vcpuid)6034a575f9aSHarsh Prateek Bora static void *get_vcpu_ptr(SpaprMachineStateNestedGuest *guest,
6044a575f9aSHarsh Prateek Bora target_ulong vcpuid)
6054a575f9aSHarsh Prateek Bora {
6064a575f9aSHarsh Prateek Bora assert(spapr_nested_vcpu_check(guest, vcpuid, false));
6074a575f9aSHarsh Prateek Bora return &guest->vcpus[vcpuid];
6084a575f9aSHarsh Prateek Bora }
6094a575f9aSHarsh Prateek Bora
get_guest_ptr(SpaprMachineStateNestedGuest * guest,target_ulong vcpuid)6104a575f9aSHarsh Prateek Bora static void *get_guest_ptr(SpaprMachineStateNestedGuest *guest,
6114a575f9aSHarsh Prateek Bora target_ulong vcpuid)
6124a575f9aSHarsh Prateek Bora {
6134a575f9aSHarsh Prateek Bora return guest; /* for GSBE_NESTED */
6144a575f9aSHarsh Prateek Bora }
6154a575f9aSHarsh Prateek Bora
6164a575f9aSHarsh Prateek Bora /*
6174a575f9aSHarsh Prateek Bora * set=1 means the L1 is trying to set some state
6184a575f9aSHarsh Prateek Bora * set=0 means the L1 is trying to get some state
6194a575f9aSHarsh Prateek Bora */
copy_state_8to8(void * a,void * b,bool set)6204a575f9aSHarsh Prateek Bora static void copy_state_8to8(void *a, void *b, bool set)
6214a575f9aSHarsh Prateek Bora {
6224a575f9aSHarsh Prateek Bora /* set takes from the Big endian element_buf and sets internal buffer */
6234a575f9aSHarsh Prateek Bora
6244a575f9aSHarsh Prateek Bora if (set) {
6254a575f9aSHarsh Prateek Bora *(uint64_t *)a = be64_to_cpu(*(uint64_t *)b);
6264a575f9aSHarsh Prateek Bora } else {
6274a575f9aSHarsh Prateek Bora *(uint64_t *)b = cpu_to_be64(*(uint64_t *)a);
6284a575f9aSHarsh Prateek Bora }
6294a575f9aSHarsh Prateek Bora }
6304a575f9aSHarsh Prateek Bora
copy_state_4to4(void * a,void * b,bool set)6314a575f9aSHarsh Prateek Bora static void copy_state_4to4(void *a, void *b, bool set)
6324a575f9aSHarsh Prateek Bora {
6334a575f9aSHarsh Prateek Bora if (set) {
6344a575f9aSHarsh Prateek Bora *(uint32_t *)a = be32_to_cpu(*(uint32_t *)b);
6354a575f9aSHarsh Prateek Bora } else {
6364a575f9aSHarsh Prateek Bora *(uint32_t *)b = cpu_to_be32(*((uint32_t *)a));
6374a575f9aSHarsh Prateek Bora }
6384a575f9aSHarsh Prateek Bora }
6394a575f9aSHarsh Prateek Bora
copy_state_16to16(void * a,void * b,bool set)6404a575f9aSHarsh Prateek Bora static void copy_state_16to16(void *a, void *b, bool set)
6414a575f9aSHarsh Prateek Bora {
6424a575f9aSHarsh Prateek Bora uint64_t *src, *dst;
6434a575f9aSHarsh Prateek Bora
6444a575f9aSHarsh Prateek Bora if (set) {
6454a575f9aSHarsh Prateek Bora src = b;
6464a575f9aSHarsh Prateek Bora dst = a;
6474a575f9aSHarsh Prateek Bora
6484a575f9aSHarsh Prateek Bora dst[1] = be64_to_cpu(src[0]);
6494a575f9aSHarsh Prateek Bora dst[0] = be64_to_cpu(src[1]);
6504a575f9aSHarsh Prateek Bora } else {
6514a575f9aSHarsh Prateek Bora src = a;
6524a575f9aSHarsh Prateek Bora dst = b;
6534a575f9aSHarsh Prateek Bora
6544a575f9aSHarsh Prateek Bora dst[1] = cpu_to_be64(src[0]);
6554a575f9aSHarsh Prateek Bora dst[0] = cpu_to_be64(src[1]);
6564a575f9aSHarsh Prateek Bora }
6574a575f9aSHarsh Prateek Bora }
6584a575f9aSHarsh Prateek Bora
copy_state_4to8(void * a,void * b,bool set)6594a575f9aSHarsh Prateek Bora static void copy_state_4to8(void *a, void *b, bool set)
6604a575f9aSHarsh Prateek Bora {
6614a575f9aSHarsh Prateek Bora if (set) {
6624a575f9aSHarsh Prateek Bora *(uint64_t *)a = (uint64_t) be32_to_cpu(*(uint32_t *)b);
6634a575f9aSHarsh Prateek Bora } else {
6644a575f9aSHarsh Prateek Bora *(uint32_t *)b = cpu_to_be32((uint32_t) (*((uint64_t *)a)));
6654a575f9aSHarsh Prateek Bora }
6664a575f9aSHarsh Prateek Bora }
6674a575f9aSHarsh Prateek Bora
copy_state_pagetbl(void * a,void * b,bool set)6684a575f9aSHarsh Prateek Bora static void copy_state_pagetbl(void *a, void *b, bool set)
6694a575f9aSHarsh Prateek Bora {
6704a575f9aSHarsh Prateek Bora uint64_t *pagetbl;
6714a575f9aSHarsh Prateek Bora uint64_t *buf; /* 3 double words */
6724a575f9aSHarsh Prateek Bora uint64_t rts;
6734a575f9aSHarsh Prateek Bora
6744a575f9aSHarsh Prateek Bora assert(set);
6754a575f9aSHarsh Prateek Bora
6764a575f9aSHarsh Prateek Bora pagetbl = a;
6774a575f9aSHarsh Prateek Bora buf = b;
6784a575f9aSHarsh Prateek Bora
6794a575f9aSHarsh Prateek Bora *pagetbl = be64_to_cpu(buf[0]);
6804a575f9aSHarsh Prateek Bora /* as per ISA section 6.7.6.1 */
6814a575f9aSHarsh Prateek Bora *pagetbl |= PATE0_HR; /* Host Radix bit is 1 */
6824a575f9aSHarsh Prateek Bora
6834a575f9aSHarsh Prateek Bora /* RTS */
6844a575f9aSHarsh Prateek Bora rts = be64_to_cpu(buf[1]);
6854a575f9aSHarsh Prateek Bora assert(rts == 52);
6864a575f9aSHarsh Prateek Bora rts = rts - 31; /* since radix tree size = 2^(RTS+31) */
6874a575f9aSHarsh Prateek Bora *pagetbl |= ((rts & 0x7) << 5); /* RTS2 is bit 56:58 */
6884a575f9aSHarsh Prateek Bora *pagetbl |= (((rts >> 3) & 0x3) << 61); /* RTS1 is bit 1:2 */
6894a575f9aSHarsh Prateek Bora
6904a575f9aSHarsh Prateek Bora /* RPDS {Size = 2^(RPDS+3) , RPDS >=5} */
6914a575f9aSHarsh Prateek Bora *pagetbl |= 63 - clz64(be64_to_cpu(buf[2])) - 3;
6924a575f9aSHarsh Prateek Bora }
6934a575f9aSHarsh Prateek Bora
copy_state_proctbl(void * a,void * b,bool set)6944a575f9aSHarsh Prateek Bora static void copy_state_proctbl(void *a, void *b, bool set)
6954a575f9aSHarsh Prateek Bora {
6964a575f9aSHarsh Prateek Bora uint64_t *proctbl;
6974a575f9aSHarsh Prateek Bora uint64_t *buf; /* 2 double words */
6984a575f9aSHarsh Prateek Bora
6994a575f9aSHarsh Prateek Bora assert(set);
7004a575f9aSHarsh Prateek Bora
7014a575f9aSHarsh Prateek Bora proctbl = a;
7024a575f9aSHarsh Prateek Bora buf = b;
7034a575f9aSHarsh Prateek Bora /* PRTB: Process Table Base */
7044a575f9aSHarsh Prateek Bora *proctbl = be64_to_cpu(buf[0]);
7054a575f9aSHarsh Prateek Bora /* PRTS: Process Table Size = 2^(12+PRTS) */
7064a575f9aSHarsh Prateek Bora if (be64_to_cpu(buf[1]) == (1ULL << 12)) {
7074a575f9aSHarsh Prateek Bora *proctbl |= 0;
7084a575f9aSHarsh Prateek Bora } else if (be64_to_cpu(buf[1]) == (1ULL << 24)) {
7094a575f9aSHarsh Prateek Bora *proctbl |= 12;
7104a575f9aSHarsh Prateek Bora } else {
7114a575f9aSHarsh Prateek Bora g_assert_not_reached();
7124a575f9aSHarsh Prateek Bora }
7134a575f9aSHarsh Prateek Bora }
7144a575f9aSHarsh Prateek Bora
copy_state_runbuf(void * a,void * b,bool set)7154a575f9aSHarsh Prateek Bora static void copy_state_runbuf(void *a, void *b, bool set)
7164a575f9aSHarsh Prateek Bora {
7174a575f9aSHarsh Prateek Bora uint64_t *buf; /* 2 double words */
7184a575f9aSHarsh Prateek Bora struct SpaprMachineStateNestedGuestVcpuRunBuf *runbuf;
7194a575f9aSHarsh Prateek Bora
7204a575f9aSHarsh Prateek Bora assert(set);
7214a575f9aSHarsh Prateek Bora
7224a575f9aSHarsh Prateek Bora runbuf = a;
7234a575f9aSHarsh Prateek Bora buf = b;
7244a575f9aSHarsh Prateek Bora
7254a575f9aSHarsh Prateek Bora runbuf->addr = be64_to_cpu(buf[0]);
7264a575f9aSHarsh Prateek Bora assert(runbuf->addr);
7274a575f9aSHarsh Prateek Bora
7284a575f9aSHarsh Prateek Bora /* per spec */
7294a575f9aSHarsh Prateek Bora assert(be64_to_cpu(buf[1]) <= 16384);
7304a575f9aSHarsh Prateek Bora
7314a575f9aSHarsh Prateek Bora /*
7324a575f9aSHarsh Prateek Bora * This will also hit in the input buffer but should be fine for
7334a575f9aSHarsh Prateek Bora * now. If not we can split this function.
7344a575f9aSHarsh Prateek Bora */
7354a575f9aSHarsh Prateek Bora assert(be64_to_cpu(buf[1]) >= VCPU_OUT_BUF_MIN_SZ);
7364a575f9aSHarsh Prateek Bora
7374a575f9aSHarsh Prateek Bora runbuf->size = be64_to_cpu(buf[1]);
7384a575f9aSHarsh Prateek Bora }
7394a575f9aSHarsh Prateek Bora
7404a575f9aSHarsh Prateek Bora /* tell the L1 how big we want the output vcpu run buffer */
out_buf_min_size(void * a,void * b,bool set)7414a575f9aSHarsh Prateek Bora static void out_buf_min_size(void *a, void *b, bool set)
7424a575f9aSHarsh Prateek Bora {
7434a575f9aSHarsh Prateek Bora uint64_t *buf; /* 1 double word */
7444a575f9aSHarsh Prateek Bora
7454a575f9aSHarsh Prateek Bora assert(!set);
7464a575f9aSHarsh Prateek Bora
7474a575f9aSHarsh Prateek Bora buf = b;
7484a575f9aSHarsh Prateek Bora
7494a575f9aSHarsh Prateek Bora buf[0] = cpu_to_be64(VCPU_OUT_BUF_MIN_SZ);
7504a575f9aSHarsh Prateek Bora }
7514a575f9aSHarsh Prateek Bora
copy_logical_pvr(void * a,void * b,bool set)7524a575f9aSHarsh Prateek Bora static void copy_logical_pvr(void *a, void *b, bool set)
7534a575f9aSHarsh Prateek Bora {
7544a575f9aSHarsh Prateek Bora SpaprMachineStateNestedGuest *guest;
7554a575f9aSHarsh Prateek Bora uint32_t *buf; /* 1 word */
7564a575f9aSHarsh Prateek Bora uint32_t *pvr_logical_ptr;
7574a575f9aSHarsh Prateek Bora uint32_t pvr_logical;
7584a575f9aSHarsh Prateek Bora target_ulong pcr = 0;
7594a575f9aSHarsh Prateek Bora
7604a575f9aSHarsh Prateek Bora pvr_logical_ptr = a;
7614a575f9aSHarsh Prateek Bora buf = b;
7624a575f9aSHarsh Prateek Bora
7634a575f9aSHarsh Prateek Bora if (!set) {
7644a575f9aSHarsh Prateek Bora buf[0] = cpu_to_be32(*pvr_logical_ptr);
7654a575f9aSHarsh Prateek Bora return;
7664a575f9aSHarsh Prateek Bora }
7674a575f9aSHarsh Prateek Bora
7684a575f9aSHarsh Prateek Bora pvr_logical = be32_to_cpu(buf[0]);
7694a575f9aSHarsh Prateek Bora
7704a575f9aSHarsh Prateek Bora *pvr_logical_ptr = pvr_logical;
7714a575f9aSHarsh Prateek Bora
7724a575f9aSHarsh Prateek Bora if (*pvr_logical_ptr) {
7734a575f9aSHarsh Prateek Bora switch (*pvr_logical_ptr) {
774*6fb6f309SAmit Machhiwal case CPU_POWERPC_LOGICAL_3_10_P11:
7754a575f9aSHarsh Prateek Bora case CPU_POWERPC_LOGICAL_3_10:
7764a575f9aSHarsh Prateek Bora pcr = PCR_COMPAT_3_10 | PCR_COMPAT_3_00;
7774a575f9aSHarsh Prateek Bora break;
7784a575f9aSHarsh Prateek Bora case CPU_POWERPC_LOGICAL_3_00:
7794a575f9aSHarsh Prateek Bora pcr = PCR_COMPAT_3_00;
7804a575f9aSHarsh Prateek Bora break;
7814a575f9aSHarsh Prateek Bora default:
7824a575f9aSHarsh Prateek Bora qemu_log_mask(LOG_GUEST_ERROR,
7834a575f9aSHarsh Prateek Bora "Could not set PCR for LPVR=0x%08x\n",
7844a575f9aSHarsh Prateek Bora *pvr_logical_ptr);
7854a575f9aSHarsh Prateek Bora return;
7864a575f9aSHarsh Prateek Bora }
7874a575f9aSHarsh Prateek Bora }
7884a575f9aSHarsh Prateek Bora
7894a575f9aSHarsh Prateek Bora guest = container_of(pvr_logical_ptr,
7904a575f9aSHarsh Prateek Bora struct SpaprMachineStateNestedGuest,
7914a575f9aSHarsh Prateek Bora pvr_logical);
7924a575f9aSHarsh Prateek Bora for (int i = 0; i < guest->nr_vcpus; i++) {
7934a575f9aSHarsh Prateek Bora guest->vcpus[i].state.pcr = ~pcr | HVMASK_PCR;
7944a575f9aSHarsh Prateek Bora }
7954a575f9aSHarsh Prateek Bora }
7964a575f9aSHarsh Prateek Bora
copy_tb_offset(void * a,void * b,bool set)7974a575f9aSHarsh Prateek Bora static void copy_tb_offset(void *a, void *b, bool set)
7984a575f9aSHarsh Prateek Bora {
7994a575f9aSHarsh Prateek Bora SpaprMachineStateNestedGuest *guest;
8004a575f9aSHarsh Prateek Bora uint64_t *buf; /* 1 double word */
8014a575f9aSHarsh Prateek Bora uint64_t *tb_offset_ptr;
8024a575f9aSHarsh Prateek Bora uint64_t tb_offset;
8034a575f9aSHarsh Prateek Bora
8044a575f9aSHarsh Prateek Bora tb_offset_ptr = a;
8054a575f9aSHarsh Prateek Bora buf = b;
8064a575f9aSHarsh Prateek Bora
8074a575f9aSHarsh Prateek Bora if (!set) {
8084a575f9aSHarsh Prateek Bora buf[0] = cpu_to_be64(*tb_offset_ptr);
8094a575f9aSHarsh Prateek Bora return;
8104a575f9aSHarsh Prateek Bora }
8114a575f9aSHarsh Prateek Bora
8124a575f9aSHarsh Prateek Bora tb_offset = be64_to_cpu(buf[0]);
8134a575f9aSHarsh Prateek Bora /* need to copy this to the individual tb_offset for each vcpu */
8144a575f9aSHarsh Prateek Bora guest = container_of(tb_offset_ptr,
8154a575f9aSHarsh Prateek Bora struct SpaprMachineStateNestedGuest,
8164a575f9aSHarsh Prateek Bora tb_offset);
8174a575f9aSHarsh Prateek Bora for (int i = 0; i < guest->nr_vcpus; i++) {
8184a575f9aSHarsh Prateek Bora guest->vcpus[i].tb_offset = tb_offset;
8194a575f9aSHarsh Prateek Bora }
8204a575f9aSHarsh Prateek Bora }
8214a575f9aSHarsh Prateek Bora
copy_state_hdecr(void * a,void * b,bool set)8224a575f9aSHarsh Prateek Bora static void copy_state_hdecr(void *a, void *b, bool set)
8234a575f9aSHarsh Prateek Bora {
8244a575f9aSHarsh Prateek Bora uint64_t *buf; /* 1 double word */
8254a575f9aSHarsh Prateek Bora uint64_t *hdecr_expiry_tb;
8264a575f9aSHarsh Prateek Bora
8274a575f9aSHarsh Prateek Bora hdecr_expiry_tb = a;
8284a575f9aSHarsh Prateek Bora buf = b;
8294a575f9aSHarsh Prateek Bora
8304a575f9aSHarsh Prateek Bora if (!set) {
8314a575f9aSHarsh Prateek Bora buf[0] = cpu_to_be64(*hdecr_expiry_tb);
8324a575f9aSHarsh Prateek Bora return;
8334a575f9aSHarsh Prateek Bora }
8344a575f9aSHarsh Prateek Bora
8354a575f9aSHarsh Prateek Bora *hdecr_expiry_tb = be64_to_cpu(buf[0]);
8364a575f9aSHarsh Prateek Bora }
8374a575f9aSHarsh Prateek Bora
8384a575f9aSHarsh Prateek Bora struct guest_state_element_type guest_state_element_types[] = {
8394a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_NOP(GSB_HV_VCPU_IGNORED_ID, 0),
8404a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR0, gpr[0]),
8414a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR1, gpr[1]),
8424a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR2, gpr[2]),
8434a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR3, gpr[3]),
8444a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR4, gpr[4]),
8454a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR5, gpr[5]),
8464a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR6, gpr[6]),
8474a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR7, gpr[7]),
8484a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR8, gpr[8]),
8494a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR9, gpr[9]),
8504a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR10, gpr[10]),
8514a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR11, gpr[11]),
8524a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR12, gpr[12]),
8534a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR13, gpr[13]),
8544a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR14, gpr[14]),
8554a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR15, gpr[15]),
8564a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR16, gpr[16]),
8574a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR17, gpr[17]),
8584a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR18, gpr[18]),
8594a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR19, gpr[19]),
8604a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR20, gpr[20]),
8614a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR21, gpr[21]),
8624a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR22, gpr[22]),
8634a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR23, gpr[23]),
8644a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR24, gpr[24]),
8654a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR25, gpr[25]),
8664a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR26, gpr[26]),
8674a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR27, gpr[27]),
8684a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR28, gpr[28]),
8694a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR29, gpr[29]),
8704a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR30, gpr[30]),
8714a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_GPR31, gpr[31]),
8724a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_NIA, nip),
8734a575f9aSHarsh Prateek Bora GSE_ENV_DWM(GSB_VCPU_SPR_MSR, msr, HVMASK_MSR),
8744a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_CTR, ctr),
8754a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_LR, lr),
8764a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_XER, xer),
8774a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_WW(GSB_VCPU_SPR_CR, cr),
8784a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_NOP_DW(GSB_VCPU_SPR_MMCR3),
8794a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_NOP_DW(GSB_VCPU_SPR_SIER2),
8804a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_NOP_DW(GSB_VCPU_SPR_SIER3),
8814a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_NOP_W(GSB_VCPU_SPR_WORT),
8824a575f9aSHarsh Prateek Bora GSE_ENV_DWM(GSB_VCPU_SPR_LPCR, lpcr, HVMASK_LPCR),
8834a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_AMOR, amor),
8844a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_HFSCR, hfscr),
8854a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_DAWR0, dawr0),
8864a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_DAWRX0, dawrx0),
8874a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_CIABR, ciabr),
8884a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_PURR, purr),
8894a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SPURR, spurr),
8904a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_IC, ic),
8914a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_VTB, vtb),
8924a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_HDAR, hdar),
8934a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_HDSISR, hdsisr),
8944a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_HEIR, heir),
8954a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_ASDR, asdr),
8964a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SRR0, srr0),
8974a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SRR1, srr1),
8984a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SPRG0, sprg0),
8994a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SPRG1, sprg1),
9004a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SPRG2, sprg2),
9014a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SPRG3, sprg3),
9024a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_PIDR, pidr),
9034a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_CFAR, cfar),
9044a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_PPR, ppr),
9054a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_DAWR1, dawr1),
9064a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_DAWRX1, dawrx1),
9074a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_DEXCR, dexcr),
9084a575f9aSHarsh Prateek Bora GSE_ENV_DWM(GSB_VCPU_SPR_HDEXCR, hdexcr, HVMASK_HDEXCR),
9094a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_HASHKEYR, hashkeyr),
9104a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_HASHPKEYR, hashpkeyr),
9114a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR0, vsr[0]),
9124a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR1, vsr[1]),
9134a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR2, vsr[2]),
9144a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR3, vsr[3]),
9154a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR4, vsr[4]),
9164a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR5, vsr[5]),
9174a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR6, vsr[6]),
9184a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR7, vsr[7]),
9194a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR8, vsr[8]),
9204a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR9, vsr[9]),
9214a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR10, vsr[10]),
9224a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR11, vsr[11]),
9234a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR12, vsr[12]),
9244a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR13, vsr[13]),
9254a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR14, vsr[14]),
9264a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR15, vsr[15]),
9274a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR16, vsr[16]),
9284a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR17, vsr[17]),
9294a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR18, vsr[18]),
9304a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR19, vsr[19]),
9314a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR20, vsr[20]),
9324a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR21, vsr[21]),
9334a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR22, vsr[22]),
9344a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR23, vsr[23]),
9354a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR24, vsr[24]),
9364a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR25, vsr[25]),
9374a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR26, vsr[26]),
9384a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR27, vsr[27]),
9394a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR28, vsr[28]),
9404a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR29, vsr[29]),
9414a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR30, vsr[30]),
9424a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR31, vsr[31]),
9434a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR32, vsr[32]),
9444a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR33, vsr[33]),
9454a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR34, vsr[34]),
9464a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR35, vsr[35]),
9474a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR36, vsr[36]),
9484a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR37, vsr[37]),
9494a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR38, vsr[38]),
9504a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR39, vsr[39]),
9514a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR40, vsr[40]),
9524a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR41, vsr[41]),
9534a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR42, vsr[42]),
9544a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR43, vsr[43]),
9554a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR44, vsr[44]),
9564a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR45, vsr[45]),
9574a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR46, vsr[46]),
9584a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR47, vsr[47]),
9594a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR48, vsr[48]),
9604a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR49, vsr[49]),
9614a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR50, vsr[50]),
9624a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR51, vsr[51]),
9634a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR52, vsr[52]),
9644a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR53, vsr[53]),
9654a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR54, vsr[54]),
9664a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR55, vsr[55]),
9674a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR56, vsr[56]),
9684a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR57, vsr[57]),
9694a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR58, vsr[58]),
9704a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR59, vsr[59]),
9714a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR60, vsr[60]),
9724a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR61, vsr[61]),
9734a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR62, vsr[62]),
9744a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_QW(GSB_VCPU_SPR_VSR63, vsr[63]),
9754a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_EBBHR, ebbhr),
9764a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_TAR, tar),
9774a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_EBBRR, ebbrr),
9784a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_BESCR, bescr),
9794a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_IAMR, iamr),
9804a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_AMR, amr),
9814a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_UAMOR, uamor),
9824a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_DSCR, dscr),
9834a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_FSCR, fscr),
9844a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_PSPB, pspb),
9854a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_CTRL, ctrl),
9861d7e6318SAmit Machhiwal GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_DPDES, dpdes),
9874a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_VRSAVE, vrsave),
9884a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_DAR, dar),
9894a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_DSISR, dsisr),
9904a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_PMC1, pmc1),
9914a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_PMC2, pmc2),
9924a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_PMC3, pmc3),
9934a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_PMC4, pmc4),
9944a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_PMC5, pmc5),
9954a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_W(GSB_VCPU_SPR_PMC6, pmc6),
9964a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_MMCR0, mmcr0),
9974a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_MMCR1, mmcr1),
9984a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_MMCR2, mmcr2),
9994a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_MMCRA, mmcra),
10004a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SDAR , sdar),
10014a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SIAR , siar),
10024a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_SIER , sier),
10034a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_WW(GSB_VCPU_SPR_VSCR, vscr),
10044a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_SPR_FPSCR, fpscr),
10054a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_ENV_DW(GSB_VCPU_DEC_EXPIRE_TB, dec_expiry_tb),
10064a575f9aSHarsh Prateek Bora GSBE_NESTED(GSB_PART_SCOPED_PAGETBL, 0x18, parttbl[0], copy_state_pagetbl),
10074a575f9aSHarsh Prateek Bora GSBE_NESTED(GSB_PROCESS_TBL, 0x10, parttbl[1], copy_state_proctbl),
10084a575f9aSHarsh Prateek Bora GSBE_NESTED(GSB_VCPU_LPVR, 0x4, pvr_logical, copy_logical_pvr),
10094a575f9aSHarsh Prateek Bora GSBE_NESTED_MSK(GSB_TB_OFFSET, 0x8, tb_offset, copy_tb_offset,
10104a575f9aSHarsh Prateek Bora HVMASK_TB_OFFSET),
10114a575f9aSHarsh Prateek Bora GSBE_NESTED_VCPU(GSB_VCPU_IN_BUFFER, 0x10, runbufin, copy_state_runbuf),
10124a575f9aSHarsh Prateek Bora GSBE_NESTED_VCPU(GSB_VCPU_OUT_BUFFER, 0x10, runbufout, copy_state_runbuf),
10134a575f9aSHarsh Prateek Bora GSBE_NESTED_VCPU(GSB_VCPU_OUT_BUF_MIN_SZ, 0x8, runbufout, out_buf_min_size),
10144a575f9aSHarsh Prateek Bora GSBE_NESTED_VCPU(GSB_VCPU_HDEC_EXPIRY_TB, 0x8, hdecr_expiry_tb,
10154a575f9aSHarsh Prateek Bora copy_state_hdecr)
10164a575f9aSHarsh Prateek Bora };
10174a575f9aSHarsh Prateek Bora
spapr_nested_gsb_init(void)10184a575f9aSHarsh Prateek Bora void spapr_nested_gsb_init(void)
10194a575f9aSHarsh Prateek Bora {
10204a575f9aSHarsh Prateek Bora struct guest_state_element_type *type;
10214a575f9aSHarsh Prateek Bora
10224a575f9aSHarsh Prateek Bora /* Init the guest state elements lookup table, flags for now */
10234a575f9aSHarsh Prateek Bora for (int i = 0; i < ARRAY_SIZE(guest_state_element_types); i++) {
10244a575f9aSHarsh Prateek Bora type = &guest_state_element_types[i];
10254a575f9aSHarsh Prateek Bora
10264a575f9aSHarsh Prateek Bora assert(type->id <= GSB_LAST);
10274a575f9aSHarsh Prateek Bora if (type->id >= GSB_VCPU_SPR_HDAR)
10284a575f9aSHarsh Prateek Bora /* 0xf000 - 0xf005 Thread + RO */
10294a575f9aSHarsh Prateek Bora type->flags = GUEST_STATE_ELEMENT_TYPE_FLAG_READ_ONLY;
10304a575f9aSHarsh Prateek Bora else if (type->id >= GSB_VCPU_IN_BUFFER)
10314a575f9aSHarsh Prateek Bora /* 0x0c00 - 0xf000 Thread + RW */
10324a575f9aSHarsh Prateek Bora type->flags = 0;
10334a575f9aSHarsh Prateek Bora else if (type->id >= GSB_VCPU_LPVR)
10344a575f9aSHarsh Prateek Bora /* 0x0003 - 0x0bff Guest + RW */
10354a575f9aSHarsh Prateek Bora type->flags = GUEST_STATE_ELEMENT_TYPE_FLAG_GUEST_WIDE;
10364a575f9aSHarsh Prateek Bora else if (type->id >= GSB_HV_VCPU_STATE_SIZE)
10374a575f9aSHarsh Prateek Bora /* 0x0001 - 0x0002 Guest + RO */
10384a575f9aSHarsh Prateek Bora type->flags = GUEST_STATE_ELEMENT_TYPE_FLAG_READ_ONLY |
10394a575f9aSHarsh Prateek Bora GUEST_STATE_ELEMENT_TYPE_FLAG_GUEST_WIDE;
10404a575f9aSHarsh Prateek Bora }
10414a575f9aSHarsh Prateek Bora }
10424a575f9aSHarsh Prateek Bora
guest_state_element_next(struct guest_state_element * element,int64_t * len,int64_t * num_elements)104364c43909SHarsh Prateek Bora static struct guest_state_element *guest_state_element_next(
104464c43909SHarsh Prateek Bora struct guest_state_element *element,
104564c43909SHarsh Prateek Bora int64_t *len,
104664c43909SHarsh Prateek Bora int64_t *num_elements)
104764c43909SHarsh Prateek Bora {
104864c43909SHarsh Prateek Bora uint16_t size;
104964c43909SHarsh Prateek Bora
105064c43909SHarsh Prateek Bora /* size is of element->value[] only. Not whole guest_state_element */
105164c43909SHarsh Prateek Bora size = be16_to_cpu(element->size);
105264c43909SHarsh Prateek Bora
105364c43909SHarsh Prateek Bora if (len) {
105464c43909SHarsh Prateek Bora *len -= size + offsetof(struct guest_state_element, value);
105564c43909SHarsh Prateek Bora }
105664c43909SHarsh Prateek Bora
105764c43909SHarsh Prateek Bora if (num_elements) {
105864c43909SHarsh Prateek Bora *num_elements -= 1;
105964c43909SHarsh Prateek Bora }
106064c43909SHarsh Prateek Bora
106164c43909SHarsh Prateek Bora return (struct guest_state_element *)(element->value + size);
106264c43909SHarsh Prateek Bora }
106364c43909SHarsh Prateek Bora
106464c43909SHarsh Prateek Bora static
guest_state_element_type_find(uint16_t id)106564c43909SHarsh Prateek Bora struct guest_state_element_type *guest_state_element_type_find(uint16_t id)
106664c43909SHarsh Prateek Bora {
106764c43909SHarsh Prateek Bora int i;
106864c43909SHarsh Prateek Bora
106964c43909SHarsh Prateek Bora for (i = 0; i < ARRAY_SIZE(guest_state_element_types); i++)
107064c43909SHarsh Prateek Bora if (id == guest_state_element_types[i].id) {
107164c43909SHarsh Prateek Bora return &guest_state_element_types[i];
107264c43909SHarsh Prateek Bora }
107364c43909SHarsh Prateek Bora
107464c43909SHarsh Prateek Bora return NULL;
107564c43909SHarsh Prateek Bora }
107664c43909SHarsh Prateek Bora
log_element(struct guest_state_element * element,struct guest_state_request * gsr)107764c43909SHarsh Prateek Bora static void log_element(struct guest_state_element *element,
107864c43909SHarsh Prateek Bora struct guest_state_request *gsr)
107964c43909SHarsh Prateek Bora {
108064c43909SHarsh Prateek Bora qemu_log_mask(LOG_GUEST_ERROR, "h_guest_%s_state id:0x%04x size:0x%04x",
108164c43909SHarsh Prateek Bora gsr->flags & GUEST_STATE_REQUEST_SET ? "set" : "get",
108264c43909SHarsh Prateek Bora be16_to_cpu(element->id), be16_to_cpu(element->size));
108364c43909SHarsh Prateek Bora qemu_log_mask(LOG_GUEST_ERROR, "buf:0x%016"PRIx64" ...\n",
108464c43909SHarsh Prateek Bora be64_to_cpu(*(uint64_t *)element->value));
108564c43909SHarsh Prateek Bora }
108664c43909SHarsh Prateek Bora
guest_state_request_check(struct guest_state_request * gsr)108764c43909SHarsh Prateek Bora static bool guest_state_request_check(struct guest_state_request *gsr)
108864c43909SHarsh Prateek Bora {
108964c43909SHarsh Prateek Bora int64_t num_elements, len = gsr->len;
109064c43909SHarsh Prateek Bora struct guest_state_buffer *gsb = gsr->gsb;
109164c43909SHarsh Prateek Bora struct guest_state_element *element;
109264c43909SHarsh Prateek Bora struct guest_state_element_type *type;
109364c43909SHarsh Prateek Bora uint16_t id, size;
109464c43909SHarsh Prateek Bora
109564c43909SHarsh Prateek Bora /* gsb->num_elements = 0 == 32 bits long */
109664c43909SHarsh Prateek Bora assert(len >= 4);
109764c43909SHarsh Prateek Bora
109864c43909SHarsh Prateek Bora num_elements = be32_to_cpu(gsb->num_elements);
109964c43909SHarsh Prateek Bora element = gsb->elements;
110064c43909SHarsh Prateek Bora len -= sizeof(gsb->num_elements);
110164c43909SHarsh Prateek Bora
110264c43909SHarsh Prateek Bora /* Walk the buffer to validate the length */
110364c43909SHarsh Prateek Bora while (num_elements) {
110464c43909SHarsh Prateek Bora
110564c43909SHarsh Prateek Bora id = be16_to_cpu(element->id);
110664c43909SHarsh Prateek Bora size = be16_to_cpu(element->size);
110764c43909SHarsh Prateek Bora
110864c43909SHarsh Prateek Bora if (false) {
110964c43909SHarsh Prateek Bora log_element(element, gsr);
111064c43909SHarsh Prateek Bora }
111164c43909SHarsh Prateek Bora /* buffer size too small */
111264c43909SHarsh Prateek Bora if (len < 0) {
111364c43909SHarsh Prateek Bora return false;
111464c43909SHarsh Prateek Bora }
111564c43909SHarsh Prateek Bora
111664c43909SHarsh Prateek Bora type = guest_state_element_type_find(id);
111764c43909SHarsh Prateek Bora if (!type) {
111864c43909SHarsh Prateek Bora qemu_log_mask(LOG_GUEST_ERROR, "Element ID %04x unknown\n", id);
111964c43909SHarsh Prateek Bora log_element(element, gsr);
112064c43909SHarsh Prateek Bora return false;
112164c43909SHarsh Prateek Bora }
112264c43909SHarsh Prateek Bora
112364c43909SHarsh Prateek Bora if (id == GSB_HV_VCPU_IGNORED_ID) {
112464c43909SHarsh Prateek Bora goto next_element;
112564c43909SHarsh Prateek Bora }
112664c43909SHarsh Prateek Bora
112764c43909SHarsh Prateek Bora if (size != type->size) {
112864c43909SHarsh Prateek Bora qemu_log_mask(LOG_GUEST_ERROR, "Size mismatch. Element ID:%04x."
112964c43909SHarsh Prateek Bora "Size Exp:%i Got:%i\n", id, type->size, size);
113064c43909SHarsh Prateek Bora log_element(element, gsr);
113164c43909SHarsh Prateek Bora return false;
113264c43909SHarsh Prateek Bora }
113364c43909SHarsh Prateek Bora
113464c43909SHarsh Prateek Bora if ((type->flags & GUEST_STATE_ELEMENT_TYPE_FLAG_READ_ONLY) &&
113564c43909SHarsh Prateek Bora (gsr->flags & GUEST_STATE_REQUEST_SET)) {
113664c43909SHarsh Prateek Bora qemu_log_mask(LOG_GUEST_ERROR, "Trying to set a read-only Element "
113764c43909SHarsh Prateek Bora "ID:%04x.\n", id);
113864c43909SHarsh Prateek Bora return false;
113964c43909SHarsh Prateek Bora }
114064c43909SHarsh Prateek Bora
114164c43909SHarsh Prateek Bora if (type->flags & GUEST_STATE_ELEMENT_TYPE_FLAG_GUEST_WIDE) {
114264c43909SHarsh Prateek Bora /* guest wide element type */
114364c43909SHarsh Prateek Bora if (!(gsr->flags & GUEST_STATE_REQUEST_GUEST_WIDE)) {
114464c43909SHarsh Prateek Bora qemu_log_mask(LOG_GUEST_ERROR, "trying to set a guest wide "
114564c43909SHarsh Prateek Bora "Element ID:%04x.\n", id);
114664c43909SHarsh Prateek Bora return false;
114764c43909SHarsh Prateek Bora }
114864c43909SHarsh Prateek Bora } else {
114964c43909SHarsh Prateek Bora /* thread wide element type */
115064c43909SHarsh Prateek Bora if (gsr->flags & GUEST_STATE_REQUEST_GUEST_WIDE) {
115164c43909SHarsh Prateek Bora qemu_log_mask(LOG_GUEST_ERROR, "trying to set a thread wide "
115264c43909SHarsh Prateek Bora "Element ID:%04x.\n", id);
115364c43909SHarsh Prateek Bora return false;
115464c43909SHarsh Prateek Bora }
115564c43909SHarsh Prateek Bora }
115664c43909SHarsh Prateek Bora next_element:
115764c43909SHarsh Prateek Bora element = guest_state_element_next(element, &len, &num_elements);
115864c43909SHarsh Prateek Bora
115964c43909SHarsh Prateek Bora }
116064c43909SHarsh Prateek Bora return true;
116164c43909SHarsh Prateek Bora }
116264c43909SHarsh Prateek Bora
is_gsr_invalid(struct guest_state_request * gsr,struct guest_state_element * element,struct guest_state_element_type * type)116364c43909SHarsh Prateek Bora static bool is_gsr_invalid(struct guest_state_request *gsr,
116464c43909SHarsh Prateek Bora struct guest_state_element *element,
116564c43909SHarsh Prateek Bora struct guest_state_element_type *type)
116664c43909SHarsh Prateek Bora {
116764c43909SHarsh Prateek Bora if ((gsr->flags & GUEST_STATE_REQUEST_SET) &&
116864c43909SHarsh Prateek Bora (*(uint64_t *)(element->value) & ~(type->mask))) {
116964c43909SHarsh Prateek Bora log_element(element, gsr);
117064c43909SHarsh Prateek Bora qemu_log_mask(LOG_GUEST_ERROR, "L1 can't set reserved bits "
117164c43909SHarsh Prateek Bora "(allowed mask: 0x%08"PRIx64")\n", type->mask);
117264c43909SHarsh Prateek Bora return true;
117364c43909SHarsh Prateek Bora }
117464c43909SHarsh Prateek Bora return false;
117564c43909SHarsh Prateek Bora }
117664c43909SHarsh Prateek Bora
h_guest_get_capabilities(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)117771c33ef0SHarsh Prateek Bora static target_ulong h_guest_get_capabilities(PowerPCCPU *cpu,
117871c33ef0SHarsh Prateek Bora SpaprMachineState *spapr,
117971c33ef0SHarsh Prateek Bora target_ulong opcode,
118071c33ef0SHarsh Prateek Bora target_ulong *args)
118171c33ef0SHarsh Prateek Bora {
118271c33ef0SHarsh Prateek Bora CPUPPCState *env = &cpu->env;
118371c33ef0SHarsh Prateek Bora target_ulong flags = args[0];
118471c33ef0SHarsh Prateek Bora
118571c33ef0SHarsh Prateek Bora if (flags) { /* don't handle any flags capabilities for now */
118671c33ef0SHarsh Prateek Bora return H_PARAMETER;
118771c33ef0SHarsh Prateek Bora }
118871c33ef0SHarsh Prateek Bora
1189*6fb6f309SAmit Machhiwal /* P11 capabilities */
1190*6fb6f309SAmit Machhiwal if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_10_P11, 0,
1191*6fb6f309SAmit Machhiwal spapr->max_compat_pvr)) {
1192*6fb6f309SAmit Machhiwal env->gpr[4] |= H_GUEST_CAPABILITIES_P11_MODE;
1193*6fb6f309SAmit Machhiwal }
1194*6fb6f309SAmit Machhiwal
119571c33ef0SHarsh Prateek Bora /* P10 capabilities */
119671c33ef0SHarsh Prateek Bora if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_10, 0,
119771c33ef0SHarsh Prateek Bora spapr->max_compat_pvr)) {
119871c33ef0SHarsh Prateek Bora env->gpr[4] |= H_GUEST_CAPABILITIES_P10_MODE;
119971c33ef0SHarsh Prateek Bora }
120071c33ef0SHarsh Prateek Bora
120171c33ef0SHarsh Prateek Bora /* P9 capabilities */
120271c33ef0SHarsh Prateek Bora if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0,
120371c33ef0SHarsh Prateek Bora spapr->max_compat_pvr)) {
120471c33ef0SHarsh Prateek Bora env->gpr[4] |= H_GUEST_CAPABILITIES_P9_MODE;
120571c33ef0SHarsh Prateek Bora }
120671c33ef0SHarsh Prateek Bora
120771c33ef0SHarsh Prateek Bora return H_SUCCESS;
120871c33ef0SHarsh Prateek Bora }
120971c33ef0SHarsh Prateek Bora
h_guest_set_capabilities(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)121071c33ef0SHarsh Prateek Bora static target_ulong h_guest_set_capabilities(PowerPCCPU *cpu,
121171c33ef0SHarsh Prateek Bora SpaprMachineState *spapr,
121271c33ef0SHarsh Prateek Bora target_ulong opcode,
121371c33ef0SHarsh Prateek Bora target_ulong *args)
121471c33ef0SHarsh Prateek Bora {
121571c33ef0SHarsh Prateek Bora CPUPPCState *env = &cpu->env;
121671c33ef0SHarsh Prateek Bora target_ulong flags = args[0];
121771c33ef0SHarsh Prateek Bora target_ulong capabilities = args[1];
121871c33ef0SHarsh Prateek Bora env->gpr[4] = 0;
121971c33ef0SHarsh Prateek Bora
122071c33ef0SHarsh Prateek Bora if (flags) { /* don't handle any flags capabilities for now */
122171c33ef0SHarsh Prateek Bora return H_PARAMETER;
122271c33ef0SHarsh Prateek Bora }
122371c33ef0SHarsh Prateek Bora
122471c33ef0SHarsh Prateek Bora if (capabilities & H_GUEST_CAPABILITIES_COPY_MEM) {
122571c33ef0SHarsh Prateek Bora env->gpr[4] = 1;
122671c33ef0SHarsh Prateek Bora return H_P2; /* isn't supported */
122771c33ef0SHarsh Prateek Bora }
122871c33ef0SHarsh Prateek Bora
122971c33ef0SHarsh Prateek Bora /*
123071c33ef0SHarsh Prateek Bora * If there are no capabilities configured, set the R5 to the index of
123171c33ef0SHarsh Prateek Bora * the first supported Power Processor Mode
123271c33ef0SHarsh Prateek Bora */
123371c33ef0SHarsh Prateek Bora if (!capabilities) {
123471c33ef0SHarsh Prateek Bora env->gpr[4] = 1;
123571c33ef0SHarsh Prateek Bora
123671c33ef0SHarsh Prateek Bora /* set R5 to the first supported Power Processor Mode */
1237*6fb6f309SAmit Machhiwal if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_10_P11, 0,
1238*6fb6f309SAmit Machhiwal spapr->max_compat_pvr)) {
1239*6fb6f309SAmit Machhiwal env->gpr[5] = H_GUEST_CAP_P11_MODE_BMAP;
1240*6fb6f309SAmit Machhiwal } else if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_10, 0,
124171c33ef0SHarsh Prateek Bora spapr->max_compat_pvr)) {
124271c33ef0SHarsh Prateek Bora env->gpr[5] = H_GUEST_CAP_P10_MODE_BMAP;
124371c33ef0SHarsh Prateek Bora } else if (ppc_check_compat(cpu, CPU_POWERPC_LOGICAL_3_00, 0,
124471c33ef0SHarsh Prateek Bora spapr->max_compat_pvr)) {
124571c33ef0SHarsh Prateek Bora env->gpr[5] = H_GUEST_CAP_P9_MODE_BMAP;
124671c33ef0SHarsh Prateek Bora }
124771c33ef0SHarsh Prateek Bora
124871c33ef0SHarsh Prateek Bora return H_P2;
124971c33ef0SHarsh Prateek Bora }
125071c33ef0SHarsh Prateek Bora
125171c33ef0SHarsh Prateek Bora /*
125271c33ef0SHarsh Prateek Bora * If an invalid capability is set, R5 should contain the index of the
125371c33ef0SHarsh Prateek Bora * invalid capability bit
125471c33ef0SHarsh Prateek Bora */
125571c33ef0SHarsh Prateek Bora if (capabilities & ~H_GUEST_CAP_VALID_MASK) {
125671c33ef0SHarsh Prateek Bora env->gpr[4] = 1;
125771c33ef0SHarsh Prateek Bora
125871c33ef0SHarsh Prateek Bora /* Set R5 to the index of the invalid capability */
125971c33ef0SHarsh Prateek Bora env->gpr[5] = 63 - ctz64(capabilities);
126071c33ef0SHarsh Prateek Bora
126171c33ef0SHarsh Prateek Bora return H_P2;
126271c33ef0SHarsh Prateek Bora }
126371c33ef0SHarsh Prateek Bora
126471c33ef0SHarsh Prateek Bora if (!spapr->nested.capabilities_set) {
126571c33ef0SHarsh Prateek Bora spapr->nested.capabilities_set = true;
126671c33ef0SHarsh Prateek Bora spapr->nested.pvr_base = env->spr[SPR_PVR];
126771c33ef0SHarsh Prateek Bora return H_SUCCESS;
126871c33ef0SHarsh Prateek Bora } else {
126971c33ef0SHarsh Prateek Bora return H_STATE;
127071c33ef0SHarsh Prateek Bora }
127171c33ef0SHarsh Prateek Bora }
127271c33ef0SHarsh Prateek Bora
1273f5605626SHarsh Prateek Bora static void
destroy_guest_helper(gpointer value)1274f5605626SHarsh Prateek Bora destroy_guest_helper(gpointer value)
1275f5605626SHarsh Prateek Bora {
1276f5605626SHarsh Prateek Bora struct SpaprMachineStateNestedGuest *guest = value;
1277c6664be0SHarsh Prateek Bora g_free(guest->vcpus);
1278f5605626SHarsh Prateek Bora g_free(guest);
1279f5605626SHarsh Prateek Bora }
1280f5605626SHarsh Prateek Bora
h_guest_create(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)1281f5605626SHarsh Prateek Bora static target_ulong h_guest_create(PowerPCCPU *cpu,
1282f5605626SHarsh Prateek Bora SpaprMachineState *spapr,
1283f5605626SHarsh Prateek Bora target_ulong opcode,
1284f5605626SHarsh Prateek Bora target_ulong *args)
1285f5605626SHarsh Prateek Bora {
1286f5605626SHarsh Prateek Bora CPUPPCState *env = &cpu->env;
1287f5605626SHarsh Prateek Bora target_ulong flags = args[0];
1288f5605626SHarsh Prateek Bora target_ulong continue_token = args[1];
1289f5605626SHarsh Prateek Bora uint64_t guestid;
1290f5605626SHarsh Prateek Bora int nguests = 0;
1291f5605626SHarsh Prateek Bora struct SpaprMachineStateNestedGuest *guest;
1292f5605626SHarsh Prateek Bora
1293f5605626SHarsh Prateek Bora if (flags) { /* don't handle any flags for now */
1294f5605626SHarsh Prateek Bora return H_UNSUPPORTED_FLAG;
1295f5605626SHarsh Prateek Bora }
1296f5605626SHarsh Prateek Bora
1297f5605626SHarsh Prateek Bora if (continue_token != -1) {
1298f5605626SHarsh Prateek Bora return H_P2;
1299f5605626SHarsh Prateek Bora }
1300f5605626SHarsh Prateek Bora
1301f5605626SHarsh Prateek Bora if (!spapr->nested.capabilities_set) {
1302f5605626SHarsh Prateek Bora return H_STATE;
1303f5605626SHarsh Prateek Bora }
1304f5605626SHarsh Prateek Bora
1305f5605626SHarsh Prateek Bora if (!spapr->nested.guests) {
1306f5605626SHarsh Prateek Bora spapr->nested.guests = g_hash_table_new_full(NULL,
1307f5605626SHarsh Prateek Bora NULL,
1308f5605626SHarsh Prateek Bora NULL,
1309f5605626SHarsh Prateek Bora destroy_guest_helper);
1310f5605626SHarsh Prateek Bora }
1311f5605626SHarsh Prateek Bora
1312f5605626SHarsh Prateek Bora nguests = g_hash_table_size(spapr->nested.guests);
1313f5605626SHarsh Prateek Bora
1314f5605626SHarsh Prateek Bora if (nguests == PAPR_NESTED_GUEST_MAX) {
1315f5605626SHarsh Prateek Bora return H_NO_MEM;
1316f5605626SHarsh Prateek Bora }
1317f5605626SHarsh Prateek Bora
1318f5605626SHarsh Prateek Bora /* Lookup for available guestid */
1319f5605626SHarsh Prateek Bora for (guestid = 1; guestid < PAPR_NESTED_GUEST_MAX; guestid++) {
1320f5605626SHarsh Prateek Bora if (!(g_hash_table_lookup(spapr->nested.guests,
1321f5605626SHarsh Prateek Bora GINT_TO_POINTER(guestid)))) {
1322f5605626SHarsh Prateek Bora break;
1323f5605626SHarsh Prateek Bora }
1324f5605626SHarsh Prateek Bora }
1325f5605626SHarsh Prateek Bora
1326f5605626SHarsh Prateek Bora if (guestid == PAPR_NESTED_GUEST_MAX) {
1327f5605626SHarsh Prateek Bora return H_NO_MEM;
1328f5605626SHarsh Prateek Bora }
1329f5605626SHarsh Prateek Bora
1330f5605626SHarsh Prateek Bora guest = g_try_new0(struct SpaprMachineStateNestedGuest, 1);
1331f5605626SHarsh Prateek Bora if (!guest) {
1332f5605626SHarsh Prateek Bora return H_NO_MEM;
1333f5605626SHarsh Prateek Bora }
1334f5605626SHarsh Prateek Bora
1335f5605626SHarsh Prateek Bora guest->pvr_logical = spapr->nested.pvr_base;
1336f5605626SHarsh Prateek Bora g_hash_table_insert(spapr->nested.guests, GINT_TO_POINTER(guestid), guest);
1337f5605626SHarsh Prateek Bora env->gpr[4] = guestid;
1338f5605626SHarsh Prateek Bora
1339f5605626SHarsh Prateek Bora return H_SUCCESS;
1340f5605626SHarsh Prateek Bora }
1341f5605626SHarsh Prateek Bora
h_guest_delete(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)1342f5605626SHarsh Prateek Bora static target_ulong h_guest_delete(PowerPCCPU *cpu,
1343f5605626SHarsh Prateek Bora SpaprMachineState *spapr,
1344f5605626SHarsh Prateek Bora target_ulong opcode,
1345f5605626SHarsh Prateek Bora target_ulong *args)
1346f5605626SHarsh Prateek Bora {
1347f5605626SHarsh Prateek Bora target_ulong flags = args[0];
1348f5605626SHarsh Prateek Bora target_ulong guestid = args[1];
1349f5605626SHarsh Prateek Bora struct SpaprMachineStateNestedGuest *guest;
1350f5605626SHarsh Prateek Bora
1351f5605626SHarsh Prateek Bora /*
1352f5605626SHarsh Prateek Bora * handle flag deleteAllGuests, if set:
1353f5605626SHarsh Prateek Bora * guestid is ignored and all guests are deleted
1354f5605626SHarsh Prateek Bora *
1355f5605626SHarsh Prateek Bora */
1356f5605626SHarsh Prateek Bora if (flags & ~H_GUEST_DELETE_ALL_FLAG) {
1357f5605626SHarsh Prateek Bora return H_UNSUPPORTED_FLAG; /* other flag bits reserved */
1358f5605626SHarsh Prateek Bora } else if (flags & H_GUEST_DELETE_ALL_FLAG) {
1359f5605626SHarsh Prateek Bora g_hash_table_destroy(spapr->nested.guests);
1360f5605626SHarsh Prateek Bora return H_SUCCESS;
1361f5605626SHarsh Prateek Bora }
1362f5605626SHarsh Prateek Bora
1363f5605626SHarsh Prateek Bora guest = g_hash_table_lookup(spapr->nested.guests, GINT_TO_POINTER(guestid));
1364f5605626SHarsh Prateek Bora if (!guest) {
1365f5605626SHarsh Prateek Bora return H_P2;
1366f5605626SHarsh Prateek Bora }
1367f5605626SHarsh Prateek Bora
1368f5605626SHarsh Prateek Bora g_hash_table_remove(spapr->nested.guests, GINT_TO_POINTER(guestid));
1369f5605626SHarsh Prateek Bora
1370f5605626SHarsh Prateek Bora return H_SUCCESS;
1371f5605626SHarsh Prateek Bora }
1372f5605626SHarsh Prateek Bora
h_guest_create_vcpu(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)1373c6664be0SHarsh Prateek Bora static target_ulong h_guest_create_vcpu(PowerPCCPU *cpu,
1374c6664be0SHarsh Prateek Bora SpaprMachineState *spapr,
1375c6664be0SHarsh Prateek Bora target_ulong opcode,
1376c6664be0SHarsh Prateek Bora target_ulong *args)
1377c6664be0SHarsh Prateek Bora {
1378c6664be0SHarsh Prateek Bora target_ulong flags = args[0];
1379c6664be0SHarsh Prateek Bora target_ulong guestid = args[1];
1380c6664be0SHarsh Prateek Bora target_ulong vcpuid = args[2];
1381c6664be0SHarsh Prateek Bora SpaprMachineStateNestedGuest *guest;
1382c6664be0SHarsh Prateek Bora
1383c6664be0SHarsh Prateek Bora if (flags) { /* don't handle any flags for now */
1384c6664be0SHarsh Prateek Bora return H_UNSUPPORTED_FLAG;
1385c6664be0SHarsh Prateek Bora }
1386c6664be0SHarsh Prateek Bora
1387c6664be0SHarsh Prateek Bora guest = spapr_get_nested_guest(spapr, guestid);
1388c6664be0SHarsh Prateek Bora if (!guest) {
1389c6664be0SHarsh Prateek Bora return H_P2;
1390c6664be0SHarsh Prateek Bora }
1391c6664be0SHarsh Prateek Bora
1392c6664be0SHarsh Prateek Bora if (vcpuid < guest->nr_vcpus) {
1393c6664be0SHarsh Prateek Bora qemu_log_mask(LOG_UNIMP, "vcpuid " TARGET_FMT_ld " already in use.",
1394c6664be0SHarsh Prateek Bora vcpuid);
1395c6664be0SHarsh Prateek Bora return H_IN_USE;
1396c6664be0SHarsh Prateek Bora }
1397c6664be0SHarsh Prateek Bora /* linear vcpuid allocation only */
1398c6664be0SHarsh Prateek Bora assert(vcpuid == guest->nr_vcpus);
1399c6664be0SHarsh Prateek Bora
1400c6664be0SHarsh Prateek Bora if (guest->nr_vcpus >= PAPR_NESTED_GUEST_VCPU_MAX) {
1401c6664be0SHarsh Prateek Bora return H_P3;
1402c6664be0SHarsh Prateek Bora }
1403c6664be0SHarsh Prateek Bora
1404c6664be0SHarsh Prateek Bora SpaprMachineStateNestedGuestVcpu *vcpus, *curr_vcpu;
1405c6664be0SHarsh Prateek Bora vcpus = g_try_renew(struct SpaprMachineStateNestedGuestVcpu,
1406c6664be0SHarsh Prateek Bora guest->vcpus,
1407c6664be0SHarsh Prateek Bora guest->nr_vcpus + 1);
1408c6664be0SHarsh Prateek Bora if (!vcpus) {
1409c6664be0SHarsh Prateek Bora return H_NO_MEM;
1410c6664be0SHarsh Prateek Bora }
1411c6664be0SHarsh Prateek Bora guest->vcpus = vcpus;
1412c6664be0SHarsh Prateek Bora curr_vcpu = &vcpus[guest->nr_vcpus];
1413c6664be0SHarsh Prateek Bora memset(curr_vcpu, 0, sizeof(SpaprMachineStateNestedGuestVcpu));
1414c6664be0SHarsh Prateek Bora
1415c6664be0SHarsh Prateek Bora curr_vcpu->enabled = true;
1416c6664be0SHarsh Prateek Bora guest->nr_vcpus++;
1417c6664be0SHarsh Prateek Bora
1418c6664be0SHarsh Prateek Bora return H_SUCCESS;
1419c6664be0SHarsh Prateek Bora }
1420c6664be0SHarsh Prateek Bora
getset_state(SpaprMachineStateNestedGuest * guest,uint64_t vcpuid,struct guest_state_request * gsr)142164c43909SHarsh Prateek Bora static target_ulong getset_state(SpaprMachineStateNestedGuest *guest,
142264c43909SHarsh Prateek Bora uint64_t vcpuid,
142364c43909SHarsh Prateek Bora struct guest_state_request *gsr)
142464c43909SHarsh Prateek Bora {
142564c43909SHarsh Prateek Bora void *ptr;
142664c43909SHarsh Prateek Bora uint16_t id;
142764c43909SHarsh Prateek Bora struct guest_state_element *element;
142864c43909SHarsh Prateek Bora struct guest_state_element_type *type;
142964c43909SHarsh Prateek Bora int64_t lenleft, num_elements;
143064c43909SHarsh Prateek Bora
143164c43909SHarsh Prateek Bora lenleft = gsr->len;
143264c43909SHarsh Prateek Bora
143364c43909SHarsh Prateek Bora if (!guest_state_request_check(gsr)) {
143464c43909SHarsh Prateek Bora return H_P3;
143564c43909SHarsh Prateek Bora }
143664c43909SHarsh Prateek Bora
143764c43909SHarsh Prateek Bora num_elements = be32_to_cpu(gsr->gsb->num_elements);
143864c43909SHarsh Prateek Bora element = gsr->gsb->elements;
143964c43909SHarsh Prateek Bora /* Process the elements */
144064c43909SHarsh Prateek Bora while (num_elements) {
144164c43909SHarsh Prateek Bora type = NULL;
144264c43909SHarsh Prateek Bora /* log_element(element, gsr); */
144364c43909SHarsh Prateek Bora
144464c43909SHarsh Prateek Bora id = be16_to_cpu(element->id);
144564c43909SHarsh Prateek Bora if (id == GSB_HV_VCPU_IGNORED_ID) {
144664c43909SHarsh Prateek Bora goto next_element;
144764c43909SHarsh Prateek Bora }
144864c43909SHarsh Prateek Bora
144964c43909SHarsh Prateek Bora type = guest_state_element_type_find(id);
145064c43909SHarsh Prateek Bora assert(type);
145164c43909SHarsh Prateek Bora
145264c43909SHarsh Prateek Bora /* Get pointer to guest data to get/set */
145364c43909SHarsh Prateek Bora if (type->location && type->copy) {
145464c43909SHarsh Prateek Bora ptr = type->location(guest, vcpuid);
145564c43909SHarsh Prateek Bora assert(ptr);
145664c43909SHarsh Prateek Bora if (!~(type->mask) && is_gsr_invalid(gsr, element, type)) {
145764c43909SHarsh Prateek Bora return H_INVALID_ELEMENT_VALUE;
145864c43909SHarsh Prateek Bora }
145964c43909SHarsh Prateek Bora type->copy(ptr + type->offset, element->value,
146064c43909SHarsh Prateek Bora gsr->flags & GUEST_STATE_REQUEST_SET ? true : false);
146164c43909SHarsh Prateek Bora }
146264c43909SHarsh Prateek Bora
146364c43909SHarsh Prateek Bora next_element:
146464c43909SHarsh Prateek Bora element = guest_state_element_next(element, &lenleft, &num_elements);
146564c43909SHarsh Prateek Bora }
146664c43909SHarsh Prateek Bora
146764c43909SHarsh Prateek Bora return H_SUCCESS;
146864c43909SHarsh Prateek Bora }
146964c43909SHarsh Prateek Bora
map_and_getset_state(PowerPCCPU * cpu,SpaprMachineStateNestedGuest * guest,uint64_t vcpuid,struct guest_state_request * gsr)147064c43909SHarsh Prateek Bora static target_ulong map_and_getset_state(PowerPCCPU *cpu,
147164c43909SHarsh Prateek Bora SpaprMachineStateNestedGuest *guest,
147264c43909SHarsh Prateek Bora uint64_t vcpuid,
147364c43909SHarsh Prateek Bora struct guest_state_request *gsr)
147464c43909SHarsh Prateek Bora {
147564c43909SHarsh Prateek Bora target_ulong rc;
147664c43909SHarsh Prateek Bora int64_t len;
147764c43909SHarsh Prateek Bora bool is_write;
147864c43909SHarsh Prateek Bora
147964c43909SHarsh Prateek Bora len = gsr->len;
148064c43909SHarsh Prateek Bora /* only get_state would require write access to the provided buffer */
148164c43909SHarsh Prateek Bora is_write = (gsr->flags & GUEST_STATE_REQUEST_SET) ? false : true;
148264c43909SHarsh Prateek Bora gsr->gsb = address_space_map(CPU(cpu)->as, gsr->buf, (uint64_t *)&len,
148364c43909SHarsh Prateek Bora is_write, MEMTXATTRS_UNSPECIFIED);
148464c43909SHarsh Prateek Bora if (!gsr->gsb) {
148564c43909SHarsh Prateek Bora rc = H_P3;
148664c43909SHarsh Prateek Bora goto out1;
148764c43909SHarsh Prateek Bora }
148864c43909SHarsh Prateek Bora
148964c43909SHarsh Prateek Bora if (len != gsr->len) {
149064c43909SHarsh Prateek Bora rc = H_P3;
149164c43909SHarsh Prateek Bora goto out1;
149264c43909SHarsh Prateek Bora }
149364c43909SHarsh Prateek Bora
149464c43909SHarsh Prateek Bora rc = getset_state(guest, vcpuid, gsr);
149564c43909SHarsh Prateek Bora
149664c43909SHarsh Prateek Bora out1:
149764c43909SHarsh Prateek Bora address_space_unmap(CPU(cpu)->as, gsr->gsb, len, is_write, len);
149864c43909SHarsh Prateek Bora return rc;
149964c43909SHarsh Prateek Bora }
150064c43909SHarsh Prateek Bora
h_guest_getset_state(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong * args,bool set)150164c43909SHarsh Prateek Bora static target_ulong h_guest_getset_state(PowerPCCPU *cpu,
150264c43909SHarsh Prateek Bora SpaprMachineState *spapr,
150364c43909SHarsh Prateek Bora target_ulong *args,
150464c43909SHarsh Prateek Bora bool set)
150564c43909SHarsh Prateek Bora {
150664c43909SHarsh Prateek Bora target_ulong flags = args[0];
150764c43909SHarsh Prateek Bora target_ulong lpid = args[1];
150864c43909SHarsh Prateek Bora target_ulong vcpuid = args[2];
150964c43909SHarsh Prateek Bora target_ulong buf = args[3];
151064c43909SHarsh Prateek Bora target_ulong buflen = args[4];
151164c43909SHarsh Prateek Bora struct guest_state_request gsr;
151264c43909SHarsh Prateek Bora SpaprMachineStateNestedGuest *guest;
151364c43909SHarsh Prateek Bora
151464c43909SHarsh Prateek Bora guest = spapr_get_nested_guest(spapr, lpid);
151564c43909SHarsh Prateek Bora if (!guest) {
151664c43909SHarsh Prateek Bora return H_P2;
151764c43909SHarsh Prateek Bora }
151864c43909SHarsh Prateek Bora gsr.buf = buf;
151964c43909SHarsh Prateek Bora assert(buflen <= GSB_MAX_BUF_SIZE);
152064c43909SHarsh Prateek Bora gsr.len = buflen;
152164c43909SHarsh Prateek Bora gsr.flags = 0;
152264c43909SHarsh Prateek Bora if (flags & H_GUEST_GETSET_STATE_FLAG_GUEST_WIDE) {
152364c43909SHarsh Prateek Bora gsr.flags |= GUEST_STATE_REQUEST_GUEST_WIDE;
152464c43909SHarsh Prateek Bora }
152558cb91b3SHarsh Prateek Bora if (flags & ~H_GUEST_GETSET_STATE_FLAG_GUEST_WIDE) {
152664c43909SHarsh Prateek Bora return H_PARAMETER; /* flag not supported yet */
152764c43909SHarsh Prateek Bora }
152864c43909SHarsh Prateek Bora
152964c43909SHarsh Prateek Bora if (set) {
153064c43909SHarsh Prateek Bora gsr.flags |= GUEST_STATE_REQUEST_SET;
153164c43909SHarsh Prateek Bora }
153264c43909SHarsh Prateek Bora return map_and_getset_state(cpu, guest, vcpuid, &gsr);
153364c43909SHarsh Prateek Bora }
153464c43909SHarsh Prateek Bora
h_guest_set_state(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)153564c43909SHarsh Prateek Bora static target_ulong h_guest_set_state(PowerPCCPU *cpu,
153664c43909SHarsh Prateek Bora SpaprMachineState *spapr,
153764c43909SHarsh Prateek Bora target_ulong opcode,
153864c43909SHarsh Prateek Bora target_ulong *args)
153964c43909SHarsh Prateek Bora {
154064c43909SHarsh Prateek Bora return h_guest_getset_state(cpu, spapr, args, true);
154164c43909SHarsh Prateek Bora }
154264c43909SHarsh Prateek Bora
h_guest_get_state(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)154364c43909SHarsh Prateek Bora static target_ulong h_guest_get_state(PowerPCCPU *cpu,
154464c43909SHarsh Prateek Bora SpaprMachineState *spapr,
154564c43909SHarsh Prateek Bora target_ulong opcode,
154664c43909SHarsh Prateek Bora target_ulong *args)
154764c43909SHarsh Prateek Bora {
154864c43909SHarsh Prateek Bora return h_guest_getset_state(cpu, spapr, args, false);
154964c43909SHarsh Prateek Bora }
155064c43909SHarsh Prateek Bora
exit_nested_store_l2(PowerPCCPU * cpu,int excp,SpaprMachineStateNestedGuestVcpu * vcpu)155149771107SHarsh Prateek Bora static void exit_nested_store_l2(PowerPCCPU *cpu, int excp,
155249771107SHarsh Prateek Bora SpaprMachineStateNestedGuestVcpu *vcpu)
155349771107SHarsh Prateek Bora {
155449771107SHarsh Prateek Bora CPUPPCState *env = &cpu->env;
155549771107SHarsh Prateek Bora SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
155649771107SHarsh Prateek Bora target_ulong now, hdar, hdsisr, asdr;
155749771107SHarsh Prateek Bora
155849771107SHarsh Prateek Bora assert(sizeof(env->gpr) == sizeof(vcpu->state.gpr)); /* sanity check */
155949771107SHarsh Prateek Bora
156049771107SHarsh Prateek Bora now = cpu_ppc_load_tbl(env); /* L2 timebase */
156149771107SHarsh Prateek Bora now -= vcpu->tb_offset; /* L1 timebase */
156249771107SHarsh Prateek Bora vcpu->state.dec_expiry_tb = now - cpu_ppc_load_decr(env);
156349771107SHarsh Prateek Bora cpu_ppc_store_decr(env, spapr_cpu->nested_host_state->dec_expiry_tb - now);
156449771107SHarsh Prateek Bora /* backup hdar, hdsisr, asdr if reqd later below */
156549771107SHarsh Prateek Bora hdar = vcpu->state.hdar;
156649771107SHarsh Prateek Bora hdsisr = vcpu->state.hdsisr;
156749771107SHarsh Prateek Bora asdr = vcpu->state.asdr;
156849771107SHarsh Prateek Bora
156949771107SHarsh Prateek Bora nested_save_state(&vcpu->state, cpu);
157049771107SHarsh Prateek Bora
157149771107SHarsh Prateek Bora if (excp == POWERPC_EXCP_MCHECK ||
157249771107SHarsh Prateek Bora excp == POWERPC_EXCP_RESET ||
157349771107SHarsh Prateek Bora excp == POWERPC_EXCP_SYSCALL) {
157449771107SHarsh Prateek Bora vcpu->state.nip = env->spr[SPR_SRR0];
157549771107SHarsh Prateek Bora vcpu->state.msr = env->spr[SPR_SRR1] & env->msr_mask;
157649771107SHarsh Prateek Bora } else {
157749771107SHarsh Prateek Bora vcpu->state.nip = env->spr[SPR_HSRR0];
157849771107SHarsh Prateek Bora vcpu->state.msr = env->spr[SPR_HSRR1] & env->msr_mask;
157949771107SHarsh Prateek Bora }
158049771107SHarsh Prateek Bora
158149771107SHarsh Prateek Bora /* hdar, hdsisr, asdr should be retained unless certain exceptions */
158249771107SHarsh Prateek Bora if ((excp != POWERPC_EXCP_HDSI) && (excp != POWERPC_EXCP_HISI)) {
158349771107SHarsh Prateek Bora vcpu->state.asdr = asdr;
158449771107SHarsh Prateek Bora } else if (excp != POWERPC_EXCP_HDSI) {
158549771107SHarsh Prateek Bora vcpu->state.hdar = hdar;
158649771107SHarsh Prateek Bora vcpu->state.hdsisr = hdsisr;
158749771107SHarsh Prateek Bora }
158849771107SHarsh Prateek Bora }
158949771107SHarsh Prateek Bora
get_exit_ids(uint64_t srr0,uint16_t ids[16])159049771107SHarsh Prateek Bora static int get_exit_ids(uint64_t srr0, uint16_t ids[16])
159149771107SHarsh Prateek Bora {
159249771107SHarsh Prateek Bora int nr;
159349771107SHarsh Prateek Bora
159449771107SHarsh Prateek Bora switch (srr0) {
159549771107SHarsh Prateek Bora case 0xc00:
159649771107SHarsh Prateek Bora nr = 10;
159749771107SHarsh Prateek Bora ids[0] = GSB_VCPU_GPR3;
159849771107SHarsh Prateek Bora ids[1] = GSB_VCPU_GPR4;
159949771107SHarsh Prateek Bora ids[2] = GSB_VCPU_GPR5;
160049771107SHarsh Prateek Bora ids[3] = GSB_VCPU_GPR6;
160149771107SHarsh Prateek Bora ids[4] = GSB_VCPU_GPR7;
160249771107SHarsh Prateek Bora ids[5] = GSB_VCPU_GPR8;
160349771107SHarsh Prateek Bora ids[6] = GSB_VCPU_GPR9;
160449771107SHarsh Prateek Bora ids[7] = GSB_VCPU_GPR10;
160549771107SHarsh Prateek Bora ids[8] = GSB_VCPU_GPR11;
160649771107SHarsh Prateek Bora ids[9] = GSB_VCPU_GPR12;
160749771107SHarsh Prateek Bora break;
160849771107SHarsh Prateek Bora case 0xe00:
160949771107SHarsh Prateek Bora nr = 5;
161049771107SHarsh Prateek Bora ids[0] = GSB_VCPU_SPR_HDAR;
161149771107SHarsh Prateek Bora ids[1] = GSB_VCPU_SPR_HDSISR;
161249771107SHarsh Prateek Bora ids[2] = GSB_VCPU_SPR_ASDR;
161349771107SHarsh Prateek Bora ids[3] = GSB_VCPU_SPR_NIA;
161449771107SHarsh Prateek Bora ids[4] = GSB_VCPU_SPR_MSR;
161549771107SHarsh Prateek Bora break;
161649771107SHarsh Prateek Bora case 0xe20:
161749771107SHarsh Prateek Bora nr = 4;
161849771107SHarsh Prateek Bora ids[0] = GSB_VCPU_SPR_HDAR;
161949771107SHarsh Prateek Bora ids[1] = GSB_VCPU_SPR_ASDR;
162049771107SHarsh Prateek Bora ids[2] = GSB_VCPU_SPR_NIA;
162149771107SHarsh Prateek Bora ids[3] = GSB_VCPU_SPR_MSR;
162249771107SHarsh Prateek Bora break;
162349771107SHarsh Prateek Bora case 0xe40:
162449771107SHarsh Prateek Bora nr = 3;
162549771107SHarsh Prateek Bora ids[0] = GSB_VCPU_SPR_HEIR;
162649771107SHarsh Prateek Bora ids[1] = GSB_VCPU_SPR_NIA;
162749771107SHarsh Prateek Bora ids[2] = GSB_VCPU_SPR_MSR;
162849771107SHarsh Prateek Bora break;
162949771107SHarsh Prateek Bora case 0xf80:
163049771107SHarsh Prateek Bora nr = 3;
163149771107SHarsh Prateek Bora ids[0] = GSB_VCPU_SPR_HFSCR;
163249771107SHarsh Prateek Bora ids[1] = GSB_VCPU_SPR_NIA;
163349771107SHarsh Prateek Bora ids[2] = GSB_VCPU_SPR_MSR;
163449771107SHarsh Prateek Bora break;
163549771107SHarsh Prateek Bora default:
163649771107SHarsh Prateek Bora nr = 0;
163749771107SHarsh Prateek Bora break;
163849771107SHarsh Prateek Bora }
163949771107SHarsh Prateek Bora
164049771107SHarsh Prateek Bora return nr;
164149771107SHarsh Prateek Bora }
164249771107SHarsh Prateek Bora
exit_process_output_buffer(PowerPCCPU * cpu,SpaprMachineStateNestedGuest * guest,target_ulong vcpuid,target_ulong * r3)164349771107SHarsh Prateek Bora static void exit_process_output_buffer(PowerPCCPU *cpu,
164449771107SHarsh Prateek Bora SpaprMachineStateNestedGuest *guest,
164549771107SHarsh Prateek Bora target_ulong vcpuid,
164649771107SHarsh Prateek Bora target_ulong *r3)
164749771107SHarsh Prateek Bora {
164849771107SHarsh Prateek Bora SpaprMachineStateNestedGuestVcpu *vcpu = &guest->vcpus[vcpuid];
164949771107SHarsh Prateek Bora struct guest_state_request gsr;
165049771107SHarsh Prateek Bora struct guest_state_buffer *gsb;
165149771107SHarsh Prateek Bora struct guest_state_element *element;
165249771107SHarsh Prateek Bora struct guest_state_element_type *type;
165349771107SHarsh Prateek Bora int exit_id_count = 0;
165449771107SHarsh Prateek Bora uint16_t exit_cause_ids[16];
165549771107SHarsh Prateek Bora hwaddr len;
165649771107SHarsh Prateek Bora
165749771107SHarsh Prateek Bora len = vcpu->runbufout.size;
165849771107SHarsh Prateek Bora gsb = address_space_map(CPU(cpu)->as, vcpu->runbufout.addr, &len, true,
165949771107SHarsh Prateek Bora MEMTXATTRS_UNSPECIFIED);
166049771107SHarsh Prateek Bora if (!gsb || len != vcpu->runbufout.size) {
166149771107SHarsh Prateek Bora address_space_unmap(CPU(cpu)->as, gsb, len, true, len);
166249771107SHarsh Prateek Bora *r3 = H_P2;
166349771107SHarsh Prateek Bora return;
166449771107SHarsh Prateek Bora }
166549771107SHarsh Prateek Bora
166649771107SHarsh Prateek Bora exit_id_count = get_exit_ids(*r3, exit_cause_ids);
166749771107SHarsh Prateek Bora
166849771107SHarsh Prateek Bora /* Create a buffer of elements to send back */
166949771107SHarsh Prateek Bora gsb->num_elements = cpu_to_be32(exit_id_count);
167049771107SHarsh Prateek Bora element = gsb->elements;
167149771107SHarsh Prateek Bora for (int i = 0; i < exit_id_count; i++) {
167249771107SHarsh Prateek Bora type = guest_state_element_type_find(exit_cause_ids[i]);
167349771107SHarsh Prateek Bora assert(type);
167449771107SHarsh Prateek Bora element->id = cpu_to_be16(exit_cause_ids[i]);
167549771107SHarsh Prateek Bora element->size = cpu_to_be16(type->size);
167649771107SHarsh Prateek Bora element = guest_state_element_next(element, NULL, NULL);
167749771107SHarsh Prateek Bora }
167849771107SHarsh Prateek Bora gsr.gsb = gsb;
167949771107SHarsh Prateek Bora gsr.len = VCPU_OUT_BUF_MIN_SZ;
168049771107SHarsh Prateek Bora gsr.flags = 0; /* get + never guest wide */
168149771107SHarsh Prateek Bora getset_state(guest, vcpuid, &gsr);
168249771107SHarsh Prateek Bora
168349771107SHarsh Prateek Bora address_space_unmap(CPU(cpu)->as, gsb, len, true, len);
168449771107SHarsh Prateek Bora return;
168549771107SHarsh Prateek Bora }
168649771107SHarsh Prateek Bora
168749771107SHarsh Prateek Bora static
spapr_exit_nested_papr(SpaprMachineState * spapr,PowerPCCPU * cpu,int excp)168849771107SHarsh Prateek Bora void spapr_exit_nested_papr(SpaprMachineState *spapr, PowerPCCPU *cpu, int excp)
168949771107SHarsh Prateek Bora {
169049771107SHarsh Prateek Bora CPUPPCState *env = &cpu->env;
169149771107SHarsh Prateek Bora CPUState *cs = CPU(cpu);
169249771107SHarsh Prateek Bora SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
169349771107SHarsh Prateek Bora target_ulong r3_return = env->excp_vectors[excp]; /* hcall return value */
169449771107SHarsh Prateek Bora target_ulong lpid = 0, vcpuid = 0;
169549771107SHarsh Prateek Bora struct SpaprMachineStateNestedGuestVcpu *vcpu = NULL;
169649771107SHarsh Prateek Bora struct SpaprMachineStateNestedGuest *guest = NULL;
169749771107SHarsh Prateek Bora
169849771107SHarsh Prateek Bora lpid = spapr_cpu->nested_host_state->gpr[5];
169949771107SHarsh Prateek Bora vcpuid = spapr_cpu->nested_host_state->gpr[6];
170049771107SHarsh Prateek Bora guest = spapr_get_nested_guest(spapr, lpid);
170149771107SHarsh Prateek Bora assert(guest);
170249771107SHarsh Prateek Bora spapr_nested_vcpu_check(guest, vcpuid, false);
170349771107SHarsh Prateek Bora vcpu = &guest->vcpus[vcpuid];
170449771107SHarsh Prateek Bora
170549771107SHarsh Prateek Bora exit_nested_store_l2(cpu, excp, vcpu);
170649771107SHarsh Prateek Bora /* do the output buffer for run_vcpu*/
170749771107SHarsh Prateek Bora exit_process_output_buffer(cpu, guest, vcpuid, &r3_return);
170849771107SHarsh Prateek Bora
170949771107SHarsh Prateek Bora assert(env->spr[SPR_LPIDR] != 0);
171049771107SHarsh Prateek Bora nested_load_state(cpu, spapr_cpu->nested_host_state);
171149771107SHarsh Prateek Bora cpu_ppc_decrease_tb_by_offset(env, vcpu->tb_offset);
171249771107SHarsh Prateek Bora env->gpr[3] = H_SUCCESS;
171349771107SHarsh Prateek Bora env->gpr[4] = r3_return;
171449771107SHarsh Prateek Bora nested_post_load_state(env, cs);
171549771107SHarsh Prateek Bora cpu_ppc_hdecr_exit(env);
171649771107SHarsh Prateek Bora
171749771107SHarsh Prateek Bora spapr_cpu->in_nested = false;
171849771107SHarsh Prateek Bora g_free(spapr_cpu->nested_host_state);
171949771107SHarsh Prateek Bora spapr_cpu->nested_host_state = NULL;
172049771107SHarsh Prateek Bora }
172149771107SHarsh Prateek Bora
spapr_exit_nested(PowerPCCPU * cpu,int excp)172249771107SHarsh Prateek Bora void spapr_exit_nested(PowerPCCPU *cpu, int excp)
172349771107SHarsh Prateek Bora {
172449771107SHarsh Prateek Bora SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
172549771107SHarsh Prateek Bora SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
172649771107SHarsh Prateek Bora
172749771107SHarsh Prateek Bora assert(spapr_cpu->in_nested);
172849771107SHarsh Prateek Bora if (spapr_nested_api(spapr) == NESTED_API_KVM_HV) {
172949771107SHarsh Prateek Bora spapr_exit_nested_hv(cpu, excp);
173049771107SHarsh Prateek Bora } else if (spapr_nested_api(spapr) == NESTED_API_PAPR) {
173149771107SHarsh Prateek Bora spapr_exit_nested_papr(spapr, cpu, excp);
173249771107SHarsh Prateek Bora } else {
173349771107SHarsh Prateek Bora g_assert_not_reached();
173449771107SHarsh Prateek Bora }
173549771107SHarsh Prateek Bora }
173649771107SHarsh Prateek Bora
nested_papr_load_l2(PowerPCCPU * cpu,CPUPPCState * env,SpaprMachineStateNestedGuestVcpu * vcpu,target_ulong now)173749771107SHarsh Prateek Bora static void nested_papr_load_l2(PowerPCCPU *cpu,
173849771107SHarsh Prateek Bora CPUPPCState *env,
173949771107SHarsh Prateek Bora SpaprMachineStateNestedGuestVcpu *vcpu,
174049771107SHarsh Prateek Bora target_ulong now)
174149771107SHarsh Prateek Bora {
174249771107SHarsh Prateek Bora PowerPCCPUClass *pcc = POWERPC_CPU_GET_CLASS(cpu);
174349771107SHarsh Prateek Bora target_ulong lpcr, lpcr_mask, hdec;
174449771107SHarsh Prateek Bora lpcr_mask = LPCR_DPFD | LPCR_ILE | LPCR_AIL | LPCR_LD | LPCR_MER;
174549771107SHarsh Prateek Bora
174649771107SHarsh Prateek Bora assert(vcpu);
174749771107SHarsh Prateek Bora assert(sizeof(env->gpr) == sizeof(vcpu->state.gpr));
174849771107SHarsh Prateek Bora nested_load_state(cpu, &vcpu->state);
174949771107SHarsh Prateek Bora lpcr = (env->spr[SPR_LPCR] & ~lpcr_mask) |
175049771107SHarsh Prateek Bora (vcpu->state.lpcr & lpcr_mask);
175149771107SHarsh Prateek Bora lpcr |= LPCR_HR | LPCR_UPRT | LPCR_GTSE | LPCR_HVICE | LPCR_HDICE;
175249771107SHarsh Prateek Bora lpcr &= ~LPCR_LPES0;
175349771107SHarsh Prateek Bora env->spr[SPR_LPCR] = lpcr & pcc->lpcr_mask;
175449771107SHarsh Prateek Bora
175549771107SHarsh Prateek Bora hdec = vcpu->hdecr_expiry_tb - now;
175649771107SHarsh Prateek Bora cpu_ppc_store_decr(env, vcpu->state.dec_expiry_tb - now);
175749771107SHarsh Prateek Bora cpu_ppc_hdecr_init(env);
175849771107SHarsh Prateek Bora cpu_ppc_store_hdecr(env, hdec);
175949771107SHarsh Prateek Bora
176049771107SHarsh Prateek Bora cpu_ppc_increase_tb_by_offset(env, vcpu->tb_offset);
176149771107SHarsh Prateek Bora }
176249771107SHarsh Prateek Bora
nested_papr_run_vcpu(PowerPCCPU * cpu,uint64_t lpid,SpaprMachineStateNestedGuestVcpu * vcpu)176349771107SHarsh Prateek Bora static void nested_papr_run_vcpu(PowerPCCPU *cpu,
176449771107SHarsh Prateek Bora uint64_t lpid,
176549771107SHarsh Prateek Bora SpaprMachineStateNestedGuestVcpu *vcpu)
176649771107SHarsh Prateek Bora {
176749771107SHarsh Prateek Bora SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
176849771107SHarsh Prateek Bora CPUPPCState *env = &cpu->env;
176949771107SHarsh Prateek Bora CPUState *cs = CPU(cpu);
177049771107SHarsh Prateek Bora SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
177149771107SHarsh Prateek Bora target_ulong now = cpu_ppc_load_tbl(env);
177249771107SHarsh Prateek Bora
177349771107SHarsh Prateek Bora assert(env->spr[SPR_LPIDR] == 0);
177449771107SHarsh Prateek Bora assert(spapr->nested.api); /* ensure API version is initialized */
177549771107SHarsh Prateek Bora spapr_cpu->nested_host_state = g_try_new(struct nested_ppc_state, 1);
177649771107SHarsh Prateek Bora assert(spapr_cpu->nested_host_state);
177749771107SHarsh Prateek Bora nested_save_state(spapr_cpu->nested_host_state, cpu);
177849771107SHarsh Prateek Bora spapr_cpu->nested_host_state->dec_expiry_tb = now - cpu_ppc_load_decr(env);
177949771107SHarsh Prateek Bora nested_papr_load_l2(cpu, env, vcpu, now);
178049771107SHarsh Prateek Bora env->spr[SPR_LPIDR] = lpid; /* post load l2 */
178149771107SHarsh Prateek Bora
178249771107SHarsh Prateek Bora spapr_cpu->in_nested = true;
178349771107SHarsh Prateek Bora nested_post_load_state(env, cs);
178449771107SHarsh Prateek Bora }
178549771107SHarsh Prateek Bora
h_guest_run_vcpu(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)178649771107SHarsh Prateek Bora static target_ulong h_guest_run_vcpu(PowerPCCPU *cpu,
178749771107SHarsh Prateek Bora SpaprMachineState *spapr,
178849771107SHarsh Prateek Bora target_ulong opcode,
178949771107SHarsh Prateek Bora target_ulong *args)
179049771107SHarsh Prateek Bora {
179149771107SHarsh Prateek Bora CPUPPCState *env = &cpu->env;
179249771107SHarsh Prateek Bora target_ulong flags = args[0];
179349771107SHarsh Prateek Bora target_ulong lpid = args[1];
179449771107SHarsh Prateek Bora target_ulong vcpuid = args[2];
179549771107SHarsh Prateek Bora struct SpaprMachineStateNestedGuestVcpu *vcpu;
179649771107SHarsh Prateek Bora struct guest_state_request gsr;
179749771107SHarsh Prateek Bora SpaprMachineStateNestedGuest *guest;
179849771107SHarsh Prateek Bora target_ulong rc;
179949771107SHarsh Prateek Bora
180049771107SHarsh Prateek Bora if (flags) /* don't handle any flags for now */
180149771107SHarsh Prateek Bora return H_PARAMETER;
180249771107SHarsh Prateek Bora
180349771107SHarsh Prateek Bora guest = spapr_get_nested_guest(spapr, lpid);
180449771107SHarsh Prateek Bora if (!guest) {
180549771107SHarsh Prateek Bora return H_P2;
180649771107SHarsh Prateek Bora }
180749771107SHarsh Prateek Bora if (!spapr_nested_vcpu_check(guest, vcpuid, true)) {
180849771107SHarsh Prateek Bora return H_P3;
180949771107SHarsh Prateek Bora }
181049771107SHarsh Prateek Bora
181149771107SHarsh Prateek Bora if (guest->parttbl[0] == 0) {
181249771107SHarsh Prateek Bora /* At least need a partition scoped radix tree */
181349771107SHarsh Prateek Bora return H_NOT_AVAILABLE;
181449771107SHarsh Prateek Bora }
181549771107SHarsh Prateek Bora
181649771107SHarsh Prateek Bora vcpu = &guest->vcpus[vcpuid];
181749771107SHarsh Prateek Bora
181849771107SHarsh Prateek Bora /* Read run_vcpu input buffer to update state */
181949771107SHarsh Prateek Bora gsr.buf = vcpu->runbufin.addr;
182049771107SHarsh Prateek Bora gsr.len = vcpu->runbufin.size;
182149771107SHarsh Prateek Bora gsr.flags = GUEST_STATE_REQUEST_SET; /* Thread wide + writing */
182249771107SHarsh Prateek Bora rc = map_and_getset_state(cpu, guest, vcpuid, &gsr);
182349771107SHarsh Prateek Bora if (rc == H_SUCCESS) {
182449771107SHarsh Prateek Bora nested_papr_run_vcpu(cpu, lpid, vcpu);
182549771107SHarsh Prateek Bora } else {
182649771107SHarsh Prateek Bora env->gpr[3] = rc;
182749771107SHarsh Prateek Bora }
182849771107SHarsh Prateek Bora return env->gpr[3];
182949771107SHarsh Prateek Bora }
183049771107SHarsh Prateek Bora
spapr_register_nested_hv(void)18316026fdbdSHarsh Prateek Bora void spapr_register_nested_hv(void)
18326b8a0537SNicholas Piggin {
18336b8a0537SNicholas Piggin spapr_register_hypercall(KVMPPC_H_SET_PARTITION_TABLE, h_set_ptbl);
18346b8a0537SNicholas Piggin spapr_register_hypercall(KVMPPC_H_ENTER_NESTED, h_enter_nested);
18356b8a0537SNicholas Piggin spapr_register_hypercall(KVMPPC_H_TLB_INVALIDATE, h_tlb_invalidate);
18366b8a0537SNicholas Piggin spapr_register_hypercall(KVMPPC_H_COPY_TOFROM_GUEST, h_copy_tofrom_guest);
18376b8a0537SNicholas Piggin }
18386026fdbdSHarsh Prateek Bora
spapr_unregister_nested_hv(void)18396026fdbdSHarsh Prateek Bora void spapr_unregister_nested_hv(void)
18406026fdbdSHarsh Prateek Bora {
18416026fdbdSHarsh Prateek Bora spapr_unregister_hypercall(KVMPPC_H_SET_PARTITION_TABLE);
18426026fdbdSHarsh Prateek Bora spapr_unregister_hypercall(KVMPPC_H_ENTER_NESTED);
18436026fdbdSHarsh Prateek Bora spapr_unregister_hypercall(KVMPPC_H_TLB_INVALIDATE);
18446026fdbdSHarsh Prateek Bora spapr_unregister_hypercall(KVMPPC_H_COPY_TOFROM_GUEST);
18456026fdbdSHarsh Prateek Bora }
184671c33ef0SHarsh Prateek Bora
spapr_register_nested_papr(void)184771c33ef0SHarsh Prateek Bora void spapr_register_nested_papr(void)
184871c33ef0SHarsh Prateek Bora {
184971c33ef0SHarsh Prateek Bora spapr_register_hypercall(H_GUEST_GET_CAPABILITIES,
185071c33ef0SHarsh Prateek Bora h_guest_get_capabilities);
185171c33ef0SHarsh Prateek Bora spapr_register_hypercall(H_GUEST_SET_CAPABILITIES,
185271c33ef0SHarsh Prateek Bora h_guest_set_capabilities);
1853f5605626SHarsh Prateek Bora spapr_register_hypercall(H_GUEST_CREATE, h_guest_create);
1854f5605626SHarsh Prateek Bora spapr_register_hypercall(H_GUEST_DELETE, h_guest_delete);
1855c6664be0SHarsh Prateek Bora spapr_register_hypercall(H_GUEST_CREATE_VCPU, h_guest_create_vcpu);
185664c43909SHarsh Prateek Bora spapr_register_hypercall(H_GUEST_SET_STATE, h_guest_set_state);
185764c43909SHarsh Prateek Bora spapr_register_hypercall(H_GUEST_GET_STATE, h_guest_get_state);
185849771107SHarsh Prateek Bora spapr_register_hypercall(H_GUEST_RUN_VCPU, h_guest_run_vcpu);
185971c33ef0SHarsh Prateek Bora }
186071c33ef0SHarsh Prateek Bora
spapr_unregister_nested_papr(void)186171c33ef0SHarsh Prateek Bora void spapr_unregister_nested_papr(void)
186271c33ef0SHarsh Prateek Bora {
186371c33ef0SHarsh Prateek Bora spapr_unregister_hypercall(H_GUEST_GET_CAPABILITIES);
186471c33ef0SHarsh Prateek Bora spapr_unregister_hypercall(H_GUEST_SET_CAPABILITIES);
1865f5605626SHarsh Prateek Bora spapr_unregister_hypercall(H_GUEST_CREATE);
1866f5605626SHarsh Prateek Bora spapr_unregister_hypercall(H_GUEST_DELETE);
1867c6664be0SHarsh Prateek Bora spapr_unregister_hypercall(H_GUEST_CREATE_VCPU);
186864c43909SHarsh Prateek Bora spapr_unregister_hypercall(H_GUEST_SET_STATE);
186964c43909SHarsh Prateek Bora spapr_unregister_hypercall(H_GUEST_GET_STATE);
187049771107SHarsh Prateek Bora spapr_unregister_hypercall(H_GUEST_RUN_VCPU);
187171c33ef0SHarsh Prateek Bora }
187271c33ef0SHarsh Prateek Bora
18736b8a0537SNicholas Piggin #else
spapr_exit_nested(PowerPCCPU * cpu,int excp)18746b8a0537SNicholas Piggin void spapr_exit_nested(PowerPCCPU *cpu, int excp)
18756b8a0537SNicholas Piggin {
18766b8a0537SNicholas Piggin g_assert_not_reached();
18776b8a0537SNicholas Piggin }
18786b8a0537SNicholas Piggin
spapr_register_nested_hv(void)18796026fdbdSHarsh Prateek Bora void spapr_register_nested_hv(void)
18806026fdbdSHarsh Prateek Bora {
18816026fdbdSHarsh Prateek Bora /* DO NOTHING */
18826026fdbdSHarsh Prateek Bora }
18836026fdbdSHarsh Prateek Bora
spapr_unregister_nested_hv(void)18846026fdbdSHarsh Prateek Bora void spapr_unregister_nested_hv(void)
18856b8a0537SNicholas Piggin {
18866b8a0537SNicholas Piggin /* DO NOTHING */
18876b8a0537SNicholas Piggin }
1888c2813a35SHarsh Prateek Bora
spapr_get_pate_nested_hv(SpaprMachineState * spapr,PowerPCCPU * cpu,target_ulong lpid,ppc_v3_pate_t * entry)1889c2813a35SHarsh Prateek Bora bool spapr_get_pate_nested_hv(SpaprMachineState *spapr, PowerPCCPU *cpu,
1890c2813a35SHarsh Prateek Bora target_ulong lpid, ppc_v3_pate_t *entry)
1891c2813a35SHarsh Prateek Bora {
1892c2813a35SHarsh Prateek Bora return false;
1893c2813a35SHarsh Prateek Bora }
189471c33ef0SHarsh Prateek Bora
spapr_get_pate_nested_papr(SpaprMachineState * spapr,PowerPCCPU * cpu,target_ulong lpid,ppc_v3_pate_t * entry)189598823ce0SHarsh Prateek Bora bool spapr_get_pate_nested_papr(SpaprMachineState *spapr, PowerPCCPU *cpu,
189698823ce0SHarsh Prateek Bora target_ulong lpid, ppc_v3_pate_t *entry)
189798823ce0SHarsh Prateek Bora {
189898823ce0SHarsh Prateek Bora return false;
189998823ce0SHarsh Prateek Bora }
190098823ce0SHarsh Prateek Bora
spapr_register_nested_papr(void)190171c33ef0SHarsh Prateek Bora void spapr_register_nested_papr(void)
190271c33ef0SHarsh Prateek Bora {
190371c33ef0SHarsh Prateek Bora /* DO NOTHING */
190471c33ef0SHarsh Prateek Bora }
190571c33ef0SHarsh Prateek Bora
spapr_unregister_nested_papr(void)190671c33ef0SHarsh Prateek Bora void spapr_unregister_nested_papr(void)
190771c33ef0SHarsh Prateek Bora {
190871c33ef0SHarsh Prateek Bora /* DO NOTHING */
190971c33ef0SHarsh Prateek Bora }
191071c33ef0SHarsh Prateek Bora
spapr_nested_gsb_init(void)19114a575f9aSHarsh Prateek Bora void spapr_nested_gsb_init(void)
19124a575f9aSHarsh Prateek Bora {
19134a575f9aSHarsh Prateek Bora /* DO NOTHING */
19144a575f9aSHarsh Prateek Bora }
19154a575f9aSHarsh Prateek Bora
19166b8a0537SNicholas Piggin #endif
1917