10d75590dSPeter Maydell #include "qemu/osdep.h"
20c21e073SDavid Gibson #include "qemu/cutils.h"
3da34e65cSMarkus Armbruster #include "qapi/error.h"
4b3946626SVincent Palatin #include "sysemu/hw_accel.h"
554d31236SMarkus Armbruster #include "sysemu/runstate.h"
617f826afSNicholas Piggin #include "sysemu/tcg.h"
703dd024fSPaolo Bonzini #include "qemu/log.h"
8db725815SMarkus Armbruster #include "qemu/main-loop.h"
90b8fa32fSMarkus Armbruster #include "qemu/module.h"
100b0b8310SDavid Gibson #include "qemu/error-report.h"
11548c9609SAlex Bennée #include "exec/tb-flush.h"
129f64bd8aSPaolo Bonzini #include "helper_regs.h"
13120f738aSNicholas Piggin #include "hw/ppc/ppc.h"
140d09e41aSPaolo Bonzini #include "hw/ppc/spapr.h"
157388efafSDavid Gibson #include "hw/ppc/spapr_cpu_core.h"
166b8a0537SNicholas Piggin #include "hw/ppc/spapr_nested.h"
17d5aea6f3SDavid Gibson #include "mmu-hash64.h"
183794d548SAlexey Kardashevskiy #include "cpu-models.h"
193794d548SAlexey Kardashevskiy #include "trace.h"
203794d548SAlexey Kardashevskiy #include "kvm_ppc.h"
210c21e073SDavid Gibson #include "hw/ppc/fdt.h"
22facdb8b6SMichael Roth #include "hw/ppc/spapr_ovec.h"
23a165ac67SDaniel Henrique Barboza #include "hw/ppc/spapr_numa.h"
24b4db5413SSuraj Jitindar Singh #include "mmu-book3s-v3.h"
252cc0e2e8SDavid Hildenbrand #include "hw/mem/memory-device.h"
269f64bd8aSPaolo Bonzini
is_ram_address(SpaprMachineState * spapr,hwaddr addr)27962104f0SLucas Mateus Castro (alqotel) bool is_ram_address(SpaprMachineState *spapr, hwaddr addr)
28ecbc25faSDavid Gibson {
29ecbc25faSDavid Gibson MachineState *machine = MACHINE(spapr);
30e017da37SDavid Hildenbrand DeviceMemoryState *dms = machine->device_memory;
31ecbc25faSDavid Gibson
32ecbc25faSDavid Gibson if (addr < machine->ram_size) {
33ecbc25faSDavid Gibson return true;
34ecbc25faSDavid Gibson }
35c0ce7b4aSDavid Hildenbrand if (dms && (addr >= dms->base)
36e017da37SDavid Hildenbrand && ((addr - dms->base) < memory_region_size(&dms->mr))) {
37ecbc25faSDavid Gibson return true;
38ecbc25faSDavid Gibson }
39ecbc25faSDavid Gibson
40ecbc25faSDavid Gibson return false;
41ecbc25faSDavid Gibson }
42ecbc25faSDavid Gibson
43b55d295eSDavid Gibson /* Convert a return code from the KVM ioctl()s implementing resize HPT
44b55d295eSDavid Gibson * into a PAPR hypercall return code */
resize_hpt_convert_rc(int ret)45b55d295eSDavid Gibson static target_ulong resize_hpt_convert_rc(int ret)
46b55d295eSDavid Gibson {
47b55d295eSDavid Gibson if (ret >= 100000) {
48b55d295eSDavid Gibson return H_LONG_BUSY_ORDER_100_SEC;
49b55d295eSDavid Gibson } else if (ret >= 10000) {
50b55d295eSDavid Gibson return H_LONG_BUSY_ORDER_10_SEC;
51b55d295eSDavid Gibson } else if (ret >= 1000) {
52b55d295eSDavid Gibson return H_LONG_BUSY_ORDER_1_SEC;
53b55d295eSDavid Gibson } else if (ret >= 100) {
54b55d295eSDavid Gibson return H_LONG_BUSY_ORDER_100_MSEC;
55b55d295eSDavid Gibson } else if (ret >= 10) {
56b55d295eSDavid Gibson return H_LONG_BUSY_ORDER_10_MSEC;
57b55d295eSDavid Gibson } else if (ret > 0) {
58b55d295eSDavid Gibson return H_LONG_BUSY_ORDER_1_MSEC;
59b55d295eSDavid Gibson }
60b55d295eSDavid Gibson
61b55d295eSDavid Gibson switch (ret) {
62b55d295eSDavid Gibson case 0:
63b55d295eSDavid Gibson return H_SUCCESS;
64b55d295eSDavid Gibson case -EPERM:
65b55d295eSDavid Gibson return H_AUTHORITY;
66b55d295eSDavid Gibson case -EINVAL:
67b55d295eSDavid Gibson return H_PARAMETER;
68b55d295eSDavid Gibson case -ENXIO:
69b55d295eSDavid Gibson return H_CLOSED;
70b55d295eSDavid Gibson case -ENOSPC:
71b55d295eSDavid Gibson return H_PTEG_FULL;
72b55d295eSDavid Gibson case -EBUSY:
73b55d295eSDavid Gibson return H_BUSY;
74b55d295eSDavid Gibson case -ENOMEM:
75b55d295eSDavid Gibson return H_NO_MEM;
76b55d295eSDavid Gibson default:
77b55d295eSDavid Gibson return H_HARDWARE;
78b55d295eSDavid Gibson }
79b55d295eSDavid Gibson }
80b55d295eSDavid Gibson
h_resize_hpt_prepare(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)8130f4b05bSDavid Gibson static target_ulong h_resize_hpt_prepare(PowerPCCPU *cpu,
82ce2918cbSDavid Gibson SpaprMachineState *spapr,
8330f4b05bSDavid Gibson target_ulong opcode,
8430f4b05bSDavid Gibson target_ulong *args)
8530f4b05bSDavid Gibson {
8630f4b05bSDavid Gibson target_ulong flags = args[0];
870b0b8310SDavid Gibson int shift = args[1];
88db50f280SDavid Gibson uint64_t current_ram_size;
89b55d295eSDavid Gibson int rc;
9030f4b05bSDavid Gibson
9130f4b05bSDavid Gibson if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) {
9230f4b05bSDavid Gibson return H_AUTHORITY;
9330f4b05bSDavid Gibson }
9430f4b05bSDavid Gibson
950b0b8310SDavid Gibson if (!spapr->htab_shift) {
960b0b8310SDavid Gibson /* Radix guest, no HPT */
970b0b8310SDavid Gibson return H_NOT_AVAILABLE;
980b0b8310SDavid Gibson }
990b0b8310SDavid Gibson
10030f4b05bSDavid Gibson trace_spapr_h_resize_hpt_prepare(flags, shift);
1010b0b8310SDavid Gibson
1020b0b8310SDavid Gibson if (flags != 0) {
1030b0b8310SDavid Gibson return H_PARAMETER;
1040b0b8310SDavid Gibson }
1050b0b8310SDavid Gibson
1060b0b8310SDavid Gibson if (shift && ((shift < 18) || (shift > 46))) {
1070b0b8310SDavid Gibson return H_PARAMETER;
1080b0b8310SDavid Gibson }
1090b0b8310SDavid Gibson
110db50f280SDavid Gibson current_ram_size = MACHINE(spapr)->ram_size + get_plugged_memory_size();
1110b0b8310SDavid Gibson
1120b0b8310SDavid Gibson /* We only allow the guest to allocate an HPT one order above what
1130b0b8310SDavid Gibson * we'd normally give them (to stop a small guest claiming a huge
1140b0b8310SDavid Gibson * chunk of resources in the HPT */
1150b0b8310SDavid Gibson if (shift > (spapr_hpt_shift_for_ramsize(current_ram_size) + 1)) {
1160b0b8310SDavid Gibson return H_RESOURCE;
1170b0b8310SDavid Gibson }
1180b0b8310SDavid Gibson
119b55d295eSDavid Gibson rc = kvmppc_resize_hpt_prepare(cpu, flags, shift);
120b55d295eSDavid Gibson if (rc != -ENOSYS) {
121b55d295eSDavid Gibson return resize_hpt_convert_rc(rc);
122b55d295eSDavid Gibson }
123b55d295eSDavid Gibson
124962104f0SLucas Mateus Castro (alqotel) if (kvm_enabled()) {
12530f4b05bSDavid Gibson return H_HARDWARE;
126aea75803SPhilippe Mathieu-Daudé } else if (tcg_enabled()) {
127a3d0cf82SPhilippe Mathieu-Daudé return vhyp_mmu_resize_hpt_prepare(cpu, spapr, shift);
128aea75803SPhilippe Mathieu-Daudé } else {
129aea75803SPhilippe Mathieu-Daudé g_assert_not_reached();
130aea75803SPhilippe Mathieu-Daudé }
1310b0b8310SDavid Gibson }
1320b0b8310SDavid Gibson
do_push_sregs_to_kvm_pr(CPUState * cs,run_on_cpu_data data)1331ec26c75SGreg Kurz static void do_push_sregs_to_kvm_pr(CPUState *cs, run_on_cpu_data data)
1341ec26c75SGreg Kurz {
1351ec26c75SGreg Kurz int ret;
1361ec26c75SGreg Kurz
1371ec26c75SGreg Kurz cpu_synchronize_state(cs);
1381ec26c75SGreg Kurz
1391ec26c75SGreg Kurz ret = kvmppc_put_books_sregs(POWERPC_CPU(cs));
1401ec26c75SGreg Kurz if (ret < 0) {
1411ec26c75SGreg Kurz error_report("failed to push sregs to KVM: %s", strerror(-ret));
1421ec26c75SGreg Kurz exit(1);
1431ec26c75SGreg Kurz }
1441ec26c75SGreg Kurz }
1451ec26c75SGreg Kurz
push_sregs_to_kvm_pr(SpaprMachineState * spapr)146962104f0SLucas Mateus Castro (alqotel) void push_sregs_to_kvm_pr(SpaprMachineState *spapr)
1471ec26c75SGreg Kurz {
1481ec26c75SGreg Kurz CPUState *cs;
1491ec26c75SGreg Kurz
1501ec26c75SGreg Kurz /*
1511ec26c75SGreg Kurz * This is a hack for the benefit of KVM PR - it abuses the SDR1
1521ec26c75SGreg Kurz * slot in kvm_sregs to communicate the userspace address of the
1531ec26c75SGreg Kurz * HPT
1541ec26c75SGreg Kurz */
1551ec26c75SGreg Kurz if (!kvm_enabled() || !spapr->htab) {
1561ec26c75SGreg Kurz return;
1571ec26c75SGreg Kurz }
1581ec26c75SGreg Kurz
1591ec26c75SGreg Kurz CPU_FOREACH(cs) {
1601ec26c75SGreg Kurz run_on_cpu(cs, do_push_sregs_to_kvm_pr, RUN_ON_CPU_NULL);
1611ec26c75SGreg Kurz }
1621ec26c75SGreg Kurz }
1631ec26c75SGreg Kurz
h_resize_hpt_commit(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)16430f4b05bSDavid Gibson static target_ulong h_resize_hpt_commit(PowerPCCPU *cpu,
165ce2918cbSDavid Gibson SpaprMachineState *spapr,
16630f4b05bSDavid Gibson target_ulong opcode,
16730f4b05bSDavid Gibson target_ulong *args)
16830f4b05bSDavid Gibson {
16930f4b05bSDavid Gibson target_ulong flags = args[0];
17030f4b05bSDavid Gibson target_ulong shift = args[1];
1710b0b8310SDavid Gibson int rc;
17230f4b05bSDavid Gibson
17330f4b05bSDavid Gibson if (spapr->resize_hpt == SPAPR_RESIZE_HPT_DISABLED) {
17430f4b05bSDavid Gibson return H_AUTHORITY;
17530f4b05bSDavid Gibson }
17630f4b05bSDavid Gibson
17794789567SDaniel Henrique Barboza if (!spapr->htab_shift) {
17894789567SDaniel Henrique Barboza /* Radix guest, no HPT */
17994789567SDaniel Henrique Barboza return H_NOT_AVAILABLE;
18094789567SDaniel Henrique Barboza }
18194789567SDaniel Henrique Barboza
18230f4b05bSDavid Gibson trace_spapr_h_resize_hpt_commit(flags, shift);
1830b0b8310SDavid Gibson
184b55d295eSDavid Gibson rc = kvmppc_resize_hpt_commit(cpu, flags, shift);
185b55d295eSDavid Gibson if (rc != -ENOSYS) {
18694789567SDaniel Henrique Barboza rc = resize_hpt_convert_rc(rc);
18794789567SDaniel Henrique Barboza if (rc == H_SUCCESS) {
18894789567SDaniel Henrique Barboza /* Need to set the new htab_shift in the machine state */
18994789567SDaniel Henrique Barboza spapr->htab_shift = shift;
19094789567SDaniel Henrique Barboza }
19194789567SDaniel Henrique Barboza return rc;
192b55d295eSDavid Gibson }
193b55d295eSDavid Gibson
194962104f0SLucas Mateus Castro (alqotel) if (kvm_enabled()) {
195962104f0SLucas Mateus Castro (alqotel) return H_HARDWARE;
196aea75803SPhilippe Mathieu-Daudé } else if (tcg_enabled()) {
197a3d0cf82SPhilippe Mathieu-Daudé return vhyp_mmu_resize_hpt_commit(cpu, spapr, flags, shift);
198aea75803SPhilippe Mathieu-Daudé } else {
199aea75803SPhilippe Mathieu-Daudé g_assert_not_reached();
200aea75803SPhilippe Mathieu-Daudé }
2010b0b8310SDavid Gibson }
2020b0b8310SDavid Gibson
2030b0b8310SDavid Gibson
20430f4b05bSDavid Gibson
h_set_sprg0(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)205ce2918cbSDavid Gibson static target_ulong h_set_sprg0(PowerPCCPU *cpu, SpaprMachineState *spapr,
206423576f7SThomas Huth target_ulong opcode, target_ulong *args)
207423576f7SThomas Huth {
208423576f7SThomas Huth cpu_synchronize_state(CPU(cpu));
209423576f7SThomas Huth cpu->env.spr[SPR_SPRG0] = args[0];
210423576f7SThomas Huth
211423576f7SThomas Huth return H_SUCCESS;
212423576f7SThomas Huth }
213423576f7SThomas Huth
h_set_dabr(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)214ce2918cbSDavid Gibson static target_ulong h_set_dabr(PowerPCCPU *cpu, SpaprMachineState *spapr,
2159f64bd8aSPaolo Bonzini target_ulong opcode, target_ulong *args)
2169f64bd8aSPaolo Bonzini {
21703282a3aSLucas Mateus Castro (alqotel) if (!ppc_has_spr(cpu, SPR_DABR)) {
218af08a58fSThomas Huth return H_HARDWARE; /* DABR register not available */
219af08a58fSThomas Huth }
220af08a58fSThomas Huth cpu_synchronize_state(CPU(cpu));
221af08a58fSThomas Huth
22203282a3aSLucas Mateus Castro (alqotel) if (ppc_has_spr(cpu, SPR_DABRX)) {
223af08a58fSThomas Huth cpu->env.spr[SPR_DABRX] = 0x3; /* Use Problem and Privileged state */
224af08a58fSThomas Huth } else if (!(args[0] & 0x4)) { /* Breakpoint Translation set? */
225af08a58fSThomas Huth return H_RESERVED_DABR;
226af08a58fSThomas Huth }
227af08a58fSThomas Huth
228af08a58fSThomas Huth cpu->env.spr[SPR_DABR] = args[0];
229af08a58fSThomas Huth return H_SUCCESS;
2309f64bd8aSPaolo Bonzini }
2319f64bd8aSPaolo Bonzini
h_set_xdabr(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)232ce2918cbSDavid Gibson static target_ulong h_set_xdabr(PowerPCCPU *cpu, SpaprMachineState *spapr,
233e49ff266SThomas Huth target_ulong opcode, target_ulong *args)
234e49ff266SThomas Huth {
235e49ff266SThomas Huth target_ulong dabrx = args[1];
236e49ff266SThomas Huth
23703282a3aSLucas Mateus Castro (alqotel) if (!ppc_has_spr(cpu, SPR_DABR) || !ppc_has_spr(cpu, SPR_DABRX)) {
238e49ff266SThomas Huth return H_HARDWARE;
239e49ff266SThomas Huth }
240e49ff266SThomas Huth
241e49ff266SThomas Huth if ((dabrx & ~0xfULL) != 0 || (dabrx & H_DABRX_HYPERVISOR) != 0
242e49ff266SThomas Huth || (dabrx & (H_DABRX_KERNEL | H_DABRX_USER)) == 0) {
243e49ff266SThomas Huth return H_PARAMETER;
244e49ff266SThomas Huth }
245e49ff266SThomas Huth
246e49ff266SThomas Huth cpu_synchronize_state(CPU(cpu));
247e49ff266SThomas Huth cpu->env.spr[SPR_DABRX] = dabrx;
248e49ff266SThomas Huth cpu->env.spr[SPR_DABR] = args[0];
249e49ff266SThomas Huth
250e49ff266SThomas Huth return H_SUCCESS;
251e49ff266SThomas Huth }
252e49ff266SThomas Huth
h_page_init(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)253ce2918cbSDavid Gibson static target_ulong h_page_init(PowerPCCPU *cpu, SpaprMachineState *spapr,
2543240dd9aSThomas Huth target_ulong opcode, target_ulong *args)
2553240dd9aSThomas Huth {
2563240dd9aSThomas Huth target_ulong flags = args[0];
2573240dd9aSThomas Huth hwaddr dst = args[1];
2583240dd9aSThomas Huth hwaddr src = args[2];
2593240dd9aSThomas Huth hwaddr len = TARGET_PAGE_SIZE;
2603240dd9aSThomas Huth uint8_t *pdst, *psrc;
2613240dd9aSThomas Huth target_long ret = H_SUCCESS;
2623240dd9aSThomas Huth
2633240dd9aSThomas Huth if (flags & ~(H_ICACHE_SYNCHRONIZE | H_ICACHE_INVALIDATE
2643240dd9aSThomas Huth | H_COPY_PAGE | H_ZERO_PAGE)) {
2653240dd9aSThomas Huth qemu_log_mask(LOG_UNIMP, "h_page_init: Bad flags (" TARGET_FMT_lx "\n",
2663240dd9aSThomas Huth flags);
2673240dd9aSThomas Huth return H_PARAMETER;
2683240dd9aSThomas Huth }
2693240dd9aSThomas Huth
2703240dd9aSThomas Huth /* Map-in destination */
2713240dd9aSThomas Huth if (!is_ram_address(spapr, dst) || (dst & ~TARGET_PAGE_MASK) != 0) {
2723240dd9aSThomas Huth return H_PARAMETER;
2733240dd9aSThomas Huth }
27485eb7c18SPhilippe Mathieu-Daudé pdst = cpu_physical_memory_map(dst, &len, true);
2753240dd9aSThomas Huth if (!pdst || len != TARGET_PAGE_SIZE) {
2763240dd9aSThomas Huth return H_PARAMETER;
2773240dd9aSThomas Huth }
2783240dd9aSThomas Huth
2793240dd9aSThomas Huth if (flags & H_COPY_PAGE) {
2803240dd9aSThomas Huth /* Map-in source, copy to destination, and unmap source again */
2813240dd9aSThomas Huth if (!is_ram_address(spapr, src) || (src & ~TARGET_PAGE_MASK) != 0) {
2823240dd9aSThomas Huth ret = H_PARAMETER;
2833240dd9aSThomas Huth goto unmap_out;
2843240dd9aSThomas Huth }
28585eb7c18SPhilippe Mathieu-Daudé psrc = cpu_physical_memory_map(src, &len, false);
2863240dd9aSThomas Huth if (!psrc || len != TARGET_PAGE_SIZE) {
2873240dd9aSThomas Huth ret = H_PARAMETER;
2883240dd9aSThomas Huth goto unmap_out;
2893240dd9aSThomas Huth }
2903240dd9aSThomas Huth memcpy(pdst, psrc, len);
2913240dd9aSThomas Huth cpu_physical_memory_unmap(psrc, len, 0, len);
2923240dd9aSThomas Huth } else if (flags & H_ZERO_PAGE) {
2933240dd9aSThomas Huth memset(pdst, 0, len); /* Just clear the destination page */
2943240dd9aSThomas Huth }
2953240dd9aSThomas Huth
2963240dd9aSThomas Huth if (kvm_enabled() && (flags & H_ICACHE_SYNCHRONIZE) != 0) {
2973240dd9aSThomas Huth kvmppc_dcbst_range(cpu, pdst, len);
2983240dd9aSThomas Huth }
2993240dd9aSThomas Huth if (flags & (H_ICACHE_SYNCHRONIZE | H_ICACHE_INVALIDATE)) {
3003240dd9aSThomas Huth if (kvm_enabled()) {
3013240dd9aSThomas Huth kvmppc_icbi_range(cpu, pdst, len);
3023240dd9aSThomas Huth } else {
3033240dd9aSThomas Huth tb_flush(CPU(cpu));
3043240dd9aSThomas Huth }
3053240dd9aSThomas Huth }
3063240dd9aSThomas Huth
3073240dd9aSThomas Huth unmap_out:
3083240dd9aSThomas Huth cpu_physical_memory_unmap(pdst, TARGET_PAGE_SIZE, 1, len);
3093240dd9aSThomas Huth return ret;
3103240dd9aSThomas Huth }
3113240dd9aSThomas Huth
3129f64bd8aSPaolo Bonzini #define FLAGS_REGISTER_VPA 0x0000200000000000ULL
3139f64bd8aSPaolo Bonzini #define FLAGS_REGISTER_DTL 0x0000400000000000ULL
3149f64bd8aSPaolo Bonzini #define FLAGS_REGISTER_SLBSHADOW 0x0000600000000000ULL
3159f64bd8aSPaolo Bonzini #define FLAGS_DEREGISTER_VPA 0x0000a00000000000ULL
3169f64bd8aSPaolo Bonzini #define FLAGS_DEREGISTER_DTL 0x0000c00000000000ULL
3179f64bd8aSPaolo Bonzini #define FLAGS_DEREGISTER_SLBSHADOW 0x0000e00000000000ULL
3189f64bd8aSPaolo Bonzini
register_vpa(PowerPCCPU * cpu,target_ulong vpa)3197388efafSDavid Gibson static target_ulong register_vpa(PowerPCCPU *cpu, target_ulong vpa)
3209f64bd8aSPaolo Bonzini {
3217388efafSDavid Gibson CPUState *cs = CPU(cpu);
3227388efafSDavid Gibson CPUPPCState *env = &cpu->env;
323ce2918cbSDavid Gibson SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
3249f64bd8aSPaolo Bonzini uint16_t size;
3259f64bd8aSPaolo Bonzini uint8_t tmp;
3269f64bd8aSPaolo Bonzini
3279f64bd8aSPaolo Bonzini if (vpa == 0) {
3289f64bd8aSPaolo Bonzini hcall_dprintf("Can't cope with registering a VPA at logical 0\n");
3299f64bd8aSPaolo Bonzini return H_HARDWARE;
3309f64bd8aSPaolo Bonzini }
3319f64bd8aSPaolo Bonzini
3329f64bd8aSPaolo Bonzini if (vpa % env->dcache_line_size) {
3339f64bd8aSPaolo Bonzini return H_PARAMETER;
3349f64bd8aSPaolo Bonzini }
3359f64bd8aSPaolo Bonzini /* FIXME: bounds check the address */
3369f64bd8aSPaolo Bonzini
33741701aa4SEdgar E. Iglesias size = lduw_be_phys(cs->as, vpa + 0x4);
3389f64bd8aSPaolo Bonzini
3399f64bd8aSPaolo Bonzini if (size < VPA_MIN_SIZE) {
3409f64bd8aSPaolo Bonzini return H_PARAMETER;
3419f64bd8aSPaolo Bonzini }
3429f64bd8aSPaolo Bonzini
3439f64bd8aSPaolo Bonzini /* VPA is not allowed to cross a page boundary */
3449f64bd8aSPaolo Bonzini if ((vpa / 4096) != ((vpa + size - 1) / 4096)) {
3459f64bd8aSPaolo Bonzini return H_PARAMETER;
3469f64bd8aSPaolo Bonzini }
3479f64bd8aSPaolo Bonzini
3487388efafSDavid Gibson spapr_cpu->vpa_addr = vpa;
3499f64bd8aSPaolo Bonzini
3507388efafSDavid Gibson tmp = ldub_phys(cs->as, spapr_cpu->vpa_addr + VPA_SHARED_PROC_OFFSET);
3519f64bd8aSPaolo Bonzini tmp |= VPA_SHARED_PROC_VAL;
3527388efafSDavid Gibson stb_phys(cs->as, spapr_cpu->vpa_addr + VPA_SHARED_PROC_OFFSET, tmp);
3539f64bd8aSPaolo Bonzini
3549f64bd8aSPaolo Bonzini return H_SUCCESS;
3559f64bd8aSPaolo Bonzini }
3569f64bd8aSPaolo Bonzini
deregister_vpa(PowerPCCPU * cpu,target_ulong vpa)3577388efafSDavid Gibson static target_ulong deregister_vpa(PowerPCCPU *cpu, target_ulong vpa)
3589f64bd8aSPaolo Bonzini {
359ce2918cbSDavid Gibson SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
3607388efafSDavid Gibson
3617388efafSDavid Gibson if (spapr_cpu->slb_shadow_addr) {
3629f64bd8aSPaolo Bonzini return H_RESOURCE;
3639f64bd8aSPaolo Bonzini }
3649f64bd8aSPaolo Bonzini
3657388efafSDavid Gibson if (spapr_cpu->dtl_addr) {
3669f64bd8aSPaolo Bonzini return H_RESOURCE;
3679f64bd8aSPaolo Bonzini }
3689f64bd8aSPaolo Bonzini
3697388efafSDavid Gibson spapr_cpu->vpa_addr = 0;
3709f64bd8aSPaolo Bonzini return H_SUCCESS;
3719f64bd8aSPaolo Bonzini }
3729f64bd8aSPaolo Bonzini
register_slb_shadow(PowerPCCPU * cpu,target_ulong addr)3737388efafSDavid Gibson static target_ulong register_slb_shadow(PowerPCCPU *cpu, target_ulong addr)
3749f64bd8aSPaolo Bonzini {
375ce2918cbSDavid Gibson SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
3769f64bd8aSPaolo Bonzini uint32_t size;
3779f64bd8aSPaolo Bonzini
3789f64bd8aSPaolo Bonzini if (addr == 0) {
3799f64bd8aSPaolo Bonzini hcall_dprintf("Can't cope with SLB shadow at logical 0\n");
3809f64bd8aSPaolo Bonzini return H_HARDWARE;
3819f64bd8aSPaolo Bonzini }
3829f64bd8aSPaolo Bonzini
3837388efafSDavid Gibson size = ldl_be_phys(CPU(cpu)->as, addr + 0x4);
3849f64bd8aSPaolo Bonzini if (size < 0x8) {
3859f64bd8aSPaolo Bonzini return H_PARAMETER;
3869f64bd8aSPaolo Bonzini }
3879f64bd8aSPaolo Bonzini
3889f64bd8aSPaolo Bonzini if ((addr / 4096) != ((addr + size - 1) / 4096)) {
3899f64bd8aSPaolo Bonzini return H_PARAMETER;
3909f64bd8aSPaolo Bonzini }
3919f64bd8aSPaolo Bonzini
3927388efafSDavid Gibson if (!spapr_cpu->vpa_addr) {
3939f64bd8aSPaolo Bonzini return H_RESOURCE;
3949f64bd8aSPaolo Bonzini }
3959f64bd8aSPaolo Bonzini
3967388efafSDavid Gibson spapr_cpu->slb_shadow_addr = addr;
3977388efafSDavid Gibson spapr_cpu->slb_shadow_size = size;
3989f64bd8aSPaolo Bonzini
3999f64bd8aSPaolo Bonzini return H_SUCCESS;
4009f64bd8aSPaolo Bonzini }
4019f64bd8aSPaolo Bonzini
deregister_slb_shadow(PowerPCCPU * cpu,target_ulong addr)4027388efafSDavid Gibson static target_ulong deregister_slb_shadow(PowerPCCPU *cpu, target_ulong addr)
4039f64bd8aSPaolo Bonzini {
404ce2918cbSDavid Gibson SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4057388efafSDavid Gibson
4067388efafSDavid Gibson spapr_cpu->slb_shadow_addr = 0;
4077388efafSDavid Gibson spapr_cpu->slb_shadow_size = 0;
4089f64bd8aSPaolo Bonzini return H_SUCCESS;
4099f64bd8aSPaolo Bonzini }
4109f64bd8aSPaolo Bonzini
register_dtl(PowerPCCPU * cpu,target_ulong addr)4117388efafSDavid Gibson static target_ulong register_dtl(PowerPCCPU *cpu, target_ulong addr)
4129f64bd8aSPaolo Bonzini {
413ce2918cbSDavid Gibson SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4149f64bd8aSPaolo Bonzini uint32_t size;
4159f64bd8aSPaolo Bonzini
4169f64bd8aSPaolo Bonzini if (addr == 0) {
4179f64bd8aSPaolo Bonzini hcall_dprintf("Can't cope with DTL at logical 0\n");
4189f64bd8aSPaolo Bonzini return H_HARDWARE;
4199f64bd8aSPaolo Bonzini }
4209f64bd8aSPaolo Bonzini
4217388efafSDavid Gibson size = ldl_be_phys(CPU(cpu)->as, addr + 0x4);
4229f64bd8aSPaolo Bonzini
4239f64bd8aSPaolo Bonzini if (size < 48) {
4249f64bd8aSPaolo Bonzini return H_PARAMETER;
4259f64bd8aSPaolo Bonzini }
4269f64bd8aSPaolo Bonzini
4277388efafSDavid Gibson if (!spapr_cpu->vpa_addr) {
4289f64bd8aSPaolo Bonzini return H_RESOURCE;
4299f64bd8aSPaolo Bonzini }
4309f64bd8aSPaolo Bonzini
4317388efafSDavid Gibson spapr_cpu->dtl_addr = addr;
4327388efafSDavid Gibson spapr_cpu->dtl_size = size;
4339f64bd8aSPaolo Bonzini
4349f64bd8aSPaolo Bonzini return H_SUCCESS;
4359f64bd8aSPaolo Bonzini }
4369f64bd8aSPaolo Bonzini
deregister_dtl(PowerPCCPU * cpu,target_ulong addr)4377388efafSDavid Gibson static target_ulong deregister_dtl(PowerPCCPU *cpu, target_ulong addr)
4389f64bd8aSPaolo Bonzini {
439ce2918cbSDavid Gibson SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4407388efafSDavid Gibson
4417388efafSDavid Gibson spapr_cpu->dtl_addr = 0;
4427388efafSDavid Gibson spapr_cpu->dtl_size = 0;
4439f64bd8aSPaolo Bonzini
4449f64bd8aSPaolo Bonzini return H_SUCCESS;
4459f64bd8aSPaolo Bonzini }
4469f64bd8aSPaolo Bonzini
h_register_vpa(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)447ce2918cbSDavid Gibson static target_ulong h_register_vpa(PowerPCCPU *cpu, SpaprMachineState *spapr,
4489f64bd8aSPaolo Bonzini target_ulong opcode, target_ulong *args)
4499f64bd8aSPaolo Bonzini {
4509f64bd8aSPaolo Bonzini target_ulong flags = args[0];
4519f64bd8aSPaolo Bonzini target_ulong procno = args[1];
4529f64bd8aSPaolo Bonzini target_ulong vpa = args[2];
4539f64bd8aSPaolo Bonzini target_ulong ret = H_PARAMETER;
4540f20ba62SAlexey Kardashevskiy PowerPCCPU *tcpu;
4559f64bd8aSPaolo Bonzini
4562e886fb3SSam Bobroff tcpu = spapr_find_cpu(procno);
4579f64bd8aSPaolo Bonzini if (!tcpu) {
4589f64bd8aSPaolo Bonzini return H_PARAMETER;
4599f64bd8aSPaolo Bonzini }
4609f64bd8aSPaolo Bonzini
4619f64bd8aSPaolo Bonzini switch (flags) {
4629f64bd8aSPaolo Bonzini case FLAGS_REGISTER_VPA:
4637388efafSDavid Gibson ret = register_vpa(tcpu, vpa);
4649f64bd8aSPaolo Bonzini break;
4659f64bd8aSPaolo Bonzini
4669f64bd8aSPaolo Bonzini case FLAGS_DEREGISTER_VPA:
4677388efafSDavid Gibson ret = deregister_vpa(tcpu, vpa);
4689f64bd8aSPaolo Bonzini break;
4699f64bd8aSPaolo Bonzini
4709f64bd8aSPaolo Bonzini case FLAGS_REGISTER_SLBSHADOW:
4717388efafSDavid Gibson ret = register_slb_shadow(tcpu, vpa);
4729f64bd8aSPaolo Bonzini break;
4739f64bd8aSPaolo Bonzini
4749f64bd8aSPaolo Bonzini case FLAGS_DEREGISTER_SLBSHADOW:
4757388efafSDavid Gibson ret = deregister_slb_shadow(tcpu, vpa);
4769f64bd8aSPaolo Bonzini break;
4779f64bd8aSPaolo Bonzini
4789f64bd8aSPaolo Bonzini case FLAGS_REGISTER_DTL:
4797388efafSDavid Gibson ret = register_dtl(tcpu, vpa);
4809f64bd8aSPaolo Bonzini break;
4819f64bd8aSPaolo Bonzini
4829f64bd8aSPaolo Bonzini case FLAGS_DEREGISTER_DTL:
4837388efafSDavid Gibson ret = deregister_dtl(tcpu, vpa);
4849f64bd8aSPaolo Bonzini break;
4859f64bd8aSPaolo Bonzini }
4869f64bd8aSPaolo Bonzini
4879f64bd8aSPaolo Bonzini return ret;
4889f64bd8aSPaolo Bonzini }
4899f64bd8aSPaolo Bonzini
h_cede(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)490ce2918cbSDavid Gibson static target_ulong h_cede(PowerPCCPU *cpu, SpaprMachineState *spapr,
4919f64bd8aSPaolo Bonzini target_ulong opcode, target_ulong *args)
4929f64bd8aSPaolo Bonzini {
4939f64bd8aSPaolo Bonzini CPUPPCState *env = &cpu->env;
4949f64bd8aSPaolo Bonzini CPUState *cs = CPU(cpu);
4953a6e6224SNicholas Piggin SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
4969f64bd8aSPaolo Bonzini
4979f64bd8aSPaolo Bonzini env->msr |= (1ULL << MSR_EE);
4989f64bd8aSPaolo Bonzini hreg_compute_hflags(env);
4992fdedcbcSMatheus Ferst ppc_maybe_interrupt(env);
5003a6e6224SNicholas Piggin
5013a6e6224SNicholas Piggin if (spapr_cpu->prod) {
5023a6e6224SNicholas Piggin spapr_cpu->prod = false;
5033a6e6224SNicholas Piggin return H_SUCCESS;
5043a6e6224SNicholas Piggin }
5053a6e6224SNicholas Piggin
5069f64bd8aSPaolo Bonzini if (!cpu_has_work(cs)) {
507259186a7SAndreas Färber cs->halted = 1;
50827103424SAndreas Färber cs->exception_index = EXCP_HLT;
5099f64bd8aSPaolo Bonzini cs->exit_request = 1;
5102fdedcbcSMatheus Ferst ppc_maybe_interrupt(env);
5119f64bd8aSPaolo Bonzini }
5123a6e6224SNicholas Piggin
5133a6e6224SNicholas Piggin return H_SUCCESS;
5143a6e6224SNicholas Piggin }
5153a6e6224SNicholas Piggin
51610741314SNicholas Piggin /*
51710741314SNicholas Piggin * Confer to self, aka join. Cede could use the same pattern as well, if
51810741314SNicholas Piggin * EXCP_HLT can be changed to ECXP_HALTED.
51910741314SNicholas Piggin */
h_confer_self(PowerPCCPU * cpu)52010741314SNicholas Piggin static target_ulong h_confer_self(PowerPCCPU *cpu)
52110741314SNicholas Piggin {
52210741314SNicholas Piggin CPUState *cs = CPU(cpu);
52310741314SNicholas Piggin SpaprCpuState *spapr_cpu = spapr_cpu_state(cpu);
52410741314SNicholas Piggin
52510741314SNicholas Piggin if (spapr_cpu->prod) {
52610741314SNicholas Piggin spapr_cpu->prod = false;
52710741314SNicholas Piggin return H_SUCCESS;
52810741314SNicholas Piggin }
52910741314SNicholas Piggin cs->halted = 1;
53010741314SNicholas Piggin cs->exception_index = EXCP_HALTED;
53110741314SNicholas Piggin cs->exit_request = 1;
5322fdedcbcSMatheus Ferst ppc_maybe_interrupt(&cpu->env);
53310741314SNicholas Piggin
53410741314SNicholas Piggin return H_SUCCESS;
53510741314SNicholas Piggin }
53610741314SNicholas Piggin
h_join(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)53710741314SNicholas Piggin static target_ulong h_join(PowerPCCPU *cpu, SpaprMachineState *spapr,
53810741314SNicholas Piggin target_ulong opcode, target_ulong *args)
53910741314SNicholas Piggin {
54010741314SNicholas Piggin CPUPPCState *env = &cpu->env;
54110741314SNicholas Piggin CPUState *cs;
54210741314SNicholas Piggin bool last_unjoined = true;
54310741314SNicholas Piggin
54410741314SNicholas Piggin if (env->msr & (1ULL << MSR_EE)) {
54510741314SNicholas Piggin return H_BAD_MODE;
54610741314SNicholas Piggin }
54710741314SNicholas Piggin
54810741314SNicholas Piggin /*
54910741314SNicholas Piggin * Must not join the last CPU running. Interestingly, no such restriction
55010741314SNicholas Piggin * for H_CONFER-to-self, but that is probably not intended to be used
55110741314SNicholas Piggin * when H_JOIN is available.
55210741314SNicholas Piggin */
55310741314SNicholas Piggin CPU_FOREACH(cs) {
55410741314SNicholas Piggin PowerPCCPU *c = POWERPC_CPU(cs);
55510741314SNicholas Piggin CPUPPCState *e = &c->env;
55610741314SNicholas Piggin if (c == cpu) {
55710741314SNicholas Piggin continue;
55810741314SNicholas Piggin }
55910741314SNicholas Piggin
56010741314SNicholas Piggin /* Don't have a way to indicate joined, so use halted && MSR[EE]=0 */
56110741314SNicholas Piggin if (!cs->halted || (e->msr & (1ULL << MSR_EE))) {
56210741314SNicholas Piggin last_unjoined = false;
56310741314SNicholas Piggin break;
56410741314SNicholas Piggin }
56510741314SNicholas Piggin }
56610741314SNicholas Piggin if (last_unjoined) {
56710741314SNicholas Piggin return H_CONTINUE;
56810741314SNicholas Piggin }
56910741314SNicholas Piggin
57010741314SNicholas Piggin return h_confer_self(cpu);
57110741314SNicholas Piggin }
57210741314SNicholas Piggin
h_confer(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)573e8ce0e40SNicholas Piggin static target_ulong h_confer(PowerPCCPU *cpu, SpaprMachineState *spapr,
574e8ce0e40SNicholas Piggin target_ulong opcode, target_ulong *args)
575e8ce0e40SNicholas Piggin {
576e8ce0e40SNicholas Piggin target_long target = args[0];
577e8ce0e40SNicholas Piggin uint32_t dispatch = args[1];
578e8ce0e40SNicholas Piggin CPUState *cs = CPU(cpu);
579e8ce0e40SNicholas Piggin SpaprCpuState *spapr_cpu;
580e8ce0e40SNicholas Piggin
581e8ce0e40SNicholas Piggin /*
582e8ce0e40SNicholas Piggin * -1 means confer to all other CPUs without dispatch counter check,
583e8ce0e40SNicholas Piggin * otherwise it's a targeted confer.
584e8ce0e40SNicholas Piggin */
585e8ce0e40SNicholas Piggin if (target != -1) {
586e8ce0e40SNicholas Piggin PowerPCCPU *target_cpu = spapr_find_cpu(target);
587e8ce0e40SNicholas Piggin uint32_t target_dispatch;
588e8ce0e40SNicholas Piggin
589e8ce0e40SNicholas Piggin if (!target_cpu) {
590e8ce0e40SNicholas Piggin return H_PARAMETER;
591e8ce0e40SNicholas Piggin }
592e8ce0e40SNicholas Piggin
593e8ce0e40SNicholas Piggin /*
594e8ce0e40SNicholas Piggin * target == self is a special case, we wait until prodded, without
595e8ce0e40SNicholas Piggin * dispatch counter check.
596e8ce0e40SNicholas Piggin */
597e8ce0e40SNicholas Piggin if (cpu == target_cpu) {
59810741314SNicholas Piggin return h_confer_self(cpu);
599e8ce0e40SNicholas Piggin }
600e8ce0e40SNicholas Piggin
60110741314SNicholas Piggin spapr_cpu = spapr_cpu_state(target_cpu);
602e8ce0e40SNicholas Piggin if (!spapr_cpu->vpa_addr || ((dispatch & 1) == 0)) {
603e8ce0e40SNicholas Piggin return H_SUCCESS;
604e8ce0e40SNicholas Piggin }
605e8ce0e40SNicholas Piggin
606e8ce0e40SNicholas Piggin target_dispatch = ldl_be_phys(cs->as,
607e8ce0e40SNicholas Piggin spapr_cpu->vpa_addr + VPA_DISPATCH_COUNTER);
608e8ce0e40SNicholas Piggin if (target_dispatch != dispatch) {
609e8ce0e40SNicholas Piggin return H_SUCCESS;
610e8ce0e40SNicholas Piggin }
611e8ce0e40SNicholas Piggin
612e8ce0e40SNicholas Piggin /*
613e8ce0e40SNicholas Piggin * The targeted confer does not do anything special beyond yielding
614e8ce0e40SNicholas Piggin * the current vCPU, but even this should be better than nothing.
615e8ce0e40SNicholas Piggin * At least for single-threaded tcg, it gives the target a chance to
616e8ce0e40SNicholas Piggin * run before we run again. Multi-threaded tcg does not really do
617e8ce0e40SNicholas Piggin * anything with EXCP_YIELD yet.
618e8ce0e40SNicholas Piggin */
619e8ce0e40SNicholas Piggin }
620e8ce0e40SNicholas Piggin
621e8ce0e40SNicholas Piggin cs->exception_index = EXCP_YIELD;
622e8ce0e40SNicholas Piggin cs->exit_request = 1;
623e8ce0e40SNicholas Piggin cpu_loop_exit(cs);
624e8ce0e40SNicholas Piggin
625e8ce0e40SNicholas Piggin return H_SUCCESS;
626e8ce0e40SNicholas Piggin }
627e8ce0e40SNicholas Piggin
h_prod(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)6283a6e6224SNicholas Piggin static target_ulong h_prod(PowerPCCPU *cpu, SpaprMachineState *spapr,
6293a6e6224SNicholas Piggin target_ulong opcode, target_ulong *args)
6303a6e6224SNicholas Piggin {
6313a6e6224SNicholas Piggin target_long target = args[0];
6323a6e6224SNicholas Piggin PowerPCCPU *tcpu;
6333a6e6224SNicholas Piggin CPUState *cs;
6343a6e6224SNicholas Piggin SpaprCpuState *spapr_cpu;
6353a6e6224SNicholas Piggin
6363a6e6224SNicholas Piggin tcpu = spapr_find_cpu(target);
6373a6e6224SNicholas Piggin cs = CPU(tcpu);
6383a6e6224SNicholas Piggin if (!cs) {
6393a6e6224SNicholas Piggin return H_PARAMETER;
6403a6e6224SNicholas Piggin }
6413a6e6224SNicholas Piggin
6423a6e6224SNicholas Piggin spapr_cpu = spapr_cpu_state(tcpu);
6433a6e6224SNicholas Piggin spapr_cpu->prod = true;
6443a6e6224SNicholas Piggin cs->halted = 0;
6452fdedcbcSMatheus Ferst ppc_maybe_interrupt(&cpu->env);
6463a6e6224SNicholas Piggin qemu_cpu_kick(cs);
6473a6e6224SNicholas Piggin
6489f64bd8aSPaolo Bonzini return H_SUCCESS;
6499f64bd8aSPaolo Bonzini }
6509f64bd8aSPaolo Bonzini
h_rtas(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)651ce2918cbSDavid Gibson static target_ulong h_rtas(PowerPCCPU *cpu, SpaprMachineState *spapr,
6529f64bd8aSPaolo Bonzini target_ulong opcode, target_ulong *args)
6539f64bd8aSPaolo Bonzini {
6549f64bd8aSPaolo Bonzini target_ulong rtas_r3 = args[0];
6554fe822e0SAlexey Kardashevskiy uint32_t token = rtas_ld(rtas_r3, 0);
6564fe822e0SAlexey Kardashevskiy uint32_t nargs = rtas_ld(rtas_r3, 1);
6574fe822e0SAlexey Kardashevskiy uint32_t nret = rtas_ld(rtas_r3, 2);
6589f64bd8aSPaolo Bonzini
659210b580bSAnthony Liguori return spapr_rtas_call(cpu, spapr, token, nargs, rtas_r3 + 12,
6609f64bd8aSPaolo Bonzini nret, rtas_r3 + 12 + 4*nargs);
6619f64bd8aSPaolo Bonzini }
6629f64bd8aSPaolo Bonzini
h_logical_load(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)663ce2918cbSDavid Gibson static target_ulong h_logical_load(PowerPCCPU *cpu, SpaprMachineState *spapr,
6649f64bd8aSPaolo Bonzini target_ulong opcode, target_ulong *args)
6659f64bd8aSPaolo Bonzini {
666fdfba1a2SEdgar E. Iglesias CPUState *cs = CPU(cpu);
6679f64bd8aSPaolo Bonzini target_ulong size = args[0];
6689f64bd8aSPaolo Bonzini target_ulong addr = args[1];
6699f64bd8aSPaolo Bonzini
6709f64bd8aSPaolo Bonzini switch (size) {
6719f64bd8aSPaolo Bonzini case 1:
6722c17449bSEdgar E. Iglesias args[0] = ldub_phys(cs->as, addr);
6739f64bd8aSPaolo Bonzini return H_SUCCESS;
6749f64bd8aSPaolo Bonzini case 2:
67541701aa4SEdgar E. Iglesias args[0] = lduw_phys(cs->as, addr);
6769f64bd8aSPaolo Bonzini return H_SUCCESS;
6779f64bd8aSPaolo Bonzini case 4:
678fdfba1a2SEdgar E. Iglesias args[0] = ldl_phys(cs->as, addr);
6799f64bd8aSPaolo Bonzini return H_SUCCESS;
6809f64bd8aSPaolo Bonzini case 8:
6812c17449bSEdgar E. Iglesias args[0] = ldq_phys(cs->as, addr);
6829f64bd8aSPaolo Bonzini return H_SUCCESS;
6839f64bd8aSPaolo Bonzini }
6849f64bd8aSPaolo Bonzini return H_PARAMETER;
6859f64bd8aSPaolo Bonzini }
6869f64bd8aSPaolo Bonzini
h_logical_store(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)687ce2918cbSDavid Gibson static target_ulong h_logical_store(PowerPCCPU *cpu, SpaprMachineState *spapr,
6889f64bd8aSPaolo Bonzini target_ulong opcode, target_ulong *args)
6899f64bd8aSPaolo Bonzini {
690f606604fSEdgar E. Iglesias CPUState *cs = CPU(cpu);
691f606604fSEdgar E. Iglesias
6929f64bd8aSPaolo Bonzini target_ulong size = args[0];
6939f64bd8aSPaolo Bonzini target_ulong addr = args[1];
6949f64bd8aSPaolo Bonzini target_ulong val = args[2];
6959f64bd8aSPaolo Bonzini
6969f64bd8aSPaolo Bonzini switch (size) {
6979f64bd8aSPaolo Bonzini case 1:
698db3be60dSEdgar E. Iglesias stb_phys(cs->as, addr, val);
6999f64bd8aSPaolo Bonzini return H_SUCCESS;
7009f64bd8aSPaolo Bonzini case 2:
7015ce5944dSEdgar E. Iglesias stw_phys(cs->as, addr, val);
7029f64bd8aSPaolo Bonzini return H_SUCCESS;
7039f64bd8aSPaolo Bonzini case 4:
704ab1da857SEdgar E. Iglesias stl_phys(cs->as, addr, val);
7059f64bd8aSPaolo Bonzini return H_SUCCESS;
7069f64bd8aSPaolo Bonzini case 8:
707f606604fSEdgar E. Iglesias stq_phys(cs->as, addr, val);
7089f64bd8aSPaolo Bonzini return H_SUCCESS;
7099f64bd8aSPaolo Bonzini }
7109f64bd8aSPaolo Bonzini return H_PARAMETER;
7119f64bd8aSPaolo Bonzini }
7129f64bd8aSPaolo Bonzini
h_logical_memop(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)713ce2918cbSDavid Gibson static target_ulong h_logical_memop(PowerPCCPU *cpu, SpaprMachineState *spapr,
7149f64bd8aSPaolo Bonzini target_ulong opcode, target_ulong *args)
7159f64bd8aSPaolo Bonzini {
716fdfba1a2SEdgar E. Iglesias CPUState *cs = CPU(cpu);
717fdfba1a2SEdgar E. Iglesias
7189f64bd8aSPaolo Bonzini target_ulong dst = args[0]; /* Destination address */
7199f64bd8aSPaolo Bonzini target_ulong src = args[1]; /* Source address */
7209f64bd8aSPaolo Bonzini target_ulong esize = args[2]; /* Element size (0=1,1=2,2=4,3=8) */
7219f64bd8aSPaolo Bonzini target_ulong count = args[3]; /* Element count */
7229f64bd8aSPaolo Bonzini target_ulong op = args[4]; /* 0 = copy, 1 = invert */
7239f64bd8aSPaolo Bonzini uint64_t tmp;
7249f64bd8aSPaolo Bonzini unsigned int mask = (1 << esize) - 1;
7259f64bd8aSPaolo Bonzini int step = 1 << esize;
7269f64bd8aSPaolo Bonzini
7279f64bd8aSPaolo Bonzini if (count > 0x80000000) {
7289f64bd8aSPaolo Bonzini return H_PARAMETER;
7299f64bd8aSPaolo Bonzini }
7309f64bd8aSPaolo Bonzini
7319f64bd8aSPaolo Bonzini if ((dst & mask) || (src & mask) || (op > 1)) {
7329f64bd8aSPaolo Bonzini return H_PARAMETER;
7339f64bd8aSPaolo Bonzini }
7349f64bd8aSPaolo Bonzini
7359f64bd8aSPaolo Bonzini if (dst >= src && dst < (src + (count << esize))) {
7369f64bd8aSPaolo Bonzini dst = dst + ((count - 1) << esize);
7379f64bd8aSPaolo Bonzini src = src + ((count - 1) << esize);
7389f64bd8aSPaolo Bonzini step = -step;
7399f64bd8aSPaolo Bonzini }
7409f64bd8aSPaolo Bonzini
7419f64bd8aSPaolo Bonzini while (count--) {
7429f64bd8aSPaolo Bonzini switch (esize) {
7439f64bd8aSPaolo Bonzini case 0:
7442c17449bSEdgar E. Iglesias tmp = ldub_phys(cs->as, src);
7459f64bd8aSPaolo Bonzini break;
7469f64bd8aSPaolo Bonzini case 1:
74741701aa4SEdgar E. Iglesias tmp = lduw_phys(cs->as, src);
7489f64bd8aSPaolo Bonzini break;
7499f64bd8aSPaolo Bonzini case 2:
750fdfba1a2SEdgar E. Iglesias tmp = ldl_phys(cs->as, src);
7519f64bd8aSPaolo Bonzini break;
7529f64bd8aSPaolo Bonzini case 3:
7532c17449bSEdgar E. Iglesias tmp = ldq_phys(cs->as, src);
7549f64bd8aSPaolo Bonzini break;
7559f64bd8aSPaolo Bonzini default:
7569f64bd8aSPaolo Bonzini return H_PARAMETER;
7579f64bd8aSPaolo Bonzini }
7589f64bd8aSPaolo Bonzini if (op == 1) {
7599f64bd8aSPaolo Bonzini tmp = ~tmp;
7609f64bd8aSPaolo Bonzini }
7619f64bd8aSPaolo Bonzini switch (esize) {
7629f64bd8aSPaolo Bonzini case 0:
763db3be60dSEdgar E. Iglesias stb_phys(cs->as, dst, tmp);
7649f64bd8aSPaolo Bonzini break;
7659f64bd8aSPaolo Bonzini case 1:
7665ce5944dSEdgar E. Iglesias stw_phys(cs->as, dst, tmp);
7679f64bd8aSPaolo Bonzini break;
7689f64bd8aSPaolo Bonzini case 2:
769ab1da857SEdgar E. Iglesias stl_phys(cs->as, dst, tmp);
7709f64bd8aSPaolo Bonzini break;
7719f64bd8aSPaolo Bonzini case 3:
772f606604fSEdgar E. Iglesias stq_phys(cs->as, dst, tmp);
7739f64bd8aSPaolo Bonzini break;
7749f64bd8aSPaolo Bonzini }
7759f64bd8aSPaolo Bonzini dst = dst + step;
7769f64bd8aSPaolo Bonzini src = src + step;
7779f64bd8aSPaolo Bonzini }
7789f64bd8aSPaolo Bonzini
7799f64bd8aSPaolo Bonzini return H_SUCCESS;
7809f64bd8aSPaolo Bonzini }
7819f64bd8aSPaolo Bonzini
h_logical_icbi(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)782ce2918cbSDavid Gibson static target_ulong h_logical_icbi(PowerPCCPU *cpu, SpaprMachineState *spapr,
7839f64bd8aSPaolo Bonzini target_ulong opcode, target_ulong *args)
7849f64bd8aSPaolo Bonzini {
7859f64bd8aSPaolo Bonzini /* Nothing to do on emulation, KVM will trap this in the kernel */
7869f64bd8aSPaolo Bonzini return H_SUCCESS;
7879f64bd8aSPaolo Bonzini }
7889f64bd8aSPaolo Bonzini
h_logical_dcbf(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)789ce2918cbSDavid Gibson static target_ulong h_logical_dcbf(PowerPCCPU *cpu, SpaprMachineState *spapr,
7909f64bd8aSPaolo Bonzini target_ulong opcode, target_ulong *args)
7919f64bd8aSPaolo Bonzini {
7929f64bd8aSPaolo Bonzini /* Nothing to do on emulation, KVM will trap this in the kernel */
7939f64bd8aSPaolo Bonzini return H_SUCCESS;
7949f64bd8aSPaolo Bonzini }
7959f64bd8aSPaolo Bonzini
h_set_mode_resource_set_ciabr(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong mflags,target_ulong value1,target_ulong value2)79617f826afSNicholas Piggin static target_ulong h_set_mode_resource_set_ciabr(PowerPCCPU *cpu,
79717f826afSNicholas Piggin SpaprMachineState *spapr,
79817f826afSNicholas Piggin target_ulong mflags,
79917f826afSNicholas Piggin target_ulong value1,
80017f826afSNicholas Piggin target_ulong value2)
80117f826afSNicholas Piggin {
80217f826afSNicholas Piggin CPUPPCState *env = &cpu->env;
80317f826afSNicholas Piggin
80417f826afSNicholas Piggin assert(tcg_enabled()); /* KVM will have handled this */
80517f826afSNicholas Piggin
80617f826afSNicholas Piggin if (mflags) {
80717f826afSNicholas Piggin return H_UNSUPPORTED_FLAG;
80817f826afSNicholas Piggin }
80917f826afSNicholas Piggin if (value2) {
81017f826afSNicholas Piggin return H_P4;
81117f826afSNicholas Piggin }
81217f826afSNicholas Piggin if ((value1 & PPC_BITMASK(62, 63)) == 0x3) {
81317f826afSNicholas Piggin return H_P3;
81417f826afSNicholas Piggin }
81517f826afSNicholas Piggin
81617f826afSNicholas Piggin ppc_store_ciabr(env, value1);
81717f826afSNicholas Piggin
81817f826afSNicholas Piggin return H_SUCCESS;
81917f826afSNicholas Piggin }
82017f826afSNicholas Piggin
h_set_mode_resource_set_dawr0(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong mflags,target_ulong value1,target_ulong value2)82117f826afSNicholas Piggin static target_ulong h_set_mode_resource_set_dawr0(PowerPCCPU *cpu,
82217f826afSNicholas Piggin SpaprMachineState *spapr,
82317f826afSNicholas Piggin target_ulong mflags,
82417f826afSNicholas Piggin target_ulong value1,
82517f826afSNicholas Piggin target_ulong value2)
82617f826afSNicholas Piggin {
82717f826afSNicholas Piggin CPUPPCState *env = &cpu->env;
82817f826afSNicholas Piggin
82917f826afSNicholas Piggin assert(tcg_enabled()); /* KVM will have handled this */
83017f826afSNicholas Piggin
83117f826afSNicholas Piggin if (mflags) {
83217f826afSNicholas Piggin return H_UNSUPPORTED_FLAG;
83317f826afSNicholas Piggin }
83417f826afSNicholas Piggin if (value2 & PPC_BIT(61)) {
83517f826afSNicholas Piggin return H_P4;
83617f826afSNicholas Piggin }
83717f826afSNicholas Piggin
83817f826afSNicholas Piggin ppc_store_dawr0(env, value1);
83917f826afSNicholas Piggin ppc_store_dawrx0(env, value2);
84017f826afSNicholas Piggin
84117f826afSNicholas Piggin return H_SUCCESS;
84217f826afSNicholas Piggin }
84317f826afSNicholas Piggin
h_set_mode_resource_le(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong mflags,target_ulong value1,target_ulong value2)8447d0cd464SPeter Maydell static target_ulong h_set_mode_resource_le(PowerPCCPU *cpu,
845c4c81d7dSGreg Kurz SpaprMachineState *spapr,
846c4015bbdSAlexey Kardashevskiy target_ulong mflags,
847c4015bbdSAlexey Kardashevskiy target_ulong value1,
848c4015bbdSAlexey Kardashevskiy target_ulong value2)
84942561bf2SAnton Blanchard {
85042561bf2SAnton Blanchard if (value1) {
851c4015bbdSAlexey Kardashevskiy return H_P3;
85242561bf2SAnton Blanchard }
85342561bf2SAnton Blanchard if (value2) {
854c4015bbdSAlexey Kardashevskiy return H_P4;
85542561bf2SAnton Blanchard }
856c4015bbdSAlexey Kardashevskiy
85742561bf2SAnton Blanchard switch (mflags) {
85842561bf2SAnton Blanchard case H_SET_MODE_ENDIAN_BIG:
85900fd075eSBenjamin Herrenschmidt spapr_set_all_lpcrs(0, LPCR_ILE);
860c4c81d7dSGreg Kurz spapr_pci_switch_vga(spapr, true);
861c4015bbdSAlexey Kardashevskiy return H_SUCCESS;
86242561bf2SAnton Blanchard
86342561bf2SAnton Blanchard case H_SET_MODE_ENDIAN_LITTLE:
86400fd075eSBenjamin Herrenschmidt spapr_set_all_lpcrs(LPCR_ILE, LPCR_ILE);
865c4c81d7dSGreg Kurz spapr_pci_switch_vga(spapr, false);
866c4015bbdSAlexey Kardashevskiy return H_SUCCESS;
867c4015bbdSAlexey Kardashevskiy }
868c4015bbdSAlexey Kardashevskiy
869c4015bbdSAlexey Kardashevskiy return H_UNSUPPORTED_FLAG;
870c4015bbdSAlexey Kardashevskiy }
871c4015bbdSAlexey Kardashevskiy
h_set_mode_resource_addr_trans_mode(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong mflags,target_ulong value1,target_ulong value2)8727d0cd464SPeter Maydell static target_ulong h_set_mode_resource_addr_trans_mode(PowerPCCPU *cpu,
873ccc5a4c5SNicholas Piggin SpaprMachineState *spapr,
874d5ac4f54SAlexey Kardashevskiy target_ulong mflags,
875d5ac4f54SAlexey Kardashevskiy target_ulong value1,
876d5ac4f54SAlexey Kardashevskiy target_ulong value2)
877d5ac4f54SAlexey Kardashevskiy {
878d5ac4f54SAlexey Kardashevskiy if (value1) {
879d5ac4f54SAlexey Kardashevskiy return H_P3;
880d5ac4f54SAlexey Kardashevskiy }
881ccc5a4c5SNicholas Piggin
882d5ac4f54SAlexey Kardashevskiy if (value2) {
883d5ac4f54SAlexey Kardashevskiy return H_P4;
884d5ac4f54SAlexey Kardashevskiy }
885d5ac4f54SAlexey Kardashevskiy
886ccc5a4c5SNicholas Piggin /*
887ccc5a4c5SNicholas Piggin * AIL-1 is not architected, and AIL-2 is not supported by QEMU spapr.
888ccc5a4c5SNicholas Piggin * It is supported for faithful emulation of bare metal systems, but for
889ccc5a4c5SNicholas Piggin * compatibility concerns we leave it out of the pseries machine.
890ccc5a4c5SNicholas Piggin */
891ccc5a4c5SNicholas Piggin if (mflags != 0 && mflags != 3) {
892526cdce7SNicholas Piggin return H_UNSUPPORTED_FLAG;
893526cdce7SNicholas Piggin }
894526cdce7SNicholas Piggin
895ccc5a4c5SNicholas Piggin if (mflags == 3) {
896ccc5a4c5SNicholas Piggin if (!spapr_get_cap(spapr, SPAPR_CAP_AIL_MODE_3)) {
897d5ac4f54SAlexey Kardashevskiy return H_UNSUPPORTED_FLAG;
898d5ac4f54SAlexey Kardashevskiy }
899ccc5a4c5SNicholas Piggin }
900d5ac4f54SAlexey Kardashevskiy
90100fd075eSBenjamin Herrenschmidt spapr_set_all_lpcrs(mflags << LPCR_AIL_SHIFT, LPCR_AIL);
902d5ac4f54SAlexey Kardashevskiy
903d5ac4f54SAlexey Kardashevskiy return H_SUCCESS;
904d5ac4f54SAlexey Kardashevskiy }
905d5ac4f54SAlexey Kardashevskiy
h_set_mode(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)906ce2918cbSDavid Gibson static target_ulong h_set_mode(PowerPCCPU *cpu, SpaprMachineState *spapr,
907c4015bbdSAlexey Kardashevskiy target_ulong opcode, target_ulong *args)
908c4015bbdSAlexey Kardashevskiy {
909c4015bbdSAlexey Kardashevskiy target_ulong resource = args[1];
910c4015bbdSAlexey Kardashevskiy target_ulong ret = H_P2;
911c4015bbdSAlexey Kardashevskiy
912c4015bbdSAlexey Kardashevskiy switch (resource) {
91317f826afSNicholas Piggin case H_SET_MODE_RESOURCE_SET_CIABR:
91417f826afSNicholas Piggin ret = h_set_mode_resource_set_ciabr(cpu, spapr, args[0], args[2],
91517f826afSNicholas Piggin args[3]);
91617f826afSNicholas Piggin break;
91717f826afSNicholas Piggin case H_SET_MODE_RESOURCE_SET_DAWR0:
91817f826afSNicholas Piggin ret = h_set_mode_resource_set_dawr0(cpu, spapr, args[0], args[2],
91917f826afSNicholas Piggin args[3]);
92017f826afSNicholas Piggin break;
921c4015bbdSAlexey Kardashevskiy case H_SET_MODE_RESOURCE_LE:
922c4c81d7dSGreg Kurz ret = h_set_mode_resource_le(cpu, spapr, args[0], args[2], args[3]);
92342561bf2SAnton Blanchard break;
924d5ac4f54SAlexey Kardashevskiy case H_SET_MODE_RESOURCE_ADDR_TRANS_MODE:
925ccc5a4c5SNicholas Piggin ret = h_set_mode_resource_addr_trans_mode(cpu, spapr, args[0],
926d5ac4f54SAlexey Kardashevskiy args[2], args[3]);
927d5ac4f54SAlexey Kardashevskiy break;
92842561bf2SAnton Blanchard }
92942561bf2SAnton Blanchard
93042561bf2SAnton Blanchard return ret;
93142561bf2SAnton Blanchard }
93242561bf2SAnton Blanchard
h_clean_slb(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)933ce2918cbSDavid Gibson static target_ulong h_clean_slb(PowerPCCPU *cpu, SpaprMachineState *spapr,
934d77a98b0SSuraj Jitindar Singh target_ulong opcode, target_ulong *args)
935d77a98b0SSuraj Jitindar Singh {
936d77a98b0SSuraj Jitindar Singh qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x"TARGET_FMT_lx"%s\n",
937d77a98b0SSuraj Jitindar Singh opcode, " (H_CLEAN_SLB)");
938d77a98b0SSuraj Jitindar Singh return H_FUNCTION;
939d77a98b0SSuraj Jitindar Singh }
940d77a98b0SSuraj Jitindar Singh
h_invalidate_pid(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)941ce2918cbSDavid Gibson static target_ulong h_invalidate_pid(PowerPCCPU *cpu, SpaprMachineState *spapr,
942d77a98b0SSuraj Jitindar Singh target_ulong opcode, target_ulong *args)
943d77a98b0SSuraj Jitindar Singh {
944d77a98b0SSuraj Jitindar Singh qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x"TARGET_FMT_lx"%s\n",
945d77a98b0SSuraj Jitindar Singh opcode, " (H_INVALIDATE_PID)");
946d77a98b0SSuraj Jitindar Singh return H_FUNCTION;
947d77a98b0SSuraj Jitindar Singh }
948d77a98b0SSuraj Jitindar Singh
spapr_check_setup_free_hpt(SpaprMachineState * spapr,uint64_t patbe_old,uint64_t patbe_new)949ce2918cbSDavid Gibson static void spapr_check_setup_free_hpt(SpaprMachineState *spapr,
950b4db5413SSuraj Jitindar Singh uint64_t patbe_old, uint64_t patbe_new)
951b4db5413SSuraj Jitindar Singh {
952b4db5413SSuraj Jitindar Singh /*
953b4db5413SSuraj Jitindar Singh * We have 4 Options:
954b4db5413SSuraj Jitindar Singh * HASH->HASH || RADIX->RADIX || NOTHING->RADIX : Do Nothing
955b4db5413SSuraj Jitindar Singh * HASH->RADIX : Free HPT
956b4db5413SSuraj Jitindar Singh * RADIX->HASH : Allocate HPT
957b4db5413SSuraj Jitindar Singh * NOTHING->HASH : Allocate HPT
958b4db5413SSuraj Jitindar Singh * Note: NOTHING implies the case where we said the guest could choose
959b4db5413SSuraj Jitindar Singh * later and so assumed radix and now it's called H_REG_PROC_TBL
960b4db5413SSuraj Jitindar Singh */
961b4db5413SSuraj Jitindar Singh
96279825f4dSBenjamin Herrenschmidt if ((patbe_old & PATE1_GR) == (patbe_new & PATE1_GR)) {
963b4db5413SSuraj Jitindar Singh /* We assume RADIX, so this catches all the "Do Nothing" cases */
96479825f4dSBenjamin Herrenschmidt } else if (!(patbe_old & PATE1_GR)) {
965b4db5413SSuraj Jitindar Singh /* HASH->RADIX : Free HPT */
96606ec79e8SBharata B Rao spapr_free_hpt(spapr);
96779825f4dSBenjamin Herrenschmidt } else if (!(patbe_new & PATE1_GR)) {
968b4db5413SSuraj Jitindar Singh /* RADIX->HASH || NOTHING->HASH : Allocate HPT */
9698897ea5aSDavid Gibson spapr_setup_hpt(spapr);
970b4db5413SSuraj Jitindar Singh }
971b4db5413SSuraj Jitindar Singh return;
972b4db5413SSuraj Jitindar Singh }
973b4db5413SSuraj Jitindar Singh
974b4db5413SSuraj Jitindar Singh #define FLAGS_MASK 0x01FULL
975b4db5413SSuraj Jitindar Singh #define FLAG_MODIFY 0x10
976b4db5413SSuraj Jitindar Singh #define FLAG_REGISTER 0x08
977b4db5413SSuraj Jitindar Singh #define FLAG_RADIX 0x04
978b4db5413SSuraj Jitindar Singh #define FLAG_HASH_PROC_TBL 0x02
979b4db5413SSuraj Jitindar Singh #define FLAG_GTSE 0x01
980b4db5413SSuraj Jitindar Singh
h_register_process_table(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)981d77a98b0SSuraj Jitindar Singh static target_ulong h_register_process_table(PowerPCCPU *cpu,
982ce2918cbSDavid Gibson SpaprMachineState *spapr,
983d77a98b0SSuraj Jitindar Singh target_ulong opcode,
984d77a98b0SSuraj Jitindar Singh target_ulong *args)
985d77a98b0SSuraj Jitindar Singh {
986b4db5413SSuraj Jitindar Singh target_ulong flags = args[0];
987b4db5413SSuraj Jitindar Singh target_ulong proc_tbl = args[1];
988b4db5413SSuraj Jitindar Singh target_ulong page_size = args[2];
989b4db5413SSuraj Jitindar Singh target_ulong table_size = args[3];
990176dcceeSSuraj Jitindar Singh target_ulong update_lpcr = 0;
9913c2e80adSLeandro Lupori target_ulong table_byte_size;
992b4db5413SSuraj Jitindar Singh uint64_t cproc;
993b4db5413SSuraj Jitindar Singh
994b4db5413SSuraj Jitindar Singh if (flags & ~FLAGS_MASK) { /* Check no reserved bits are set */
995b4db5413SSuraj Jitindar Singh return H_PARAMETER;
996b4db5413SSuraj Jitindar Singh }
997b4db5413SSuraj Jitindar Singh if (flags & FLAG_MODIFY) {
998b4db5413SSuraj Jitindar Singh if (flags & FLAG_REGISTER) {
9993c2e80adSLeandro Lupori /* Check process table alignment */
10003c2e80adSLeandro Lupori table_byte_size = 1ULL << (table_size + 12);
10013c2e80adSLeandro Lupori if (proc_tbl & (table_byte_size - 1)) {
10023c2e80adSLeandro Lupori qemu_log_mask(LOG_GUEST_ERROR,
10033c2e80adSLeandro Lupori "%s: process table not properly aligned: proc_tbl 0x"
10043c2e80adSLeandro Lupori TARGET_FMT_lx" proc_tbl_size 0x"TARGET_FMT_lx"\n",
10053c2e80adSLeandro Lupori __func__, proc_tbl, table_byte_size);
10063c2e80adSLeandro Lupori }
1007b4db5413SSuraj Jitindar Singh if (flags & FLAG_RADIX) { /* Register new RADIX process table */
1008b4db5413SSuraj Jitindar Singh if (proc_tbl & 0xfff || proc_tbl >> 60) {
1009b4db5413SSuraj Jitindar Singh return H_P2;
1010b4db5413SSuraj Jitindar Singh } else if (page_size) {
1011b4db5413SSuraj Jitindar Singh return H_P3;
1012b4db5413SSuraj Jitindar Singh } else if (table_size > 24) {
1013b4db5413SSuraj Jitindar Singh return H_P4;
1014b4db5413SSuraj Jitindar Singh }
101579825f4dSBenjamin Herrenschmidt cproc = PATE1_GR | proc_tbl | table_size;
1016b4db5413SSuraj Jitindar Singh } else { /* Register new HPT process table */
1017b4db5413SSuraj Jitindar Singh if (flags & FLAG_HASH_PROC_TBL) { /* Hash with Segment Tables */
1018b4db5413SSuraj Jitindar Singh /* TODO - Not Supported */
1019b4db5413SSuraj Jitindar Singh /* Technically caused by flag bits => H_PARAMETER */
1020b4db5413SSuraj Jitindar Singh return H_PARAMETER;
1021b4db5413SSuraj Jitindar Singh } else { /* Hash with SLB */
1022b4db5413SSuraj Jitindar Singh if (proc_tbl >> 38) {
1023b4db5413SSuraj Jitindar Singh return H_P2;
1024b4db5413SSuraj Jitindar Singh } else if (page_size & ~0x7) {
1025b4db5413SSuraj Jitindar Singh return H_P3;
1026b4db5413SSuraj Jitindar Singh } else if (table_size > 24) {
1027b4db5413SSuraj Jitindar Singh return H_P4;
1028b4db5413SSuraj Jitindar Singh }
1029b4db5413SSuraj Jitindar Singh }
1030b4db5413SSuraj Jitindar Singh cproc = (proc_tbl << 25) | page_size << 5 | table_size;
1031b4db5413SSuraj Jitindar Singh }
1032b4db5413SSuraj Jitindar Singh
1033b4db5413SSuraj Jitindar Singh } else { /* Deregister current process table */
103479825f4dSBenjamin Herrenschmidt /*
103579825f4dSBenjamin Herrenschmidt * Set to benign value: (current GR) | 0. This allows
103679825f4dSBenjamin Herrenschmidt * deregistration in KVM to succeed even if the radix bit
103779825f4dSBenjamin Herrenschmidt * in flags doesn't match the radix bit in the old PATE.
103879825f4dSBenjamin Herrenschmidt */
103979825f4dSBenjamin Herrenschmidt cproc = spapr->patb_entry & PATE1_GR;
1040b4db5413SSuraj Jitindar Singh }
1041b4db5413SSuraj Jitindar Singh } else { /* Maintain current registration */
104279825f4dSBenjamin Herrenschmidt if (!(flags & FLAG_RADIX) != !(spapr->patb_entry & PATE1_GR)) {
1043b4db5413SSuraj Jitindar Singh /* Technically caused by flag bits => H_PARAMETER */
1044b4db5413SSuraj Jitindar Singh return H_PARAMETER; /* Existing Process Table Mismatch */
1045b4db5413SSuraj Jitindar Singh }
1046b4db5413SSuraj Jitindar Singh cproc = spapr->patb_entry;
1047b4db5413SSuraj Jitindar Singh }
1048b4db5413SSuraj Jitindar Singh
1049b4db5413SSuraj Jitindar Singh /* Check if we need to setup OR free the hpt */
1050b4db5413SSuraj Jitindar Singh spapr_check_setup_free_hpt(spapr, spapr->patb_entry, cproc);
1051b4db5413SSuraj Jitindar Singh
1052b4db5413SSuraj Jitindar Singh spapr->patb_entry = cproc; /* Save new process table */
10536de83307SSuraj Jitindar Singh
105400fd075eSBenjamin Herrenschmidt /* Update the UPRT, HR and GTSE bits in the LPCR for all cpus */
1055176dcceeSSuraj Jitindar Singh if (flags & FLAG_RADIX) /* Radix must use process tables, also set HR */
1056176dcceeSSuraj Jitindar Singh update_lpcr |= (LPCR_UPRT | LPCR_HR);
1057176dcceeSSuraj Jitindar Singh else if (flags & FLAG_HASH_PROC_TBL) /* Hash with process tables */
1058176dcceeSSuraj Jitindar Singh update_lpcr |= LPCR_UPRT;
1059176dcceeSSuraj Jitindar Singh if (flags & FLAG_GTSE) /* Guest translation shootdown enable */
106049e9fdd7SDavid Gibson update_lpcr |= LPCR_GTSE;
106149e9fdd7SDavid Gibson
1062176dcceeSSuraj Jitindar Singh spapr_set_all_lpcrs(update_lpcr, LPCR_UPRT | LPCR_HR | LPCR_GTSE);
1063b4db5413SSuraj Jitindar Singh
1064b4db5413SSuraj Jitindar Singh if (kvm_enabled()) {
1065b4db5413SSuraj Jitindar Singh return kvmppc_configure_v3_mmu(cpu, flags & FLAG_RADIX,
1066b4db5413SSuraj Jitindar Singh flags & FLAG_GTSE, cproc);
1067b4db5413SSuraj Jitindar Singh }
1068b4db5413SSuraj Jitindar Singh return H_SUCCESS;
1069d77a98b0SSuraj Jitindar Singh }
1070d77a98b0SSuraj Jitindar Singh
10711c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET_ALL -1
10721c7ad77eSNicholas Piggin #define H_SIGNAL_SYS_RESET_ALLBUTSELF -2
10731c7ad77eSNicholas Piggin
h_signal_sys_reset(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)10741c7ad77eSNicholas Piggin static target_ulong h_signal_sys_reset(PowerPCCPU *cpu,
1075ce2918cbSDavid Gibson SpaprMachineState *spapr,
10761c7ad77eSNicholas Piggin target_ulong opcode, target_ulong *args)
10771c7ad77eSNicholas Piggin {
10781c7ad77eSNicholas Piggin target_long target = args[0];
10791c7ad77eSNicholas Piggin CPUState *cs;
10801c7ad77eSNicholas Piggin
10811c7ad77eSNicholas Piggin if (target < 0) {
10821c7ad77eSNicholas Piggin /* Broadcast */
10831c7ad77eSNicholas Piggin if (target < H_SIGNAL_SYS_RESET_ALLBUTSELF) {
10841c7ad77eSNicholas Piggin return H_PARAMETER;
10851c7ad77eSNicholas Piggin }
10861c7ad77eSNicholas Piggin
10871c7ad77eSNicholas Piggin CPU_FOREACH(cs) {
10881c7ad77eSNicholas Piggin PowerPCCPU *c = POWERPC_CPU(cs);
10891c7ad77eSNicholas Piggin
10901c7ad77eSNicholas Piggin if (target == H_SIGNAL_SYS_RESET_ALLBUTSELF) {
10911c7ad77eSNicholas Piggin if (c == cpu) {
10921c7ad77eSNicholas Piggin continue;
10931c7ad77eSNicholas Piggin }
10941c7ad77eSNicholas Piggin }
10951c7ad77eSNicholas Piggin run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
10961c7ad77eSNicholas Piggin }
10971c7ad77eSNicholas Piggin return H_SUCCESS;
10981c7ad77eSNicholas Piggin
10991c7ad77eSNicholas Piggin } else {
11001c7ad77eSNicholas Piggin /* Unicast */
11012e886fb3SSam Bobroff cs = CPU(spapr_find_cpu(target));
1102f57467e3SSam Bobroff if (cs) {
11031c7ad77eSNicholas Piggin run_on_cpu(cs, spapr_do_system_reset_on_cpu, RUN_ON_CPU_NULL);
11041c7ad77eSNicholas Piggin return H_SUCCESS;
11051c7ad77eSNicholas Piggin }
11061c7ad77eSNicholas Piggin return H_PARAMETER;
11071c7ad77eSNicholas Piggin }
11081c7ad77eSNicholas Piggin }
11091c7ad77eSNicholas Piggin
1110121afbe4SGreg Kurz /* Returns either a logical PVR or zero if none was found */
cas_check_pvr(PowerPCCPU * cpu,uint32_t max_compat,target_ulong * addr,bool * raw_mode_supported)1111121afbe4SGreg Kurz static uint32_t cas_check_pvr(PowerPCCPU *cpu, uint32_t max_compat,
1112121afbe4SGreg Kurz target_ulong *addr, bool *raw_mode_supported)
11132a6593cbSAlexey Kardashevskiy {
1114152ef803SDavid Gibson bool explicit_match = false; /* Matched the CPU's real PVR */
1115152ef803SDavid Gibson uint32_t best_compat = 0;
1116152ef803SDavid Gibson int i;
11173794d548SAlexey Kardashevskiy
1118152ef803SDavid Gibson /*
1119152ef803SDavid Gibson * We scan the supplied table of PVRs looking for two things
1120152ef803SDavid Gibson * 1. Is our real CPU PVR in the list?
1121152ef803SDavid Gibson * 2. What's the "best" listed logical PVR
1122152ef803SDavid Gibson */
1123152ef803SDavid Gibson for (i = 0; i < 512; ++i) {
11243794d548SAlexey Kardashevskiy uint32_t pvr, pvr_mask;
11253794d548SAlexey Kardashevskiy
112680c33d34SDavid Gibson pvr_mask = ldl_be_phys(&address_space_memory, *addr);
112780c33d34SDavid Gibson pvr = ldl_be_phys(&address_space_memory, *addr + 4);
112880c33d34SDavid Gibson *addr += 8;
11293794d548SAlexey Kardashevskiy
11303794d548SAlexey Kardashevskiy if (~pvr_mask & pvr) {
1131152ef803SDavid Gibson break; /* Terminator record */
11323794d548SAlexey Kardashevskiy }
1133152ef803SDavid Gibson
1134152ef803SDavid Gibson if ((cpu->env.spr[SPR_PVR] & pvr_mask) == (pvr & pvr_mask)) {
1135152ef803SDavid Gibson explicit_match = true;
1136152ef803SDavid Gibson } else {
1137152ef803SDavid Gibson if (ppc_check_compat(cpu, pvr, best_compat, max_compat)) {
1138152ef803SDavid Gibson best_compat = pvr;
1139152ef803SDavid Gibson }
1140152ef803SDavid Gibson }
1141152ef803SDavid Gibson }
1142152ef803SDavid Gibson
1143cc7b35b1SGreg Kurz *raw_mode_supported = explicit_match;
1144cc7b35b1SGreg Kurz
11453794d548SAlexey Kardashevskiy /* Parsing finished */
1146152ef803SDavid Gibson trace_spapr_cas_pvr(cpu->compat_pvr, explicit_match, best_compat);
11473794d548SAlexey Kardashevskiy
114880c33d34SDavid Gibson return best_compat;
114980c33d34SDavid Gibson }
115080c33d34SDavid Gibson
1151eb72b639SDaniel Henrique Barboza static
do_client_architecture_support(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong vec,target_ulong fdt_bufsize)115291067db1SAlexey Kardashevskiy target_ulong do_client_architecture_support(PowerPCCPU *cpu,
1153ce2918cbSDavid Gibson SpaprMachineState *spapr,
115491067db1SAlexey Kardashevskiy target_ulong vec,
115591067db1SAlexey Kardashevskiy target_ulong fdt_bufsize)
115680c33d34SDavid Gibson {
115791067db1SAlexey Kardashevskiy target_ulong ov_table; /* Working address in data buffer */
115880c33d34SDavid Gibson uint32_t cas_pvr;
115986962462SGreg Kurz SpaprOptionVector *ov1_guest, *ov5_guest;
116080c33d34SDavid Gibson bool guest_radix;
1161cc7b35b1SGreg Kurz bool raw_mode_supported = false;
116221bde1ecSAlexey Kardashevskiy bool guest_xive;
116312b3868eSGreg Kurz CPUState *cs;
1164087820e3SGreg Kurz void *fdt;
1165121afbe4SGreg Kurz uint32_t max_compat = spapr->max_compat_pvr;
116612b3868eSGreg Kurz
116712b3868eSGreg Kurz /* CAS is supposed to be called early when only the boot vCPU is active. */
116812b3868eSGreg Kurz CPU_FOREACH(cs) {
116912b3868eSGreg Kurz if (cs == CPU(cpu)) {
117012b3868eSGreg Kurz continue;
117112b3868eSGreg Kurz }
117212b3868eSGreg Kurz if (!cs->halted) {
117312b3868eSGreg Kurz warn_report("guest has multiple active vCPUs at CAS, which is not allowed");
117412b3868eSGreg Kurz return H_MULTI_THREADS_ACTIVE;
117512b3868eSGreg Kurz }
117612b3868eSGreg Kurz }
11773794d548SAlexey Kardashevskiy
1178121afbe4SGreg Kurz cas_pvr = cas_check_pvr(cpu, max_compat, &vec, &raw_mode_supported);
1179121afbe4SGreg Kurz if (!cas_pvr && (!raw_mode_supported || max_compat)) {
1180121afbe4SGreg Kurz /*
1181121afbe4SGreg Kurz * We couldn't find a suitable compatibility mode, and either
1182121afbe4SGreg Kurz * the guest doesn't support "raw" mode for this CPU, or "raw"
1183121afbe4SGreg Kurz * mode is disabled because a maximum compat mode is set.
1184121afbe4SGreg Kurz */
1185121afbe4SGreg Kurz error_report("Couldn't negotiate a suitable PVR during CAS");
118680c33d34SDavid Gibson return H_HARDWARE;
118780c33d34SDavid Gibson }
118880c33d34SDavid Gibson
118980c33d34SDavid Gibson /* Update CPUs */
119080c33d34SDavid Gibson if (cpu->compat_pvr != cas_pvr) {
11917e92da81SGreg Kurz Error *local_err = NULL;
11927e92da81SGreg Kurz
11937e92da81SGreg Kurz if (ppc_set_compat_all(cas_pvr, &local_err) < 0) {
1194cc7b35b1SGreg Kurz /* We fail to set compat mode (likely because running with KVM PR),
1195cc7b35b1SGreg Kurz * but maybe we can fallback to raw mode if the guest supports it.
1196cc7b35b1SGreg Kurz */
1197cc7b35b1SGreg Kurz if (!raw_mode_supported) {
1198f6f242c7SDavid Gibson error_report_err(local_err);
11993794d548SAlexey Kardashevskiy return H_HARDWARE;
12003794d548SAlexey Kardashevskiy }
12012c9dfdacSGreg Kurz error_free(local_err);
1202cc7b35b1SGreg Kurz }
12033794d548SAlexey Kardashevskiy }
12043794d548SAlexey Kardashevskiy
120503d196b7SBharata B Rao /* For the future use: here @ov_table points to the first option vector */
120691067db1SAlexey Kardashevskiy ov_table = vec;
120703d196b7SBharata B Rao
1208e957f6a9SSam Bobroff ov1_guest = spapr_ovec_parse_vector(ov_table, 1);
1209cbd0d7f3SGreg Kurz if (!ov1_guest) {
1210cbd0d7f3SGreg Kurz warn_report("guest didn't provide option vector 1");
1211cbd0d7f3SGreg Kurz return H_PARAMETER;
1212cbd0d7f3SGreg Kurz }
1213facdb8b6SMichael Roth ov5_guest = spapr_ovec_parse_vector(ov_table, 5);
1214cbd0d7f3SGreg Kurz if (!ov5_guest) {
1215ce05fa0fSGreg Kurz spapr_ovec_cleanup(ov1_guest);
1216cbd0d7f3SGreg Kurz warn_report("guest didn't provide option vector 5");
1217cbd0d7f3SGreg Kurz return H_PARAMETER;
1218cbd0d7f3SGreg Kurz }
12199fb4541fSSam Bobroff if (spapr_ovec_test(ov5_guest, OV5_MMU_BOTH)) {
12209fb4541fSSam Bobroff error_report("guest requested hash and radix MMU, which is invalid.");
12219fb4541fSSam Bobroff exit(EXIT_FAILURE);
12229fb4541fSSam Bobroff }
1223e7f78db9SGreg Kurz if (spapr_ovec_test(ov5_guest, OV5_XIVE_BOTH)) {
1224e7f78db9SGreg Kurz error_report("guest requested an invalid interrupt mode");
1225e7f78db9SGreg Kurz exit(EXIT_FAILURE);
1226e7f78db9SGreg Kurz }
1227e7f78db9SGreg Kurz
12289fb4541fSSam Bobroff guest_radix = spapr_ovec_test(ov5_guest, OV5_MMU_RADIX_300);
12292a6593cbSAlexey Kardashevskiy
1230e7f78db9SGreg Kurz guest_xive = spapr_ovec_test(ov5_guest, OV5_XIVE_EXPLOIT);
1231e7f78db9SGreg Kurz
12322772cf6bSDavid Gibson /*
12332772cf6bSDavid Gibson * HPT resizing is a bit of a special case, because when enabled
12342772cf6bSDavid Gibson * we assume an HPT guest will support it until it says it
12352772cf6bSDavid Gibson * doesn't, instead of assuming it won't support it until it says
12362772cf6bSDavid Gibson * it does. Strictly speaking that approach could break for
12372772cf6bSDavid Gibson * guests which don't make a CAS call, but those are so old we
12382772cf6bSDavid Gibson * don't care about them. Without that assumption we'd have to
12392772cf6bSDavid Gibson * make at least a temporary allocation of an HPT sized for max
12402772cf6bSDavid Gibson * memory, which could be impossibly difficult under KVM HV if
12412772cf6bSDavid Gibson * maxram is large.
12422772cf6bSDavid Gibson */
12432772cf6bSDavid Gibson if (!guest_radix && !spapr_ovec_test(ov5_guest, OV5_HPT_RESIZE)) {
12442772cf6bSDavid Gibson int maxshift = spapr_hpt_shift_for_ramsize(MACHINE(spapr)->maxram_size);
12452772cf6bSDavid Gibson
12462772cf6bSDavid Gibson if (spapr->resize_hpt == SPAPR_RESIZE_HPT_REQUIRED) {
12472772cf6bSDavid Gibson error_report(
12482772cf6bSDavid Gibson "h_client_architecture_support: Guest doesn't support HPT resizing, but resize-hpt=required");
12492772cf6bSDavid Gibson exit(1);
12502772cf6bSDavid Gibson }
12512772cf6bSDavid Gibson
12522772cf6bSDavid Gibson if (spapr->htab_shift < maxshift) {
12532772cf6bSDavid Gibson /* Guest doesn't know about HPT resizing, so we
12542772cf6bSDavid Gibson * pre-emptively resize for the maximum permitted RAM. At
12552772cf6bSDavid Gibson * the point this is called, nothing should have been
12562772cf6bSDavid Gibson * entered into the existing HPT */
12572772cf6bSDavid Gibson spapr_reallocate_hpt(spapr, maxshift, &error_fatal);
12581ec26c75SGreg Kurz push_sregs_to_kvm_pr(spapr);
1259b55d295eSDavid Gibson }
12602772cf6bSDavid Gibson }
12612772cf6bSDavid Gibson
1262facdb8b6SMichael Roth /* NOTE: there are actually a number of ov5 bits where input from the
1263facdb8b6SMichael Roth * guest is always zero, and the platform/QEMU enables them independently
1264facdb8b6SMichael Roth * of guest input. To model these properly we'd want some sort of mask,
1265facdb8b6SMichael Roth * but since they only currently apply to memory migration as defined
1266facdb8b6SMichael Roth * by LoPAPR 1.1, 14.5.4.8, which QEMU doesn't implement, we don't need
12676787d27bSMichael Roth * to worry about this for now.
1268facdb8b6SMichael Roth */
126930bf9ed1SCédric Le Goater
12706787d27bSMichael Roth /* full range of negotiated ov5 capabilities */
1271facdb8b6SMichael Roth spapr_ovec_intersect(spapr->ov5_cas, spapr->ov5, ov5_guest);
1272facdb8b6SMichael Roth spapr_ovec_cleanup(ov5_guest);
1273b4b83312SGreg Kurz
1274068479e1SFabiano Rosas spapr_check_mmu_mode(guest_radix);
1275068479e1SFabiano Rosas
1276daa36379SDavid Gibson spapr->cas_pre_isa3_guest = !spapr_ovec_test(ov1_guest, OV1_PPC_3_00);
127700005f22SShivaprasad G Bhat spapr_ovec_cleanup(ov1_guest);
127813db0cd9SCédric Le Goater
127913db0cd9SCédric Le Goater /*
12805dab5abeSDaniel Henrique Barboza * Check for NUMA affinity conditions now that we know which NUMA
12815dab5abeSDaniel Henrique Barboza * affinity the guest will use.
12825dab5abeSDaniel Henrique Barboza */
12835dab5abeSDaniel Henrique Barboza spapr_numa_associativity_check(spapr);
12845dab5abeSDaniel Henrique Barboza
12855dab5abeSDaniel Henrique Barboza /*
12868deb8019SDavid Gibson * Ensure the guest asks for an interrupt mode we support;
12878deb8019SDavid Gibson * otherwise terminate the boot.
1288e7f78db9SGreg Kurz */
1289e7f78db9SGreg Kurz if (guest_xive) {
1290ca62823bSDavid Gibson if (!spapr->irq->xive) {
129175de5941SGreg Kurz error_report(
129275de5941SGreg Kurz "Guest requested unavailable interrupt mode (XIVE), try the ic-mode=xive or ic-mode=dual machine property");
1293e7f78db9SGreg Kurz exit(EXIT_FAILURE);
1294e7f78db9SGreg Kurz }
1295e7f78db9SGreg Kurz } else {
1296ca62823bSDavid Gibson if (!spapr->irq->xics) {
129775de5941SGreg Kurz error_report(
129875de5941SGreg Kurz "Guest requested unavailable interrupt mode (XICS), either don't set the ic-mode machine property or try ic-mode=xics or ic-mode=dual");
1299e7f78db9SGreg Kurz exit(EXIT_FAILURE);
1300e7f78db9SGreg Kurz }
1301e7f78db9SGreg Kurz }
1302e7f78db9SGreg Kurz
13038deb8019SDavid Gibson spapr_irq_update_active_intc(spapr);
13048deb8019SDavid Gibson
1305babb819fSGreg Kurz /*
1306babb819fSGreg Kurz * Process all pending hot-plug/unplug requests now. An updated full
1307babb819fSGreg Kurz * rendered FDT will be returned to the guest.
1308babb819fSGreg Kurz */
1309babb819fSGreg Kurz spapr_drc_reset_all(spapr);
1310babb819fSGreg Kurz spapr_clear_pending_hotplug_events(spapr);
13110c21e073SDavid Gibson
1312087820e3SGreg Kurz /*
1313087820e3SGreg Kurz * If spapr_machine_reset() did not set up a HPT but one is necessary
1314087820e3SGreg Kurz * (because the guest isn't going to use radix) then set it up here.
1315087820e3SGreg Kurz */
13168deb8019SDavid Gibson if ((spapr->patb_entry & PATE1_GR) && !guest_radix) {
13178deb8019SDavid Gibson /* legacy hash or new hash: */
13188897ea5aSDavid Gibson spapr_setup_hpt(spapr);
13198deb8019SDavid Gibson }
13200c21e073SDavid Gibson
132121bde1ecSAlexey Kardashevskiy fdt = spapr_build_fdt(spapr, spapr->vof != NULL, fdt_bufsize);
13220c21e073SDavid Gibson g_free(spapr->fdt_blob);
13230c21e073SDavid Gibson spapr->fdt_size = fdt_totalsize(fdt);
13240c21e073SDavid Gibson spapr->fdt_initial_size = spapr->fdt_size;
13250c21e073SDavid Gibson spapr->fdt_blob = fdt;
13262a6593cbSAlexey Kardashevskiy
1327d890f2faSDaniel Henrique Barboza /*
1328d890f2faSDaniel Henrique Barboza * Set the machine->fdt pointer again since we just freed
1329d890f2faSDaniel Henrique Barboza * it above (by freeing spapr->fdt_blob). We set this
1330d890f2faSDaniel Henrique Barboza * pointer to enable support for the 'dumpdtb' QMP/HMP
1331d890f2faSDaniel Henrique Barboza * command.
1332d890f2faSDaniel Henrique Barboza */
1333d890f2faSDaniel Henrique Barboza MACHINE(spapr)->fdt = fdt;
1334d890f2faSDaniel Henrique Barboza
13352a6593cbSAlexey Kardashevskiy return H_SUCCESS;
13362a6593cbSAlexey Kardashevskiy }
13372a6593cbSAlexey Kardashevskiy
h_client_architecture_support(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)133891067db1SAlexey Kardashevskiy static target_ulong h_client_architecture_support(PowerPCCPU *cpu,
133991067db1SAlexey Kardashevskiy SpaprMachineState *spapr,
134091067db1SAlexey Kardashevskiy target_ulong opcode,
134191067db1SAlexey Kardashevskiy target_ulong *args)
134291067db1SAlexey Kardashevskiy {
134391067db1SAlexey Kardashevskiy target_ulong vec = ppc64_phys_to_real(args[0]);
134491067db1SAlexey Kardashevskiy target_ulong fdt_buf = args[1];
134591067db1SAlexey Kardashevskiy target_ulong fdt_bufsize = args[2];
134691067db1SAlexey Kardashevskiy target_ulong ret;
134791067db1SAlexey Kardashevskiy SpaprDeviceTreeUpdateHeader hdr = { .version_id = 1 };
134891067db1SAlexey Kardashevskiy
134991067db1SAlexey Kardashevskiy if (fdt_bufsize < sizeof(hdr)) {
135091067db1SAlexey Kardashevskiy error_report("SLOF provided insufficient CAS buffer "
135191067db1SAlexey Kardashevskiy TARGET_FMT_lu " (min: %zu)", fdt_bufsize, sizeof(hdr));
135291067db1SAlexey Kardashevskiy exit(EXIT_FAILURE);
135391067db1SAlexey Kardashevskiy }
135491067db1SAlexey Kardashevskiy
135591067db1SAlexey Kardashevskiy fdt_bufsize -= sizeof(hdr);
135691067db1SAlexey Kardashevskiy
135791067db1SAlexey Kardashevskiy ret = do_client_architecture_support(cpu, spapr, vec, fdt_bufsize);
135891067db1SAlexey Kardashevskiy if (ret == H_SUCCESS) {
135991067db1SAlexey Kardashevskiy _FDT((fdt_pack(spapr->fdt_blob)));
136091067db1SAlexey Kardashevskiy spapr->fdt_size = fdt_totalsize(spapr->fdt_blob);
136191067db1SAlexey Kardashevskiy spapr->fdt_initial_size = spapr->fdt_size;
136291067db1SAlexey Kardashevskiy
136391067db1SAlexey Kardashevskiy cpu_physical_memory_write(fdt_buf, &hdr, sizeof(hdr));
136491067db1SAlexey Kardashevskiy cpu_physical_memory_write(fdt_buf + sizeof(hdr), spapr->fdt_blob,
136591067db1SAlexey Kardashevskiy spapr->fdt_size);
136691067db1SAlexey Kardashevskiy trace_spapr_cas_continue(spapr->fdt_size + sizeof(hdr));
136791067db1SAlexey Kardashevskiy }
136891067db1SAlexey Kardashevskiy
136991067db1SAlexey Kardashevskiy return ret;
137091067db1SAlexey Kardashevskiy }
137191067db1SAlexey Kardashevskiy
spapr_vof_client_architecture_support(MachineState * ms,CPUState * cs,target_ulong ovec_addr)1372fc8c745dSAlexey Kardashevskiy target_ulong spapr_vof_client_architecture_support(MachineState *ms,
1373fc8c745dSAlexey Kardashevskiy CPUState *cs,
1374fc8c745dSAlexey Kardashevskiy target_ulong ovec_addr)
1375fc8c745dSAlexey Kardashevskiy {
1376fc8c745dSAlexey Kardashevskiy SpaprMachineState *spapr = SPAPR_MACHINE(ms);
1377fc8c745dSAlexey Kardashevskiy
1378fc8c745dSAlexey Kardashevskiy target_ulong ret = do_client_architecture_support(POWERPC_CPU(cs), spapr,
1379fc8c745dSAlexey Kardashevskiy ovec_addr, FDT_MAX_SIZE);
1380fc8c745dSAlexey Kardashevskiy
1381fc8c745dSAlexey Kardashevskiy /*
1382fc8c745dSAlexey Kardashevskiy * This adds stdout and generates phandles for boottime and CAS FDTs.
1383fc8c745dSAlexey Kardashevskiy * It is alright to update the FDT here as do_client_architecture_support()
1384fc8c745dSAlexey Kardashevskiy * does not pack it.
1385fc8c745dSAlexey Kardashevskiy */
1386fc8c745dSAlexey Kardashevskiy spapr_vof_client_dt_finalize(spapr, spapr->fdt_blob);
1387fc8c745dSAlexey Kardashevskiy
1388fc8c745dSAlexey Kardashevskiy return ret;
1389fc8c745dSAlexey Kardashevskiy }
1390fc8c745dSAlexey Kardashevskiy
h_get_cpu_characteristics(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)1391c59704b2SSuraj Jitindar Singh static target_ulong h_get_cpu_characteristics(PowerPCCPU *cpu,
1392ce2918cbSDavid Gibson SpaprMachineState *spapr,
1393c59704b2SSuraj Jitindar Singh target_ulong opcode,
1394c59704b2SSuraj Jitindar Singh target_ulong *args)
1395c59704b2SSuraj Jitindar Singh {
1396c59704b2SSuraj Jitindar Singh uint64_t characteristics = H_CPU_CHAR_HON_BRANCH_HINTS &
1397c59704b2SSuraj Jitindar Singh ~H_CPU_CHAR_THR_RECONF_TRIG;
1398c59704b2SSuraj Jitindar Singh uint64_t behaviour = H_CPU_BEHAV_FAVOUR_SECURITY;
1399c59704b2SSuraj Jitindar Singh uint8_t safe_cache = spapr_get_cap(spapr, SPAPR_CAP_CFPC);
1400c59704b2SSuraj Jitindar Singh uint8_t safe_bounds_check = spapr_get_cap(spapr, SPAPR_CAP_SBBC);
1401c59704b2SSuraj Jitindar Singh uint8_t safe_indirect_branch = spapr_get_cap(spapr, SPAPR_CAP_IBS);
14028ff43ee4SSuraj Jitindar Singh uint8_t count_cache_flush_assist = spapr_get_cap(spapr,
14038ff43ee4SSuraj Jitindar Singh SPAPR_CAP_CCF_ASSIST);
1404c59704b2SSuraj Jitindar Singh
1405c59704b2SSuraj Jitindar Singh switch (safe_cache) {
1406c59704b2SSuraj Jitindar Singh case SPAPR_CAP_WORKAROUND:
1407c59704b2SSuraj Jitindar Singh characteristics |= H_CPU_CHAR_L1D_FLUSH_ORI30;
1408c59704b2SSuraj Jitindar Singh characteristics |= H_CPU_CHAR_L1D_FLUSH_TRIG2;
1409c59704b2SSuraj Jitindar Singh characteristics |= H_CPU_CHAR_L1D_THREAD_PRIV;
1410c59704b2SSuraj Jitindar Singh behaviour |= H_CPU_BEHAV_L1D_FLUSH_PR;
1411c59704b2SSuraj Jitindar Singh break;
1412c59704b2SSuraj Jitindar Singh case SPAPR_CAP_FIXED:
141317fd09c0SNicholas Piggin behaviour |= H_CPU_BEHAV_NO_L1D_FLUSH_ENTRY;
141417fd09c0SNicholas Piggin behaviour |= H_CPU_BEHAV_NO_L1D_FLUSH_UACCESS;
1415c59704b2SSuraj Jitindar Singh break;
1416c59704b2SSuraj Jitindar Singh default: /* broken */
1417c59704b2SSuraj Jitindar Singh assert(safe_cache == SPAPR_CAP_BROKEN);
1418c59704b2SSuraj Jitindar Singh behaviour |= H_CPU_BEHAV_L1D_FLUSH_PR;
1419c59704b2SSuraj Jitindar Singh break;
1420c59704b2SSuraj Jitindar Singh }
1421c59704b2SSuraj Jitindar Singh
1422c59704b2SSuraj Jitindar Singh switch (safe_bounds_check) {
1423c59704b2SSuraj Jitindar Singh case SPAPR_CAP_WORKAROUND:
1424c59704b2SSuraj Jitindar Singh characteristics |= H_CPU_CHAR_SPEC_BAR_ORI31;
1425c59704b2SSuraj Jitindar Singh behaviour |= H_CPU_BEHAV_BNDS_CHK_SPEC_BAR;
1426c59704b2SSuraj Jitindar Singh break;
1427c59704b2SSuraj Jitindar Singh case SPAPR_CAP_FIXED:
1428c59704b2SSuraj Jitindar Singh break;
1429c59704b2SSuraj Jitindar Singh default: /* broken */
1430c59704b2SSuraj Jitindar Singh assert(safe_bounds_check == SPAPR_CAP_BROKEN);
1431c59704b2SSuraj Jitindar Singh behaviour |= H_CPU_BEHAV_BNDS_CHK_SPEC_BAR;
1432c59704b2SSuraj Jitindar Singh break;
1433c59704b2SSuraj Jitindar Singh }
1434c59704b2SSuraj Jitindar Singh
1435c59704b2SSuraj Jitindar Singh switch (safe_indirect_branch) {
1436399b2896SSuraj Jitindar Singh case SPAPR_CAP_FIXED_NA:
1437399b2896SSuraj Jitindar Singh break;
1438c76c0d30SSuraj Jitindar Singh case SPAPR_CAP_FIXED_CCD:
1439c76c0d30SSuraj Jitindar Singh characteristics |= H_CPU_CHAR_CACHE_COUNT_DIS;
1440c76c0d30SSuraj Jitindar Singh break;
1441c76c0d30SSuraj Jitindar Singh case SPAPR_CAP_FIXED_IBS:
1442c59704b2SSuraj Jitindar Singh characteristics |= H_CPU_CHAR_BCCTRL_SERIALISED;
1443fa86f592SGreg Kurz break;
1444399b2896SSuraj Jitindar Singh case SPAPR_CAP_WORKAROUND:
1445399b2896SSuraj Jitindar Singh behaviour |= H_CPU_BEHAV_FLUSH_COUNT_CACHE;
14468ff43ee4SSuraj Jitindar Singh if (count_cache_flush_assist) {
14478ff43ee4SSuraj Jitindar Singh characteristics |= H_CPU_CHAR_BCCTR_FLUSH_ASSIST;
14488ff43ee4SSuraj Jitindar Singh }
1449399b2896SSuraj Jitindar Singh break;
1450c59704b2SSuraj Jitindar Singh default: /* broken */
1451c59704b2SSuraj Jitindar Singh assert(safe_indirect_branch == SPAPR_CAP_BROKEN);
1452c59704b2SSuraj Jitindar Singh break;
1453c59704b2SSuraj Jitindar Singh }
1454c59704b2SSuraj Jitindar Singh
1455c59704b2SSuraj Jitindar Singh args[0] = characteristics;
1456c59704b2SSuraj Jitindar Singh args[1] = behaviour;
1457fea35ca4SAlexey Kardashevskiy return H_SUCCESS;
1458fea35ca4SAlexey Kardashevskiy }
1459fea35ca4SAlexey Kardashevskiy
h_update_dt(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)1460ce2918cbSDavid Gibson static target_ulong h_update_dt(PowerPCCPU *cpu, SpaprMachineState *spapr,
1461fea35ca4SAlexey Kardashevskiy target_ulong opcode, target_ulong *args)
1462fea35ca4SAlexey Kardashevskiy {
1463fea35ca4SAlexey Kardashevskiy target_ulong dt = ppc64_phys_to_real(args[0]);
1464fea35ca4SAlexey Kardashevskiy struct fdt_header hdr = { 0 };
1465fea35ca4SAlexey Kardashevskiy unsigned cb;
1466ce2918cbSDavid Gibson SpaprMachineClass *smc = SPAPR_MACHINE_GET_CLASS(spapr);
1467fea35ca4SAlexey Kardashevskiy void *fdt;
1468fea35ca4SAlexey Kardashevskiy
1469fea35ca4SAlexey Kardashevskiy cpu_physical_memory_read(dt, &hdr, sizeof(hdr));
1470fea35ca4SAlexey Kardashevskiy cb = fdt32_to_cpu(hdr.totalsize);
1471fea35ca4SAlexey Kardashevskiy
1472fea35ca4SAlexey Kardashevskiy if (!smc->update_dt_enabled) {
1473fea35ca4SAlexey Kardashevskiy return H_SUCCESS;
1474fea35ca4SAlexey Kardashevskiy }
1475fea35ca4SAlexey Kardashevskiy
1476fea35ca4SAlexey Kardashevskiy /* Check that the fdt did not grow out of proportion */
1477fea35ca4SAlexey Kardashevskiy if (cb > spapr->fdt_initial_size * 2) {
1478fea35ca4SAlexey Kardashevskiy trace_spapr_update_dt_failed_size(spapr->fdt_initial_size, cb,
1479fea35ca4SAlexey Kardashevskiy fdt32_to_cpu(hdr.magic));
1480fea35ca4SAlexey Kardashevskiy return H_PARAMETER;
1481fea35ca4SAlexey Kardashevskiy }
1482fea35ca4SAlexey Kardashevskiy
1483fea35ca4SAlexey Kardashevskiy fdt = g_malloc0(cb);
1484fea35ca4SAlexey Kardashevskiy cpu_physical_memory_read(dt, fdt, cb);
1485fea35ca4SAlexey Kardashevskiy
1486fea35ca4SAlexey Kardashevskiy /* Check the fdt consistency */
1487fea35ca4SAlexey Kardashevskiy if (fdt_check_full(fdt, cb)) {
1488fea35ca4SAlexey Kardashevskiy trace_spapr_update_dt_failed_check(spapr->fdt_initial_size, cb,
1489fea35ca4SAlexey Kardashevskiy fdt32_to_cpu(hdr.magic));
1490fea35ca4SAlexey Kardashevskiy return H_PARAMETER;
1491fea35ca4SAlexey Kardashevskiy }
1492fea35ca4SAlexey Kardashevskiy
1493fea35ca4SAlexey Kardashevskiy g_free(spapr->fdt_blob);
1494fea35ca4SAlexey Kardashevskiy spapr->fdt_size = cb;
1495fea35ca4SAlexey Kardashevskiy spapr->fdt_blob = fdt;
1496fea35ca4SAlexey Kardashevskiy trace_spapr_update_dt(cb);
1497c59704b2SSuraj Jitindar Singh
1498c59704b2SSuraj Jitindar Singh return H_SUCCESS;
1499c59704b2SSuraj Jitindar Singh }
1500c59704b2SSuraj Jitindar Singh
15019f64bd8aSPaolo Bonzini static spapr_hcall_fn papr_hypercall_table[(MAX_HCALL_OPCODE / 4) + 1];
15029f64bd8aSPaolo Bonzini static spapr_hcall_fn kvmppc_hypercall_table[KVMPPC_HCALL_MAX - KVMPPC_HCALL_BASE + 1];
15030fb6bd07SMichael Roth static spapr_hcall_fn svm_hypercall_table[(SVM_HCALL_MAX - SVM_HCALL_BASE) / 4 + 1];
15049f64bd8aSPaolo Bonzini
spapr_register_hypercall(target_ulong opcode,spapr_hcall_fn fn)15059f64bd8aSPaolo Bonzini void spapr_register_hypercall(target_ulong opcode, spapr_hcall_fn fn)
15069f64bd8aSPaolo Bonzini {
15079f64bd8aSPaolo Bonzini spapr_hcall_fn *slot;
15089f64bd8aSPaolo Bonzini
15099f64bd8aSPaolo Bonzini if (opcode <= MAX_HCALL_OPCODE) {
15109f64bd8aSPaolo Bonzini assert((opcode & 0x3) == 0);
15119f64bd8aSPaolo Bonzini
15129f64bd8aSPaolo Bonzini slot = &papr_hypercall_table[opcode / 4];
15130fb6bd07SMichael Roth } else if (opcode >= SVM_HCALL_BASE && opcode <= SVM_HCALL_MAX) {
15140fb6bd07SMichael Roth /* we only have SVM-related hcall numbers assigned in multiples of 4 */
15150fb6bd07SMichael Roth assert((opcode & 0x3) == 0);
15160fb6bd07SMichael Roth
15170fb6bd07SMichael Roth slot = &svm_hypercall_table[(opcode - SVM_HCALL_BASE) / 4];
15189f64bd8aSPaolo Bonzini } else {
15199f64bd8aSPaolo Bonzini assert((opcode >= KVMPPC_HCALL_BASE) && (opcode <= KVMPPC_HCALL_MAX));
15209f64bd8aSPaolo Bonzini
15219f64bd8aSPaolo Bonzini slot = &kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
15229f64bd8aSPaolo Bonzini }
15239f64bd8aSPaolo Bonzini
15249f64bd8aSPaolo Bonzini assert(!(*slot));
15259f64bd8aSPaolo Bonzini *slot = fn;
15269f64bd8aSPaolo Bonzini }
15279f64bd8aSPaolo Bonzini
spapr_unregister_hypercall(target_ulong opcode)1528*6026fdbdSHarsh Prateek Bora void spapr_unregister_hypercall(target_ulong opcode)
1529*6026fdbdSHarsh Prateek Bora {
1530*6026fdbdSHarsh Prateek Bora spapr_hcall_fn *slot;
1531*6026fdbdSHarsh Prateek Bora
1532*6026fdbdSHarsh Prateek Bora if (opcode <= MAX_HCALL_OPCODE) {
1533*6026fdbdSHarsh Prateek Bora assert((opcode & 0x3) == 0);
1534*6026fdbdSHarsh Prateek Bora
1535*6026fdbdSHarsh Prateek Bora slot = &papr_hypercall_table[opcode / 4];
1536*6026fdbdSHarsh Prateek Bora } else if (opcode >= SVM_HCALL_BASE && opcode <= SVM_HCALL_MAX) {
1537*6026fdbdSHarsh Prateek Bora /* we only have SVM-related hcall numbers assigned in multiples of 4 */
1538*6026fdbdSHarsh Prateek Bora assert((opcode & 0x3) == 0);
1539*6026fdbdSHarsh Prateek Bora
1540*6026fdbdSHarsh Prateek Bora slot = &svm_hypercall_table[(opcode - SVM_HCALL_BASE) / 4];
1541*6026fdbdSHarsh Prateek Bora } else {
1542*6026fdbdSHarsh Prateek Bora assert((opcode >= KVMPPC_HCALL_BASE) && (opcode <= KVMPPC_HCALL_MAX));
1543*6026fdbdSHarsh Prateek Bora
1544*6026fdbdSHarsh Prateek Bora slot = &kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
1545*6026fdbdSHarsh Prateek Bora }
1546*6026fdbdSHarsh Prateek Bora
1547*6026fdbdSHarsh Prateek Bora *slot = NULL;
1548*6026fdbdSHarsh Prateek Bora }
1549*6026fdbdSHarsh Prateek Bora
spapr_hypercall(PowerPCCPU * cpu,target_ulong opcode,target_ulong * args)15509f64bd8aSPaolo Bonzini target_ulong spapr_hypercall(PowerPCCPU *cpu, target_ulong opcode,
15519f64bd8aSPaolo Bonzini target_ulong *args)
15529f64bd8aSPaolo Bonzini {
1553ce2918cbSDavid Gibson SpaprMachineState *spapr = SPAPR_MACHINE(qdev_get_machine());
155428e02042SDavid Gibson
15559f64bd8aSPaolo Bonzini if ((opcode <= MAX_HCALL_OPCODE)
15569f64bd8aSPaolo Bonzini && ((opcode & 0x3) == 0)) {
15579f64bd8aSPaolo Bonzini spapr_hcall_fn fn = papr_hypercall_table[opcode / 4];
15589f64bd8aSPaolo Bonzini
15599f64bd8aSPaolo Bonzini if (fn) {
15609f64bd8aSPaolo Bonzini return fn(cpu, spapr, opcode, args);
15619f64bd8aSPaolo Bonzini }
15620fb6bd07SMichael Roth } else if ((opcode >= SVM_HCALL_BASE) &&
15630fb6bd07SMichael Roth (opcode <= SVM_HCALL_MAX)) {
15640fb6bd07SMichael Roth spapr_hcall_fn fn = svm_hypercall_table[(opcode - SVM_HCALL_BASE) / 4];
15650fb6bd07SMichael Roth
15660fb6bd07SMichael Roth if (fn) {
15670fb6bd07SMichael Roth return fn(cpu, spapr, opcode, args);
15680fb6bd07SMichael Roth }
15699f64bd8aSPaolo Bonzini } else if ((opcode >= KVMPPC_HCALL_BASE) &&
15709f64bd8aSPaolo Bonzini (opcode <= KVMPPC_HCALL_MAX)) {
15719f64bd8aSPaolo Bonzini spapr_hcall_fn fn = kvmppc_hypercall_table[opcode - KVMPPC_HCALL_BASE];
15729f64bd8aSPaolo Bonzini
15739f64bd8aSPaolo Bonzini if (fn) {
15749f64bd8aSPaolo Bonzini return fn(cpu, spapr, opcode, args);
15759f64bd8aSPaolo Bonzini }
15769f64bd8aSPaolo Bonzini }
15779f64bd8aSPaolo Bonzini
1578aaf87c66SThomas Huth qemu_log_mask(LOG_UNIMP, "Unimplemented SPAPR hcall 0x" TARGET_FMT_lx "\n",
1579aaf87c66SThomas Huth opcode);
15809f64bd8aSPaolo Bonzini return H_FUNCTION;
15819f64bd8aSPaolo Bonzini }
15829f64bd8aSPaolo Bonzini
1583365acf15SFabiano Rosas #ifdef CONFIG_TCG
hypercall_register_softmmu(void)15840939ac2cSFabiano Rosas static void hypercall_register_softmmu(void)
15850939ac2cSFabiano Rosas {
15860939ac2cSFabiano Rosas /* DO NOTHING */
15870939ac2cSFabiano Rosas }
15880939ac2cSFabiano Rosas #else
h_softmmu(PowerPCCPU * cpu,SpaprMachineState * spapr,target_ulong opcode,target_ulong * args)15890939ac2cSFabiano Rosas static target_ulong h_softmmu(PowerPCCPU *cpu, SpaprMachineState *spapr,
15900939ac2cSFabiano Rosas target_ulong opcode, target_ulong *args)
15910939ac2cSFabiano Rosas {
15920939ac2cSFabiano Rosas g_assert_not_reached();
15930939ac2cSFabiano Rosas }
15940939ac2cSFabiano Rosas
hypercall_register_softmmu(void)15950939ac2cSFabiano Rosas static void hypercall_register_softmmu(void)
15960939ac2cSFabiano Rosas {
15970939ac2cSFabiano Rosas /* hcall-pft */
15980939ac2cSFabiano Rosas spapr_register_hypercall(H_ENTER, h_softmmu);
15990939ac2cSFabiano Rosas spapr_register_hypercall(H_REMOVE, h_softmmu);
16000939ac2cSFabiano Rosas spapr_register_hypercall(H_PROTECT, h_softmmu);
16010939ac2cSFabiano Rosas spapr_register_hypercall(H_READ, h_softmmu);
16020939ac2cSFabiano Rosas
16030939ac2cSFabiano Rosas /* hcall-bulk */
16040939ac2cSFabiano Rosas spapr_register_hypercall(H_BULK_REMOVE, h_softmmu);
16050939ac2cSFabiano Rosas }
16060939ac2cSFabiano Rosas #endif
16070939ac2cSFabiano Rosas
hypercall_register_types(void)1608962104f0SLucas Mateus Castro (alqotel) static void hypercall_register_types(void)
1609962104f0SLucas Mateus Castro (alqotel) {
1610962104f0SLucas Mateus Castro (alqotel) hypercall_register_softmmu();
16119f64bd8aSPaolo Bonzini
161230f4b05bSDavid Gibson /* hcall-hpt-resize */
161330f4b05bSDavid Gibson spapr_register_hypercall(H_RESIZE_HPT_PREPARE, h_resize_hpt_prepare);
161430f4b05bSDavid Gibson spapr_register_hypercall(H_RESIZE_HPT_COMMIT, h_resize_hpt_commit);
161530f4b05bSDavid Gibson
16169f64bd8aSPaolo Bonzini /* hcall-splpar */
16179f64bd8aSPaolo Bonzini spapr_register_hypercall(H_REGISTER_VPA, h_register_vpa);
16189f64bd8aSPaolo Bonzini spapr_register_hypercall(H_CEDE, h_cede);
1619e8ce0e40SNicholas Piggin spapr_register_hypercall(H_CONFER, h_confer);
16203a6e6224SNicholas Piggin spapr_register_hypercall(H_PROD, h_prod);
16213a6e6224SNicholas Piggin
162210741314SNicholas Piggin /* hcall-join */
162310741314SNicholas Piggin spapr_register_hypercall(H_JOIN, h_join);
162410741314SNicholas Piggin
16251c7ad77eSNicholas Piggin spapr_register_hypercall(H_SIGNAL_SYS_RESET, h_signal_sys_reset);
16269f64bd8aSPaolo Bonzini
1627423576f7SThomas Huth /* processor register resource access h-calls */
1628423576f7SThomas Huth spapr_register_hypercall(H_SET_SPRG0, h_set_sprg0);
1629af08a58fSThomas Huth spapr_register_hypercall(H_SET_DABR, h_set_dabr);
1630e49ff266SThomas Huth spapr_register_hypercall(H_SET_XDABR, h_set_xdabr);
16313240dd9aSThomas Huth spapr_register_hypercall(H_PAGE_INIT, h_page_init);
1632423576f7SThomas Huth spapr_register_hypercall(H_SET_MODE, h_set_mode);
1633423576f7SThomas Huth
1634d77a98b0SSuraj Jitindar Singh /* In Memory Table MMU h-calls */
1635d77a98b0SSuraj Jitindar Singh spapr_register_hypercall(H_CLEAN_SLB, h_clean_slb);
1636d77a98b0SSuraj Jitindar Singh spapr_register_hypercall(H_INVALIDATE_PID, h_invalidate_pid);
1637d77a98b0SSuraj Jitindar Singh spapr_register_hypercall(H_REGISTER_PROC_TBL, h_register_process_table);
1638d77a98b0SSuraj Jitindar Singh
1639c59704b2SSuraj Jitindar Singh /* hcall-get-cpu-characteristics */
1640c59704b2SSuraj Jitindar Singh spapr_register_hypercall(H_GET_CPU_CHARACTERISTICS,
1641c59704b2SSuraj Jitindar Singh h_get_cpu_characteristics);
1642c59704b2SSuraj Jitindar Singh
1643e6a19a64SMichael Tokarev /* "debugger" hcalls (also used by SLOF). Note: We do -not- differentiate
16449f64bd8aSPaolo Bonzini * here between the "CI" and the "CACHE" variants, they will use whatever
16459f64bd8aSPaolo Bonzini * mapping attributes qemu is using. When using KVM, the kernel will
16469f64bd8aSPaolo Bonzini * enforce the attributes more strongly
16479f64bd8aSPaolo Bonzini */
16489f64bd8aSPaolo Bonzini spapr_register_hypercall(H_LOGICAL_CI_LOAD, h_logical_load);
16499f64bd8aSPaolo Bonzini spapr_register_hypercall(H_LOGICAL_CI_STORE, h_logical_store);
16509f64bd8aSPaolo Bonzini spapr_register_hypercall(H_LOGICAL_CACHE_LOAD, h_logical_load);
16519f64bd8aSPaolo Bonzini spapr_register_hypercall(H_LOGICAL_CACHE_STORE, h_logical_store);
16529f64bd8aSPaolo Bonzini spapr_register_hypercall(H_LOGICAL_ICBI, h_logical_icbi);
16539f64bd8aSPaolo Bonzini spapr_register_hypercall(H_LOGICAL_DCBF, h_logical_dcbf);
16549f64bd8aSPaolo Bonzini spapr_register_hypercall(KVMPPC_H_LOGICAL_MEMOP, h_logical_memop);
16559f64bd8aSPaolo Bonzini
16569f64bd8aSPaolo Bonzini /* qemu/KVM-PPC specific hcalls */
16579f64bd8aSPaolo Bonzini spapr_register_hypercall(KVMPPC_H_RTAS, h_rtas);
165842561bf2SAnton Blanchard
16592a6593cbSAlexey Kardashevskiy /* ibm,client-architecture-support support */
16602a6593cbSAlexey Kardashevskiy spapr_register_hypercall(KVMPPC_H_CAS, h_client_architecture_support);
1661c24ba3d0SLaurent Vivier
1662fea35ca4SAlexey Kardashevskiy spapr_register_hypercall(KVMPPC_H_UPDATE_DT, h_update_dt);
16639f64bd8aSPaolo Bonzini }
16649f64bd8aSPaolo Bonzini
16659f64bd8aSPaolo Bonzini type_init(hypercall_register_types)
1666