153018216SPaolo Bonzini /* 253018216SPaolo Bonzini * QEMU PowerPC Booke hardware System Emulator 353018216SPaolo Bonzini * 453018216SPaolo Bonzini * Copyright (c) 2011 AdaCore 553018216SPaolo Bonzini * 653018216SPaolo Bonzini * Permission is hereby granted, free of charge, to any person obtaining a copy 753018216SPaolo Bonzini * of this software and associated documentation files (the "Software"), to deal 853018216SPaolo Bonzini * in the Software without restriction, including without limitation the rights 953018216SPaolo Bonzini * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell 1053018216SPaolo Bonzini * copies of the Software, and to permit persons to whom the Software is 1153018216SPaolo Bonzini * furnished to do so, subject to the following conditions: 1253018216SPaolo Bonzini * 1353018216SPaolo Bonzini * The above copyright notice and this permission notice shall be included in 1453018216SPaolo Bonzini * all copies or substantial portions of the Software. 1553018216SPaolo Bonzini * 1653018216SPaolo Bonzini * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR 1753018216SPaolo Bonzini * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY, 1853018216SPaolo Bonzini * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL 1953018216SPaolo Bonzini * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER 2053018216SPaolo Bonzini * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, 2153018216SPaolo Bonzini * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN 2253018216SPaolo Bonzini * THE SOFTWARE. 2353018216SPaolo Bonzini */ 2453018216SPaolo Bonzini #include "hw/hw.h" 250d09e41aSPaolo Bonzini #include "hw/ppc/ppc.h" 2653018216SPaolo Bonzini #include "qemu/timer.h" 2753018216SPaolo Bonzini #include "sysemu/sysemu.h" 280d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h" 2953018216SPaolo Bonzini #include "qemu/log.h" 3053018216SPaolo Bonzini #include "hw/loader.h" 3131f2cb8fSBharat Bhushan #include "kvm_ppc.h" 3253018216SPaolo Bonzini 3353018216SPaolo Bonzini 3453018216SPaolo Bonzini /* Timer Control Register */ 3553018216SPaolo Bonzini 3653018216SPaolo Bonzini #define TCR_WP_SHIFT 30 /* Watchdog Timer Period */ 3753018216SPaolo Bonzini #define TCR_WP_MASK (0x3 << TCR_WP_SHIFT) 3853018216SPaolo Bonzini #define TCR_WRC_SHIFT 28 /* Watchdog Timer Reset Control */ 3953018216SPaolo Bonzini #define TCR_WRC_MASK (0x3 << TCR_WRC_SHIFT) 4053018216SPaolo Bonzini #define TCR_WIE (1 << 27) /* Watchdog Timer Interrupt Enable */ 4153018216SPaolo Bonzini #define TCR_DIE (1 << 26) /* Decrementer Interrupt Enable */ 4253018216SPaolo Bonzini #define TCR_FP_SHIFT 24 /* Fixed-Interval Timer Period */ 4353018216SPaolo Bonzini #define TCR_FP_MASK (0x3 << TCR_FP_SHIFT) 4453018216SPaolo Bonzini #define TCR_FIE (1 << 23) /* Fixed-Interval Timer Interrupt Enable */ 4553018216SPaolo Bonzini #define TCR_ARE (1 << 22) /* Auto-Reload Enable */ 4653018216SPaolo Bonzini 4753018216SPaolo Bonzini /* Timer Control Register (e500 specific fields) */ 4853018216SPaolo Bonzini 4953018216SPaolo Bonzini #define TCR_E500_FPEXT_SHIFT 13 /* Fixed-Interval Timer Period Extension */ 5053018216SPaolo Bonzini #define TCR_E500_FPEXT_MASK (0xf << TCR_E500_FPEXT_SHIFT) 5153018216SPaolo Bonzini #define TCR_E500_WPEXT_SHIFT 17 /* Watchdog Timer Period Extension */ 5253018216SPaolo Bonzini #define TCR_E500_WPEXT_MASK (0xf << TCR_E500_WPEXT_SHIFT) 5353018216SPaolo Bonzini 5453018216SPaolo Bonzini /* Timer Status Register */ 5553018216SPaolo Bonzini 5653018216SPaolo Bonzini #define TSR_FIS (1 << 26) /* Fixed-Interval Timer Interrupt Status */ 5753018216SPaolo Bonzini #define TSR_DIS (1 << 27) /* Decrementer Interrupt Status */ 5853018216SPaolo Bonzini #define TSR_WRS_SHIFT 28 /* Watchdog Timer Reset Status */ 5953018216SPaolo Bonzini #define TSR_WRS_MASK (0x3 << TSR_WRS_SHIFT) 6053018216SPaolo Bonzini #define TSR_WIS (1 << 30) /* Watchdog Timer Interrupt Status */ 6153018216SPaolo Bonzini #define TSR_ENW (1 << 31) /* Enable Next Watchdog Timer */ 6253018216SPaolo Bonzini 6353018216SPaolo Bonzini typedef struct booke_timer_t booke_timer_t; 6453018216SPaolo Bonzini struct booke_timer_t { 6553018216SPaolo Bonzini 6653018216SPaolo Bonzini uint64_t fit_next; 6753018216SPaolo Bonzini struct QEMUTimer *fit_timer; 6853018216SPaolo Bonzini 6953018216SPaolo Bonzini uint64_t wdt_next; 7053018216SPaolo Bonzini struct QEMUTimer *wdt_timer; 7153018216SPaolo Bonzini 7253018216SPaolo Bonzini uint32_t flags; 7353018216SPaolo Bonzini }; 7453018216SPaolo Bonzini 7553018216SPaolo Bonzini static void booke_update_irq(PowerPCCPU *cpu) 7653018216SPaolo Bonzini { 7753018216SPaolo Bonzini CPUPPCState *env = &cpu->env; 7853018216SPaolo Bonzini 7953018216SPaolo Bonzini ppc_set_irq(cpu, PPC_INTERRUPT_DECR, 8053018216SPaolo Bonzini (env->spr[SPR_BOOKE_TSR] & TSR_DIS 8153018216SPaolo Bonzini && env->spr[SPR_BOOKE_TCR] & TCR_DIE)); 8253018216SPaolo Bonzini 8353018216SPaolo Bonzini ppc_set_irq(cpu, PPC_INTERRUPT_WDT, 8453018216SPaolo Bonzini (env->spr[SPR_BOOKE_TSR] & TSR_WIS 8553018216SPaolo Bonzini && env->spr[SPR_BOOKE_TCR] & TCR_WIE)); 8653018216SPaolo Bonzini 8753018216SPaolo Bonzini ppc_set_irq(cpu, PPC_INTERRUPT_FIT, 8853018216SPaolo Bonzini (env->spr[SPR_BOOKE_TSR] & TSR_FIS 8953018216SPaolo Bonzini && env->spr[SPR_BOOKE_TCR] & TCR_FIE)); 9053018216SPaolo Bonzini } 9153018216SPaolo Bonzini 9253018216SPaolo Bonzini /* Return the location of the bit of time base at which the FIT will raise an 9353018216SPaolo Bonzini interrupt */ 9453018216SPaolo Bonzini static uint8_t booke_get_fit_target(CPUPPCState *env, ppc_tb_t *tb_env) 9553018216SPaolo Bonzini { 9653018216SPaolo Bonzini uint8_t fp = (env->spr[SPR_BOOKE_TCR] & TCR_FP_MASK) >> TCR_FP_SHIFT; 9753018216SPaolo Bonzini 9853018216SPaolo Bonzini if (tb_env->flags & PPC_TIMER_E500) { 9953018216SPaolo Bonzini /* e500 Fixed-interval timer period extension */ 10053018216SPaolo Bonzini uint32_t fpext = (env->spr[SPR_BOOKE_TCR] & TCR_E500_FPEXT_MASK) 10153018216SPaolo Bonzini >> TCR_E500_FPEXT_SHIFT; 10253018216SPaolo Bonzini fp = 63 - (fp | fpext << 2); 10353018216SPaolo Bonzini } else { 10453018216SPaolo Bonzini fp = env->fit_period[fp]; 10553018216SPaolo Bonzini } 10653018216SPaolo Bonzini 10753018216SPaolo Bonzini return fp; 10853018216SPaolo Bonzini } 10953018216SPaolo Bonzini 11053018216SPaolo Bonzini /* Return the location of the bit of time base at which the WDT will raise an 11153018216SPaolo Bonzini interrupt */ 11253018216SPaolo Bonzini static uint8_t booke_get_wdt_target(CPUPPCState *env, ppc_tb_t *tb_env) 11353018216SPaolo Bonzini { 11453018216SPaolo Bonzini uint8_t wp = (env->spr[SPR_BOOKE_TCR] & TCR_WP_MASK) >> TCR_WP_SHIFT; 11553018216SPaolo Bonzini 11653018216SPaolo Bonzini if (tb_env->flags & PPC_TIMER_E500) { 11753018216SPaolo Bonzini /* e500 Watchdog timer period extension */ 11853018216SPaolo Bonzini uint32_t wpext = (env->spr[SPR_BOOKE_TCR] & TCR_E500_WPEXT_MASK) 11953018216SPaolo Bonzini >> TCR_E500_WPEXT_SHIFT; 12053018216SPaolo Bonzini wp = 63 - (wp | wpext << 2); 12153018216SPaolo Bonzini } else { 12253018216SPaolo Bonzini wp = env->wdt_period[wp]; 12353018216SPaolo Bonzini } 12453018216SPaolo Bonzini 12553018216SPaolo Bonzini return wp; 12653018216SPaolo Bonzini } 12753018216SPaolo Bonzini 12853018216SPaolo Bonzini static void booke_update_fixed_timer(CPUPPCState *env, 12953018216SPaolo Bonzini uint8_t target_bit, 13053018216SPaolo Bonzini uint64_t *next, 131*455df3f3SAlexander Graf QEMUTimer *timer, 132*455df3f3SAlexander Graf int tsr_bit) 13353018216SPaolo Bonzini { 13453018216SPaolo Bonzini ppc_tb_t *tb_env = env->tb_env; 135ab8131afSBharat Bhushan uint64_t delta_tick, ticks = 0; 13653018216SPaolo Bonzini uint64_t tb; 137ab8131afSBharat Bhushan uint64_t period; 13853018216SPaolo Bonzini uint64_t now; 13953018216SPaolo Bonzini 140*455df3f3SAlexander Graf if (!(env->spr[SPR_BOOKE_TSR] & tsr_bit)) { 141*455df3f3SAlexander Graf /* 142*455df3f3SAlexander Graf * Don't arm the timer again when the guest has the current 143*455df3f3SAlexander Graf * interrupt still pending. Wait for it to ack it. 144*455df3f3SAlexander Graf */ 145*455df3f3SAlexander Graf return; 146*455df3f3SAlexander Graf } 147*455df3f3SAlexander Graf 148bc72ad67SAlex Bligh now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL); 14953018216SPaolo Bonzini tb = cpu_ppc_get_tb(tb_env, now, tb_env->tb_offset); 150ab8131afSBharat Bhushan period = 1ULL << target_bit; 151ab8131afSBharat Bhushan delta_tick = period - (tb & (period - 1)); 15253018216SPaolo Bonzini 153ab8131afSBharat Bhushan /* the timer triggers only when the selected bit toggles from 0 to 1 */ 154ab8131afSBharat Bhushan if (tb & period) { 155ab8131afSBharat Bhushan ticks = period; 156ab8131afSBharat Bhushan } 15753018216SPaolo Bonzini 158ab8131afSBharat Bhushan if (ticks + delta_tick < ticks) { 159ab8131afSBharat Bhushan /* Overflow, so assume the biggest number we can express. */ 160ab8131afSBharat Bhushan ticks = UINT64_MAX; 161ab8131afSBharat Bhushan } else { 162ab8131afSBharat Bhushan ticks += delta_tick; 163ab8131afSBharat Bhushan } 164ab8131afSBharat Bhushan 165ab8131afSBharat Bhushan *next = now + muldiv64(ticks, get_ticks_per_sec(), tb_env->tb_freq); 166ab8131afSBharat Bhushan if ((*next < now) || (*next > INT64_MAX)) { 167ab8131afSBharat Bhushan /* Overflow, so assume the biggest number the qemu timer supports. */ 168ab8131afSBharat Bhushan *next = INT64_MAX; 169ab8131afSBharat Bhushan } 17053018216SPaolo Bonzini 17153018216SPaolo Bonzini /* XXX: If expire time is now. We can't run the callback because we don't 17253018216SPaolo Bonzini * have access to it. So we just set the timer one nanosecond later. 17353018216SPaolo Bonzini */ 17453018216SPaolo Bonzini 17553018216SPaolo Bonzini if (*next == now) { 17653018216SPaolo Bonzini (*next)++; 17753018216SPaolo Bonzini } 17853018216SPaolo Bonzini 179*455df3f3SAlexander Graf /* Fire the next timer */ 180bc72ad67SAlex Bligh timer_mod(timer, *next); 18153018216SPaolo Bonzini } 18253018216SPaolo Bonzini 18353018216SPaolo Bonzini static void booke_decr_cb(void *opaque) 18453018216SPaolo Bonzini { 18553018216SPaolo Bonzini PowerPCCPU *cpu = opaque; 18653018216SPaolo Bonzini CPUPPCState *env = &cpu->env; 18753018216SPaolo Bonzini 18853018216SPaolo Bonzini env->spr[SPR_BOOKE_TSR] |= TSR_DIS; 18953018216SPaolo Bonzini booke_update_irq(cpu); 19053018216SPaolo Bonzini 19153018216SPaolo Bonzini if (env->spr[SPR_BOOKE_TCR] & TCR_ARE) { 19253018216SPaolo Bonzini /* Auto Reload */ 19353018216SPaolo Bonzini cpu_ppc_store_decr(env, env->spr[SPR_BOOKE_DECAR]); 19453018216SPaolo Bonzini } 19553018216SPaolo Bonzini } 19653018216SPaolo Bonzini 19753018216SPaolo Bonzini static void booke_fit_cb(void *opaque) 19853018216SPaolo Bonzini { 19953018216SPaolo Bonzini PowerPCCPU *cpu = opaque; 20053018216SPaolo Bonzini CPUPPCState *env = &cpu->env; 20153018216SPaolo Bonzini ppc_tb_t *tb_env; 20253018216SPaolo Bonzini booke_timer_t *booke_timer; 20353018216SPaolo Bonzini 20453018216SPaolo Bonzini tb_env = env->tb_env; 20553018216SPaolo Bonzini booke_timer = tb_env->opaque; 20653018216SPaolo Bonzini env->spr[SPR_BOOKE_TSR] |= TSR_FIS; 20753018216SPaolo Bonzini 20853018216SPaolo Bonzini booke_update_irq(cpu); 20953018216SPaolo Bonzini 21053018216SPaolo Bonzini booke_update_fixed_timer(env, 21153018216SPaolo Bonzini booke_get_fit_target(env, tb_env), 21253018216SPaolo Bonzini &booke_timer->fit_next, 213*455df3f3SAlexander Graf booke_timer->fit_timer, 214*455df3f3SAlexander Graf TSR_FIS); 21553018216SPaolo Bonzini } 21653018216SPaolo Bonzini 21753018216SPaolo Bonzini static void booke_wdt_cb(void *opaque) 21853018216SPaolo Bonzini { 21953018216SPaolo Bonzini PowerPCCPU *cpu = opaque; 22053018216SPaolo Bonzini CPUPPCState *env = &cpu->env; 22153018216SPaolo Bonzini ppc_tb_t *tb_env; 22253018216SPaolo Bonzini booke_timer_t *booke_timer; 22353018216SPaolo Bonzini 22453018216SPaolo Bonzini tb_env = env->tb_env; 22553018216SPaolo Bonzini booke_timer = tb_env->opaque; 22653018216SPaolo Bonzini 22753018216SPaolo Bonzini /* TODO: There's lots of complicated stuff to do here */ 22853018216SPaolo Bonzini 22953018216SPaolo Bonzini booke_update_irq(cpu); 23053018216SPaolo Bonzini 23153018216SPaolo Bonzini booke_update_fixed_timer(env, 23253018216SPaolo Bonzini booke_get_wdt_target(env, tb_env), 23353018216SPaolo Bonzini &booke_timer->wdt_next, 234*455df3f3SAlexander Graf booke_timer->wdt_timer, 235*455df3f3SAlexander Graf TSR_WIS); 23653018216SPaolo Bonzini } 23753018216SPaolo Bonzini 23853018216SPaolo Bonzini void store_booke_tsr(CPUPPCState *env, target_ulong val) 23953018216SPaolo Bonzini { 24053018216SPaolo Bonzini PowerPCCPU *cpu = ppc_env_get_cpu(env); 241*455df3f3SAlexander Graf ppc_tb_t *tb_env = env->tb_env; 242*455df3f3SAlexander Graf booke_timer_t *booke_timer = tb_env->opaque; 24353018216SPaolo Bonzini 24453018216SPaolo Bonzini env->spr[SPR_BOOKE_TSR] &= ~val; 24531f2cb8fSBharat Bhushan kvmppc_clear_tsr_bits(cpu, val); 246*455df3f3SAlexander Graf 247*455df3f3SAlexander Graf if (val & TSR_FIS) { 248*455df3f3SAlexander Graf booke_update_fixed_timer(env, 249*455df3f3SAlexander Graf booke_get_fit_target(env, tb_env), 250*455df3f3SAlexander Graf &booke_timer->fit_next, 251*455df3f3SAlexander Graf booke_timer->fit_timer, 252*455df3f3SAlexander Graf TSR_FIS); 253*455df3f3SAlexander Graf } 254*455df3f3SAlexander Graf 255*455df3f3SAlexander Graf if (val & TSR_WIS) { 256*455df3f3SAlexander Graf booke_update_fixed_timer(env, 257*455df3f3SAlexander Graf booke_get_wdt_target(env, tb_env), 258*455df3f3SAlexander Graf &booke_timer->wdt_next, 259*455df3f3SAlexander Graf booke_timer->wdt_timer, 260*455df3f3SAlexander Graf TSR_WIS); 261*455df3f3SAlexander Graf } 262*455df3f3SAlexander Graf 26353018216SPaolo Bonzini booke_update_irq(cpu); 26453018216SPaolo Bonzini } 26553018216SPaolo Bonzini 26653018216SPaolo Bonzini void store_booke_tcr(CPUPPCState *env, target_ulong val) 26753018216SPaolo Bonzini { 26853018216SPaolo Bonzini PowerPCCPU *cpu = ppc_env_get_cpu(env); 26953018216SPaolo Bonzini ppc_tb_t *tb_env = env->tb_env; 27053018216SPaolo Bonzini booke_timer_t *booke_timer = tb_env->opaque; 27153018216SPaolo Bonzini 27253018216SPaolo Bonzini tb_env = env->tb_env; 27353018216SPaolo Bonzini env->spr[SPR_BOOKE_TCR] = val; 27431f2cb8fSBharat Bhushan kvmppc_set_tcr(cpu); 27553018216SPaolo Bonzini 27653018216SPaolo Bonzini booke_update_irq(cpu); 27753018216SPaolo Bonzini 27853018216SPaolo Bonzini booke_update_fixed_timer(env, 27953018216SPaolo Bonzini booke_get_fit_target(env, tb_env), 28053018216SPaolo Bonzini &booke_timer->fit_next, 281*455df3f3SAlexander Graf booke_timer->fit_timer, 282*455df3f3SAlexander Graf TSR_FIS); 28353018216SPaolo Bonzini 28453018216SPaolo Bonzini booke_update_fixed_timer(env, 28553018216SPaolo Bonzini booke_get_wdt_target(env, tb_env), 28653018216SPaolo Bonzini &booke_timer->wdt_next, 287*455df3f3SAlexander Graf booke_timer->wdt_timer, 288*455df3f3SAlexander Graf TSR_WIS); 28953018216SPaolo Bonzini } 29053018216SPaolo Bonzini 29153018216SPaolo Bonzini static void ppc_booke_timer_reset_handle(void *opaque) 29253018216SPaolo Bonzini { 29353018216SPaolo Bonzini PowerPCCPU *cpu = opaque; 29453018216SPaolo Bonzini CPUPPCState *env = &cpu->env; 29553018216SPaolo Bonzini 29631f2cb8fSBharat Bhushan store_booke_tcr(env, 0); 29731f2cb8fSBharat Bhushan store_booke_tsr(env, -1); 29831f2cb8fSBharat Bhushan } 29953018216SPaolo Bonzini 30031f2cb8fSBharat Bhushan /* 30131f2cb8fSBharat Bhushan * This function will be called whenever the CPU state changes. 30231f2cb8fSBharat Bhushan * CPU states are defined "typedef enum RunState". 30331f2cb8fSBharat Bhushan * Regarding timer, When CPU state changes to running after debug halt 30431f2cb8fSBharat Bhushan * or similar cases which takes time then in between final watchdog 30531f2cb8fSBharat Bhushan * expiry happenes. This will cause exit to QEMU and configured watchdog 30631f2cb8fSBharat Bhushan * action will be taken. To avoid this we always clear the watchdog state when 30731f2cb8fSBharat Bhushan * state changes to running. 30831f2cb8fSBharat Bhushan */ 30931f2cb8fSBharat Bhushan static void cpu_state_change_handler(void *opaque, int running, RunState state) 31031f2cb8fSBharat Bhushan { 31131f2cb8fSBharat Bhushan PowerPCCPU *cpu = opaque; 31231f2cb8fSBharat Bhushan CPUPPCState *env = &cpu->env; 31331f2cb8fSBharat Bhushan 31431f2cb8fSBharat Bhushan if (!running) { 31531f2cb8fSBharat Bhushan return; 31631f2cb8fSBharat Bhushan } 31731f2cb8fSBharat Bhushan 31831f2cb8fSBharat Bhushan /* 31931f2cb8fSBharat Bhushan * Clear watchdog interrupt condition by clearing TSR. 32031f2cb8fSBharat Bhushan */ 32131f2cb8fSBharat Bhushan store_booke_tsr(env, TSR_ENW | TSR_WIS | TSR_WRS_MASK); 32253018216SPaolo Bonzini } 32353018216SPaolo Bonzini 32453018216SPaolo Bonzini void ppc_booke_timers_init(PowerPCCPU *cpu, uint32_t freq, uint32_t flags) 32553018216SPaolo Bonzini { 32653018216SPaolo Bonzini ppc_tb_t *tb_env; 32753018216SPaolo Bonzini booke_timer_t *booke_timer; 32831f2cb8fSBharat Bhushan int ret = 0; 32953018216SPaolo Bonzini 33053018216SPaolo Bonzini tb_env = g_malloc0(sizeof(ppc_tb_t)); 33153018216SPaolo Bonzini booke_timer = g_malloc0(sizeof(booke_timer_t)); 33253018216SPaolo Bonzini 33353018216SPaolo Bonzini cpu->env.tb_env = tb_env; 33453018216SPaolo Bonzini tb_env->flags = flags | PPC_TIMER_BOOKE | PPC_DECR_ZERO_TRIGGERED; 33553018216SPaolo Bonzini 33653018216SPaolo Bonzini tb_env->tb_freq = freq; 33753018216SPaolo Bonzini tb_env->decr_freq = freq; 33853018216SPaolo Bonzini tb_env->opaque = booke_timer; 339bc72ad67SAlex Bligh tb_env->decr_timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &booke_decr_cb, cpu); 34053018216SPaolo Bonzini 34153018216SPaolo Bonzini booke_timer->fit_timer = 342bc72ad67SAlex Bligh timer_new_ns(QEMU_CLOCK_VIRTUAL, &booke_fit_cb, cpu); 34353018216SPaolo Bonzini booke_timer->wdt_timer = 344bc72ad67SAlex Bligh timer_new_ns(QEMU_CLOCK_VIRTUAL, &booke_wdt_cb, cpu); 34553018216SPaolo Bonzini 34631f2cb8fSBharat Bhushan ret = kvmppc_booke_watchdog_enable(cpu); 34731f2cb8fSBharat Bhushan 34831f2cb8fSBharat Bhushan if (ret) { 34931f2cb8fSBharat Bhushan /* TODO: Start the QEMU emulated watchdog if not running on KVM. 35031f2cb8fSBharat Bhushan * Also start the QEMU emulated watchdog if KVM does not support 35131f2cb8fSBharat Bhushan * emulated watchdog or somehow it is not enabled (supported but 35231f2cb8fSBharat Bhushan * not enabled is though some bug and requires debugging :)). 35331f2cb8fSBharat Bhushan */ 35431f2cb8fSBharat Bhushan } 35531f2cb8fSBharat Bhushan 35631f2cb8fSBharat Bhushan qemu_add_vm_change_state_handler(cpu_state_change_handler, cpu); 35731f2cb8fSBharat Bhushan 35853018216SPaolo Bonzini qemu_register_reset(ppc_booke_timer_reset_handle, cpu); 35953018216SPaolo Bonzini } 360