xref: /openbmc/qemu/hw/ppc/ppc_booke.c (revision 31f2cb8ff415e376b05335dcf63ba38c00f29e5e)
153018216SPaolo Bonzini /*
253018216SPaolo Bonzini  * QEMU PowerPC Booke hardware System Emulator
353018216SPaolo Bonzini  *
453018216SPaolo Bonzini  * Copyright (c) 2011 AdaCore
553018216SPaolo Bonzini  *
653018216SPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
753018216SPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
853018216SPaolo Bonzini  * in the Software without restriction, including without limitation the rights
953018216SPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1053018216SPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
1153018216SPaolo Bonzini  * furnished to do so, subject to the following conditions:
1253018216SPaolo Bonzini  *
1353018216SPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
1453018216SPaolo Bonzini  * all copies or substantial portions of the Software.
1553018216SPaolo Bonzini  *
1653018216SPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1753018216SPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1853018216SPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
1953018216SPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2053018216SPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2153018216SPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2253018216SPaolo Bonzini  * THE SOFTWARE.
2353018216SPaolo Bonzini  */
2453018216SPaolo Bonzini #include "hw/hw.h"
250d09e41aSPaolo Bonzini #include "hw/ppc/ppc.h"
2653018216SPaolo Bonzini #include "qemu/timer.h"
2753018216SPaolo Bonzini #include "sysemu/sysemu.h"
280d09e41aSPaolo Bonzini #include "hw/timer/m48t59.h"
2953018216SPaolo Bonzini #include "qemu/log.h"
3053018216SPaolo Bonzini #include "hw/loader.h"
31*31f2cb8fSBharat Bhushan #include "kvm_ppc.h"
3253018216SPaolo Bonzini 
3353018216SPaolo Bonzini 
3453018216SPaolo Bonzini /* Timer Control Register */
3553018216SPaolo Bonzini 
3653018216SPaolo Bonzini #define TCR_WP_SHIFT  30        /* Watchdog Timer Period */
3753018216SPaolo Bonzini #define TCR_WP_MASK   (0x3 << TCR_WP_SHIFT)
3853018216SPaolo Bonzini #define TCR_WRC_SHIFT 28        /* Watchdog Timer Reset Control */
3953018216SPaolo Bonzini #define TCR_WRC_MASK  (0x3 << TCR_WRC_SHIFT)
4053018216SPaolo Bonzini #define TCR_WIE       (1 << 27) /* Watchdog Timer Interrupt Enable */
4153018216SPaolo Bonzini #define TCR_DIE       (1 << 26) /* Decrementer Interrupt Enable */
4253018216SPaolo Bonzini #define TCR_FP_SHIFT  24        /* Fixed-Interval Timer Period */
4353018216SPaolo Bonzini #define TCR_FP_MASK   (0x3 << TCR_FP_SHIFT)
4453018216SPaolo Bonzini #define TCR_FIE       (1 << 23) /* Fixed-Interval Timer Interrupt Enable */
4553018216SPaolo Bonzini #define TCR_ARE       (1 << 22) /* Auto-Reload Enable */
4653018216SPaolo Bonzini 
4753018216SPaolo Bonzini /* Timer Control Register (e500 specific fields) */
4853018216SPaolo Bonzini 
4953018216SPaolo Bonzini #define TCR_E500_FPEXT_SHIFT 13 /* Fixed-Interval Timer Period Extension */
5053018216SPaolo Bonzini #define TCR_E500_FPEXT_MASK  (0xf << TCR_E500_FPEXT_SHIFT)
5153018216SPaolo Bonzini #define TCR_E500_WPEXT_SHIFT 17 /* Watchdog Timer Period Extension */
5253018216SPaolo Bonzini #define TCR_E500_WPEXT_MASK  (0xf << TCR_E500_WPEXT_SHIFT)
5353018216SPaolo Bonzini 
5453018216SPaolo Bonzini /* Timer Status Register  */
5553018216SPaolo Bonzini 
5653018216SPaolo Bonzini #define TSR_FIS       (1 << 26) /* Fixed-Interval Timer Interrupt Status */
5753018216SPaolo Bonzini #define TSR_DIS       (1 << 27) /* Decrementer Interrupt Status */
5853018216SPaolo Bonzini #define TSR_WRS_SHIFT 28        /* Watchdog Timer Reset Status */
5953018216SPaolo Bonzini #define TSR_WRS_MASK  (0x3 << TSR_WRS_SHIFT)
6053018216SPaolo Bonzini #define TSR_WIS       (1 << 30) /* Watchdog Timer Interrupt Status */
6153018216SPaolo Bonzini #define TSR_ENW       (1 << 31) /* Enable Next Watchdog Timer */
6253018216SPaolo Bonzini 
6353018216SPaolo Bonzini typedef struct booke_timer_t booke_timer_t;
6453018216SPaolo Bonzini struct booke_timer_t {
6553018216SPaolo Bonzini 
6653018216SPaolo Bonzini     uint64_t fit_next;
6753018216SPaolo Bonzini     struct QEMUTimer *fit_timer;
6853018216SPaolo Bonzini 
6953018216SPaolo Bonzini     uint64_t wdt_next;
7053018216SPaolo Bonzini     struct QEMUTimer *wdt_timer;
7153018216SPaolo Bonzini 
7253018216SPaolo Bonzini     uint32_t flags;
7353018216SPaolo Bonzini };
7453018216SPaolo Bonzini 
7553018216SPaolo Bonzini static void booke_update_irq(PowerPCCPU *cpu)
7653018216SPaolo Bonzini {
7753018216SPaolo Bonzini     CPUPPCState *env = &cpu->env;
7853018216SPaolo Bonzini 
7953018216SPaolo Bonzini     ppc_set_irq(cpu, PPC_INTERRUPT_DECR,
8053018216SPaolo Bonzini                 (env->spr[SPR_BOOKE_TSR] & TSR_DIS
8153018216SPaolo Bonzini                  && env->spr[SPR_BOOKE_TCR] & TCR_DIE));
8253018216SPaolo Bonzini 
8353018216SPaolo Bonzini     ppc_set_irq(cpu, PPC_INTERRUPT_WDT,
8453018216SPaolo Bonzini                 (env->spr[SPR_BOOKE_TSR] & TSR_WIS
8553018216SPaolo Bonzini                  && env->spr[SPR_BOOKE_TCR] & TCR_WIE));
8653018216SPaolo Bonzini 
8753018216SPaolo Bonzini     ppc_set_irq(cpu, PPC_INTERRUPT_FIT,
8853018216SPaolo Bonzini                 (env->spr[SPR_BOOKE_TSR] & TSR_FIS
8953018216SPaolo Bonzini                  && env->spr[SPR_BOOKE_TCR] & TCR_FIE));
9053018216SPaolo Bonzini }
9153018216SPaolo Bonzini 
9253018216SPaolo Bonzini /* Return the location of the bit of time base at which the FIT will raise an
9353018216SPaolo Bonzini    interrupt */
9453018216SPaolo Bonzini static uint8_t booke_get_fit_target(CPUPPCState *env, ppc_tb_t *tb_env)
9553018216SPaolo Bonzini {
9653018216SPaolo Bonzini     uint8_t fp = (env->spr[SPR_BOOKE_TCR] & TCR_FP_MASK) >> TCR_FP_SHIFT;
9753018216SPaolo Bonzini 
9853018216SPaolo Bonzini     if (tb_env->flags & PPC_TIMER_E500) {
9953018216SPaolo Bonzini         /* e500 Fixed-interval timer period extension */
10053018216SPaolo Bonzini         uint32_t fpext = (env->spr[SPR_BOOKE_TCR] & TCR_E500_FPEXT_MASK)
10153018216SPaolo Bonzini             >> TCR_E500_FPEXT_SHIFT;
10253018216SPaolo Bonzini         fp = 63 - (fp | fpext << 2);
10353018216SPaolo Bonzini     } else {
10453018216SPaolo Bonzini         fp = env->fit_period[fp];
10553018216SPaolo Bonzini     }
10653018216SPaolo Bonzini 
10753018216SPaolo Bonzini     return fp;
10853018216SPaolo Bonzini }
10953018216SPaolo Bonzini 
11053018216SPaolo Bonzini /* Return the location of the bit of time base at which the WDT will raise an
11153018216SPaolo Bonzini    interrupt */
11253018216SPaolo Bonzini static uint8_t booke_get_wdt_target(CPUPPCState *env, ppc_tb_t *tb_env)
11353018216SPaolo Bonzini {
11453018216SPaolo Bonzini     uint8_t wp = (env->spr[SPR_BOOKE_TCR] & TCR_WP_MASK) >> TCR_WP_SHIFT;
11553018216SPaolo Bonzini 
11653018216SPaolo Bonzini     if (tb_env->flags & PPC_TIMER_E500) {
11753018216SPaolo Bonzini         /* e500 Watchdog timer period extension */
11853018216SPaolo Bonzini         uint32_t wpext = (env->spr[SPR_BOOKE_TCR] & TCR_E500_WPEXT_MASK)
11953018216SPaolo Bonzini             >> TCR_E500_WPEXT_SHIFT;
12053018216SPaolo Bonzini         wp = 63 - (wp | wpext << 2);
12153018216SPaolo Bonzini     } else {
12253018216SPaolo Bonzini         wp = env->wdt_period[wp];
12353018216SPaolo Bonzini     }
12453018216SPaolo Bonzini 
12553018216SPaolo Bonzini     return wp;
12653018216SPaolo Bonzini }
12753018216SPaolo Bonzini 
12853018216SPaolo Bonzini static void booke_update_fixed_timer(CPUPPCState         *env,
12953018216SPaolo Bonzini                                      uint8_t           target_bit,
13053018216SPaolo Bonzini                                      uint64_t          *next,
13153018216SPaolo Bonzini                                      struct QEMUTimer *timer)
13253018216SPaolo Bonzini {
13353018216SPaolo Bonzini     ppc_tb_t *tb_env = env->tb_env;
13453018216SPaolo Bonzini     uint64_t lapse;
13553018216SPaolo Bonzini     uint64_t tb;
13653018216SPaolo Bonzini     uint64_t period = 1 << (target_bit + 1);
13753018216SPaolo Bonzini     uint64_t now;
13853018216SPaolo Bonzini 
13953018216SPaolo Bonzini     now = qemu_get_clock_ns(vm_clock);
14053018216SPaolo Bonzini     tb  = cpu_ppc_get_tb(tb_env, now, tb_env->tb_offset);
14153018216SPaolo Bonzini 
14253018216SPaolo Bonzini     lapse = period - ((tb - (1 << target_bit)) & (period - 1));
14353018216SPaolo Bonzini 
14453018216SPaolo Bonzini     *next = now + muldiv64(lapse, get_ticks_per_sec(), tb_env->tb_freq);
14553018216SPaolo Bonzini 
14653018216SPaolo Bonzini     /* XXX: If expire time is now. We can't run the callback because we don't
14753018216SPaolo Bonzini      * have access to it. So we just set the timer one nanosecond later.
14853018216SPaolo Bonzini      */
14953018216SPaolo Bonzini 
15053018216SPaolo Bonzini     if (*next == now) {
15153018216SPaolo Bonzini         (*next)++;
15253018216SPaolo Bonzini     }
15353018216SPaolo Bonzini 
15453018216SPaolo Bonzini     qemu_mod_timer(timer, *next);
15553018216SPaolo Bonzini }
15653018216SPaolo Bonzini 
15753018216SPaolo Bonzini static void booke_decr_cb(void *opaque)
15853018216SPaolo Bonzini {
15953018216SPaolo Bonzini     PowerPCCPU *cpu = opaque;
16053018216SPaolo Bonzini     CPUPPCState *env = &cpu->env;
16153018216SPaolo Bonzini 
16253018216SPaolo Bonzini     env->spr[SPR_BOOKE_TSR] |= TSR_DIS;
16353018216SPaolo Bonzini     booke_update_irq(cpu);
16453018216SPaolo Bonzini 
16553018216SPaolo Bonzini     if (env->spr[SPR_BOOKE_TCR] & TCR_ARE) {
16653018216SPaolo Bonzini         /* Auto Reload */
16753018216SPaolo Bonzini         cpu_ppc_store_decr(env, env->spr[SPR_BOOKE_DECAR]);
16853018216SPaolo Bonzini     }
16953018216SPaolo Bonzini }
17053018216SPaolo Bonzini 
17153018216SPaolo Bonzini static void booke_fit_cb(void *opaque)
17253018216SPaolo Bonzini {
17353018216SPaolo Bonzini     PowerPCCPU *cpu = opaque;
17453018216SPaolo Bonzini     CPUPPCState *env = &cpu->env;
17553018216SPaolo Bonzini     ppc_tb_t *tb_env;
17653018216SPaolo Bonzini     booke_timer_t *booke_timer;
17753018216SPaolo Bonzini 
17853018216SPaolo Bonzini     tb_env = env->tb_env;
17953018216SPaolo Bonzini     booke_timer = tb_env->opaque;
18053018216SPaolo Bonzini     env->spr[SPR_BOOKE_TSR] |= TSR_FIS;
18153018216SPaolo Bonzini 
18253018216SPaolo Bonzini     booke_update_irq(cpu);
18353018216SPaolo Bonzini 
18453018216SPaolo Bonzini     booke_update_fixed_timer(env,
18553018216SPaolo Bonzini                              booke_get_fit_target(env, tb_env),
18653018216SPaolo Bonzini                              &booke_timer->fit_next,
18753018216SPaolo Bonzini                              booke_timer->fit_timer);
18853018216SPaolo Bonzini }
18953018216SPaolo Bonzini 
19053018216SPaolo Bonzini static void booke_wdt_cb(void *opaque)
19153018216SPaolo Bonzini {
19253018216SPaolo Bonzini     PowerPCCPU *cpu = opaque;
19353018216SPaolo Bonzini     CPUPPCState *env = &cpu->env;
19453018216SPaolo Bonzini     ppc_tb_t *tb_env;
19553018216SPaolo Bonzini     booke_timer_t *booke_timer;
19653018216SPaolo Bonzini 
19753018216SPaolo Bonzini     tb_env = env->tb_env;
19853018216SPaolo Bonzini     booke_timer = tb_env->opaque;
19953018216SPaolo Bonzini 
20053018216SPaolo Bonzini     /* TODO: There's lots of complicated stuff to do here */
20153018216SPaolo Bonzini 
20253018216SPaolo Bonzini     booke_update_irq(cpu);
20353018216SPaolo Bonzini 
20453018216SPaolo Bonzini     booke_update_fixed_timer(env,
20553018216SPaolo Bonzini                              booke_get_wdt_target(env, tb_env),
20653018216SPaolo Bonzini                              &booke_timer->wdt_next,
20753018216SPaolo Bonzini                              booke_timer->wdt_timer);
20853018216SPaolo Bonzini }
20953018216SPaolo Bonzini 
21053018216SPaolo Bonzini void store_booke_tsr(CPUPPCState *env, target_ulong val)
21153018216SPaolo Bonzini {
21253018216SPaolo Bonzini     PowerPCCPU *cpu = ppc_env_get_cpu(env);
21353018216SPaolo Bonzini 
21453018216SPaolo Bonzini     env->spr[SPR_BOOKE_TSR] &= ~val;
215*31f2cb8fSBharat Bhushan     kvmppc_clear_tsr_bits(cpu, val);
21653018216SPaolo Bonzini     booke_update_irq(cpu);
21753018216SPaolo Bonzini }
21853018216SPaolo Bonzini 
21953018216SPaolo Bonzini void store_booke_tcr(CPUPPCState *env, target_ulong val)
22053018216SPaolo Bonzini {
22153018216SPaolo Bonzini     PowerPCCPU *cpu = ppc_env_get_cpu(env);
22253018216SPaolo Bonzini     ppc_tb_t *tb_env = env->tb_env;
22353018216SPaolo Bonzini     booke_timer_t *booke_timer = tb_env->opaque;
22453018216SPaolo Bonzini 
22553018216SPaolo Bonzini     tb_env = env->tb_env;
22653018216SPaolo Bonzini     env->spr[SPR_BOOKE_TCR] = val;
227*31f2cb8fSBharat Bhushan     kvmppc_set_tcr(cpu);
22853018216SPaolo Bonzini 
22953018216SPaolo Bonzini     booke_update_irq(cpu);
23053018216SPaolo Bonzini 
23153018216SPaolo Bonzini     booke_update_fixed_timer(env,
23253018216SPaolo Bonzini                              booke_get_fit_target(env, tb_env),
23353018216SPaolo Bonzini                              &booke_timer->fit_next,
23453018216SPaolo Bonzini                              booke_timer->fit_timer);
23553018216SPaolo Bonzini 
23653018216SPaolo Bonzini     booke_update_fixed_timer(env,
23753018216SPaolo Bonzini                              booke_get_wdt_target(env, tb_env),
23853018216SPaolo Bonzini                              &booke_timer->wdt_next,
23953018216SPaolo Bonzini                              booke_timer->wdt_timer);
24053018216SPaolo Bonzini }
24153018216SPaolo Bonzini 
24253018216SPaolo Bonzini static void ppc_booke_timer_reset_handle(void *opaque)
24353018216SPaolo Bonzini {
24453018216SPaolo Bonzini     PowerPCCPU *cpu = opaque;
24553018216SPaolo Bonzini     CPUPPCState *env = &cpu->env;
24653018216SPaolo Bonzini 
247*31f2cb8fSBharat Bhushan     store_booke_tcr(env, 0);
248*31f2cb8fSBharat Bhushan     store_booke_tsr(env, -1);
249*31f2cb8fSBharat Bhushan }
25053018216SPaolo Bonzini 
251*31f2cb8fSBharat Bhushan /*
252*31f2cb8fSBharat Bhushan  * This function will be called whenever the CPU state changes.
253*31f2cb8fSBharat Bhushan  * CPU states are defined "typedef enum RunState".
254*31f2cb8fSBharat Bhushan  * Regarding timer, When CPU state changes to running after debug halt
255*31f2cb8fSBharat Bhushan  * or similar cases which takes time then in between final watchdog
256*31f2cb8fSBharat Bhushan  * expiry happenes. This will cause exit to QEMU and configured watchdog
257*31f2cb8fSBharat Bhushan  * action will be taken. To avoid this we always clear the watchdog state when
258*31f2cb8fSBharat Bhushan  * state changes to running.
259*31f2cb8fSBharat Bhushan  */
260*31f2cb8fSBharat Bhushan static void cpu_state_change_handler(void *opaque, int running, RunState state)
261*31f2cb8fSBharat Bhushan {
262*31f2cb8fSBharat Bhushan     PowerPCCPU *cpu = opaque;
263*31f2cb8fSBharat Bhushan     CPUPPCState *env = &cpu->env;
264*31f2cb8fSBharat Bhushan 
265*31f2cb8fSBharat Bhushan     if (!running) {
266*31f2cb8fSBharat Bhushan         return;
267*31f2cb8fSBharat Bhushan     }
268*31f2cb8fSBharat Bhushan 
269*31f2cb8fSBharat Bhushan     /*
270*31f2cb8fSBharat Bhushan      * Clear watchdog interrupt condition by clearing TSR.
271*31f2cb8fSBharat Bhushan      */
272*31f2cb8fSBharat Bhushan     store_booke_tsr(env, TSR_ENW | TSR_WIS | TSR_WRS_MASK);
27353018216SPaolo Bonzini }
27453018216SPaolo Bonzini 
27553018216SPaolo Bonzini void ppc_booke_timers_init(PowerPCCPU *cpu, uint32_t freq, uint32_t flags)
27653018216SPaolo Bonzini {
27753018216SPaolo Bonzini     ppc_tb_t *tb_env;
27853018216SPaolo Bonzini     booke_timer_t *booke_timer;
279*31f2cb8fSBharat Bhushan     int ret = 0;
28053018216SPaolo Bonzini 
28153018216SPaolo Bonzini     tb_env      = g_malloc0(sizeof(ppc_tb_t));
28253018216SPaolo Bonzini     booke_timer = g_malloc0(sizeof(booke_timer_t));
28353018216SPaolo Bonzini 
28453018216SPaolo Bonzini     cpu->env.tb_env = tb_env;
28553018216SPaolo Bonzini     tb_env->flags = flags | PPC_TIMER_BOOKE | PPC_DECR_ZERO_TRIGGERED;
28653018216SPaolo Bonzini 
28753018216SPaolo Bonzini     tb_env->tb_freq    = freq;
28853018216SPaolo Bonzini     tb_env->decr_freq  = freq;
28953018216SPaolo Bonzini     tb_env->opaque     = booke_timer;
29053018216SPaolo Bonzini     tb_env->decr_timer = qemu_new_timer_ns(vm_clock, &booke_decr_cb, cpu);
29153018216SPaolo Bonzini 
29253018216SPaolo Bonzini     booke_timer->fit_timer =
29353018216SPaolo Bonzini         qemu_new_timer_ns(vm_clock, &booke_fit_cb, cpu);
29453018216SPaolo Bonzini     booke_timer->wdt_timer =
29553018216SPaolo Bonzini         qemu_new_timer_ns(vm_clock, &booke_wdt_cb, cpu);
29653018216SPaolo Bonzini 
297*31f2cb8fSBharat Bhushan     ret = kvmppc_booke_watchdog_enable(cpu);
298*31f2cb8fSBharat Bhushan 
299*31f2cb8fSBharat Bhushan     if (ret) {
300*31f2cb8fSBharat Bhushan         /* TODO: Start the QEMU emulated watchdog if not running on KVM.
301*31f2cb8fSBharat Bhushan          * Also start the QEMU emulated watchdog if KVM does not support
302*31f2cb8fSBharat Bhushan          * emulated watchdog or somehow it is not enabled (supported but
303*31f2cb8fSBharat Bhushan          * not enabled is though some bug and requires debugging :)).
304*31f2cb8fSBharat Bhushan          */
305*31f2cb8fSBharat Bhushan     }
306*31f2cb8fSBharat Bhushan 
307*31f2cb8fSBharat Bhushan     qemu_add_vm_change_state_handler(cpu_state_change_handler, cpu);
308*31f2cb8fSBharat Bhushan 
30953018216SPaolo Bonzini     qemu_register_reset(ppc_booke_timer_reset_handle, cpu);
31053018216SPaolo Bonzini }
311