1c0907c9eSPaolo Bonzini /*
2c0907c9eSPaolo Bonzini * QEMU Uninorth PCI host (for all Mac99 and newer machines)
3c0907c9eSPaolo Bonzini *
4c0907c9eSPaolo Bonzini * Copyright (c) 2006 Fabrice Bellard
5c0907c9eSPaolo Bonzini *
6c0907c9eSPaolo Bonzini * Permission is hereby granted, free of charge, to any person obtaining a copy
7c0907c9eSPaolo Bonzini * of this software and associated documentation files (the "Software"), to deal
8c0907c9eSPaolo Bonzini * in the Software without restriction, including without limitation the rights
9c0907c9eSPaolo Bonzini * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10c0907c9eSPaolo Bonzini * copies of the Software, and to permit persons to whom the Software is
11c0907c9eSPaolo Bonzini * furnished to do so, subject to the following conditions:
12c0907c9eSPaolo Bonzini *
13c0907c9eSPaolo Bonzini * The above copyright notice and this permission notice shall be included in
14c0907c9eSPaolo Bonzini * all copies or substantial portions of the Software.
15c0907c9eSPaolo Bonzini *
16c0907c9eSPaolo Bonzini * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17c0907c9eSPaolo Bonzini * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18c0907c9eSPaolo Bonzini * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19c0907c9eSPaolo Bonzini * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20c0907c9eSPaolo Bonzini * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21c0907c9eSPaolo Bonzini * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22c0907c9eSPaolo Bonzini * THE SOFTWARE.
23c0907c9eSPaolo Bonzini */
240b8fa32fSMarkus Armbruster
250d75590dSPeter Maydell #include "qemu/osdep.h"
2664552b6bSMarkus Armbruster #include "hw/irq.h"
27a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
280b8fa32fSMarkus Armbruster #include "qemu/module.h"
29edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h"
30c0907c9eSPaolo Bonzini #include "hw/pci/pci_host.h"
315d2eaa02SMark Cave-Ayland #include "hw/pci-host/uninorth.h"
320b0c5e90SMark Cave-Ayland #include "trace.h"
33c0907c9eSPaolo Bonzini
pci_unin_map_irq(PCIDevice * pci_dev,int irq_num)34c0907c9eSPaolo Bonzini static int pci_unin_map_irq(PCIDevice *pci_dev, int irq_num)
35c0907c9eSPaolo Bonzini {
3639d97e14SBenjamin Herrenschmidt return (irq_num + (pci_dev->devfn >> 3)) & 3;
37c0907c9eSPaolo Bonzini }
38c0907c9eSPaolo Bonzini
pci_unin_set_irq(void * opaque,int irq_num,int level)39c0907c9eSPaolo Bonzini static void pci_unin_set_irq(void *opaque, int irq_num, int level)
40c0907c9eSPaolo Bonzini {
41c90c393cSMark Cave-Ayland UNINHostState *s = opaque;
42c0907c9eSPaolo Bonzini
4340a0deb7SMark Cave-Ayland trace_unin_set_irq(irq_num, level);
44e7755cc1SMark Cave-Ayland qemu_set_irq(s->irqs[irq_num], level);
45c0907c9eSPaolo Bonzini }
46c0907c9eSPaolo Bonzini
unin_get_config_reg(uint32_t reg,uint32_t addr)47c0907c9eSPaolo Bonzini static uint32_t unin_get_config_reg(uint32_t reg, uint32_t addr)
48c0907c9eSPaolo Bonzini {
49c0907c9eSPaolo Bonzini uint32_t retval;
50c0907c9eSPaolo Bonzini
51c0907c9eSPaolo Bonzini if (reg & (1u << 31)) {
52c0907c9eSPaolo Bonzini /* XXX OpenBIOS compatibility hack */
53c0907c9eSPaolo Bonzini retval = reg | (addr & 3);
54c0907c9eSPaolo Bonzini } else if (reg & 1) {
55c0907c9eSPaolo Bonzini /* CFA1 style */
56c0907c9eSPaolo Bonzini retval = (reg & ~7u) | (addr & 7);
57c0907c9eSPaolo Bonzini } else {
58c0907c9eSPaolo Bonzini uint32_t slot, func;
59c0907c9eSPaolo Bonzini
60c0907c9eSPaolo Bonzini /* Grab CFA0 style values */
615863d374SStefan Hajnoczi slot = ctz32(reg & 0xfffff800);
625863d374SStefan Hajnoczi if (slot == 32) {
635863d374SStefan Hajnoczi slot = -1; /* XXX: should this be 0? */
645863d374SStefan Hajnoczi }
65d08b9c1bSPhilippe Mathieu-Daudé func = PCI_FUNC(reg >> 8);
66c0907c9eSPaolo Bonzini
67c0907c9eSPaolo Bonzini /* ... and then convert them to x86 format */
68c0907c9eSPaolo Bonzini /* config pointer */
69c0907c9eSPaolo Bonzini retval = (reg & (0xff - 7)) | (addr & 7);
704934e479SPhilippe Mathieu-Daudé /* slot, fn */
714934e479SPhilippe Mathieu-Daudé retval |= PCI_DEVFN(slot, func) << 8;
72c0907c9eSPaolo Bonzini }
73c0907c9eSPaolo Bonzini
740b0c5e90SMark Cave-Ayland trace_unin_get_config_reg(reg, addr, retval);
75c0907c9eSPaolo Bonzini
76c0907c9eSPaolo Bonzini return retval;
77c0907c9eSPaolo Bonzini }
78c0907c9eSPaolo Bonzini
unin_data_write(void * opaque,hwaddr addr,uint64_t val,unsigned len)79c0907c9eSPaolo Bonzini static void unin_data_write(void *opaque, hwaddr addr,
80c0907c9eSPaolo Bonzini uint64_t val, unsigned len)
81c0907c9eSPaolo Bonzini {
82c90c393cSMark Cave-Ayland UNINHostState *s = opaque;
83c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s);
840b0c5e90SMark Cave-Ayland trace_unin_data_write(addr, len, val);
85c0907c9eSPaolo Bonzini pci_data_write(phb->bus,
86c0907c9eSPaolo Bonzini unin_get_config_reg(phb->config_reg, addr),
87c0907c9eSPaolo Bonzini val, len);
88c0907c9eSPaolo Bonzini }
89c0907c9eSPaolo Bonzini
unin_data_read(void * opaque,hwaddr addr,unsigned len)90c0907c9eSPaolo Bonzini static uint64_t unin_data_read(void *opaque, hwaddr addr,
91c0907c9eSPaolo Bonzini unsigned len)
92c0907c9eSPaolo Bonzini {
93c90c393cSMark Cave-Ayland UNINHostState *s = opaque;
94c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s);
95c0907c9eSPaolo Bonzini uint32_t val;
96c0907c9eSPaolo Bonzini
97c0907c9eSPaolo Bonzini val = pci_data_read(phb->bus,
98c0907c9eSPaolo Bonzini unin_get_config_reg(phb->config_reg, addr),
99c0907c9eSPaolo Bonzini len);
1000b0c5e90SMark Cave-Ayland trace_unin_data_read(addr, len, val);
101c0907c9eSPaolo Bonzini return val;
102c0907c9eSPaolo Bonzini }
103c0907c9eSPaolo Bonzini
104c0907c9eSPaolo Bonzini static const MemoryRegionOps unin_data_ops = {
105c0907c9eSPaolo Bonzini .read = unin_data_read,
106c0907c9eSPaolo Bonzini .write = unin_data_write,
107c0907c9eSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN,
108c0907c9eSPaolo Bonzini };
109c0907c9eSPaolo Bonzini
pci_unin_main_ofw_unit_address(const SysBusDevice * dev)11003756c84SMark Cave-Ayland static char *pci_unin_main_ofw_unit_address(const SysBusDevice *dev)
11103756c84SMark Cave-Ayland {
11203756c84SMark Cave-Ayland UNINHostState *s = UNI_NORTH_PCI_HOST_BRIDGE(dev);
11303756c84SMark Cave-Ayland
11403756c84SMark Cave-Ayland return g_strdup_printf("%x", s->ofw_addr);
11503756c84SMark Cave-Ayland }
11603756c84SMark Cave-Ayland
pci_unin_main_realize(DeviceState * dev,Error ** errp)11732cde615SMark Cave-Ayland static void pci_unin_main_realize(DeviceState *dev, Error **errp)
11832cde615SMark Cave-Ayland {
119c90c393cSMark Cave-Ayland UNINHostState *s = UNI_NORTH_PCI_HOST_BRIDGE(dev);
12032cde615SMark Cave-Ayland PCIHostState *h = PCI_HOST_BRIDGE(dev);
12132cde615SMark Cave-Ayland
12232cde615SMark Cave-Ayland h->bus = pci_register_root_bus(dev, NULL,
12332cde615SMark Cave-Ayland pci_unin_set_irq, pci_unin_map_irq,
124e7755cc1SMark Cave-Ayland s,
12532cde615SMark Cave-Ayland &s->pci_mmio,
126e226efbbSMark Cave-Ayland &s->pci_io,
12732cde615SMark Cave-Ayland PCI_DEVFN(11, 0), 4, TYPE_PCI_BUS);
12832cde615SMark Cave-Ayland
129c1d66d37SMark Cave-Ayland pci_create_simple(h->bus, PCI_DEVFN(11, 0), "uni-north-pci");
13032cde615SMark Cave-Ayland
131b1fbf242SIgor Mammedov /*
132b1fbf242SIgor Mammedov * DEC 21154 bridge was unused for many years, this comment is
133b1fbf242SIgor Mammedov * a placeholder for whoever wishes to resurrect it
134b1fbf242SIgor Mammedov */
13532cde615SMark Cave-Ayland }
13632cde615SMark Cave-Ayland
pci_unin_main_init(Object * obj)13702034599SMark Cave-Ayland static void pci_unin_main_init(Object *obj)
138c0907c9eSPaolo Bonzini {
139c90c393cSMark Cave-Ayland UNINHostState *s = UNI_NORTH_PCI_HOST_BRIDGE(obj);
14002034599SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
14102034599SMark Cave-Ayland PCIHostState *h = PCI_HOST_BRIDGE(obj);
142c0907c9eSPaolo Bonzini
143c0907c9eSPaolo Bonzini /* Use values found on a real PowerMac */
144c0907c9eSPaolo Bonzini /* Uninorth main bus */
14540c5dce9SPaolo Bonzini memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops,
146132e9906SMark Cave-Ayland obj, "unin-pci-conf-idx", 0x1000);
14702034599SMark Cave-Ayland memory_region_init_io(&h->data_mem, OBJECT(h), &unin_data_ops, obj,
148132e9906SMark Cave-Ayland "unin-pci-conf-data", 0x1000);
149132e9906SMark Cave-Ayland
150132e9906SMark Cave-Ayland memory_region_init(&s->pci_mmio, OBJECT(s), "unin-pci-mmio",
151132e9906SMark Cave-Ayland 0x100000000ULL);
152e226efbbSMark Cave-Ayland memory_region_init_io(&s->pci_io, OBJECT(s), &unassigned_io_ops, obj,
153e226efbbSMark Cave-Ayland "unin-pci-isa-mmio", 0x00800000);
154132e9906SMark Cave-Ayland
1557b19318bSMark Cave-Ayland memory_region_init_alias(&s->pci_hole, OBJECT(s),
1567b19318bSMark Cave-Ayland "unin-pci-hole", &s->pci_mmio,
1577b19318bSMark Cave-Ayland 0x80000000ULL, 0x10000000ULL);
1587b19318bSMark Cave-Ayland
15902034599SMark Cave-Ayland sysbus_init_mmio(sbd, &h->conf_mem);
16002034599SMark Cave-Ayland sysbus_init_mmio(sbd, &h->data_mem);
1617b19318bSMark Cave-Ayland sysbus_init_mmio(sbd, &s->pci_hole);
162e226efbbSMark Cave-Ayland sysbus_init_mmio(sbd, &s->pci_io);
16340a0deb7SMark Cave-Ayland
16440a0deb7SMark Cave-Ayland qdev_init_gpio_out(DEVICE(obj), s->irqs, ARRAY_SIZE(s->irqs));
165c0907c9eSPaolo Bonzini }
166c0907c9eSPaolo Bonzini
pci_u3_agp_realize(DeviceState * dev,Error ** errp)16732cde615SMark Cave-Ayland static void pci_u3_agp_realize(DeviceState *dev, Error **errp)
16832cde615SMark Cave-Ayland {
169c90c393cSMark Cave-Ayland UNINHostState *s = U3_AGP_HOST_BRIDGE(dev);
17032cde615SMark Cave-Ayland PCIHostState *h = PCI_HOST_BRIDGE(dev);
17132cde615SMark Cave-Ayland
17232cde615SMark Cave-Ayland h->bus = pci_register_root_bus(dev, NULL,
17332cde615SMark Cave-Ayland pci_unin_set_irq, pci_unin_map_irq,
174e7755cc1SMark Cave-Ayland s,
17532cde615SMark Cave-Ayland &s->pci_mmio,
176e226efbbSMark Cave-Ayland &s->pci_io,
17732cde615SMark Cave-Ayland PCI_DEVFN(11, 0), 4, TYPE_PCI_BUS);
17832cde615SMark Cave-Ayland
17932cde615SMark Cave-Ayland pci_create_simple(h->bus, PCI_DEVFN(11, 0), "u3-agp");
18032cde615SMark Cave-Ayland }
18132cde615SMark Cave-Ayland
pci_u3_agp_init(Object * obj)18202034599SMark Cave-Ayland static void pci_u3_agp_init(Object *obj)
183c0907c9eSPaolo Bonzini {
184c90c393cSMark Cave-Ayland UNINHostState *s = U3_AGP_HOST_BRIDGE(obj);
18502034599SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
18602034599SMark Cave-Ayland PCIHostState *h = PCI_HOST_BRIDGE(obj);
187c0907c9eSPaolo Bonzini
188c0907c9eSPaolo Bonzini /* Uninorth U3 AGP bus */
18940c5dce9SPaolo Bonzini memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops,
190132e9906SMark Cave-Ayland obj, "unin-pci-conf-idx", 0x1000);
19102034599SMark Cave-Ayland memory_region_init_io(&h->data_mem, OBJECT(h), &unin_data_ops, obj,
192132e9906SMark Cave-Ayland "unin-pci-conf-data", 0x1000);
193132e9906SMark Cave-Ayland
194132e9906SMark Cave-Ayland memory_region_init(&s->pci_mmio, OBJECT(s), "unin-pci-mmio",
195132e9906SMark Cave-Ayland 0x100000000ULL);
196e226efbbSMark Cave-Ayland memory_region_init_io(&s->pci_io, OBJECT(s), &unassigned_io_ops, obj,
197e226efbbSMark Cave-Ayland "unin-pci-isa-mmio", 0x00800000);
198132e9906SMark Cave-Ayland
1998ce3f743SMark Cave-Ayland memory_region_init_alias(&s->pci_hole, OBJECT(s),
2008ce3f743SMark Cave-Ayland "unin-pci-hole", &s->pci_mmio,
2018ce3f743SMark Cave-Ayland 0x80000000ULL, 0x70000000ULL);
2028ce3f743SMark Cave-Ayland
20302034599SMark Cave-Ayland sysbus_init_mmio(sbd, &h->conf_mem);
20402034599SMark Cave-Ayland sysbus_init_mmio(sbd, &h->data_mem);
2058ce3f743SMark Cave-Ayland sysbus_init_mmio(sbd, &s->pci_hole);
206e226efbbSMark Cave-Ayland sysbus_init_mmio(sbd, &s->pci_io);
20740a0deb7SMark Cave-Ayland
20840a0deb7SMark Cave-Ayland qdev_init_gpio_out(DEVICE(obj), s->irqs, ARRAY_SIZE(s->irqs));
209c0907c9eSPaolo Bonzini }
210c0907c9eSPaolo Bonzini
pci_unin_agp_realize(DeviceState * dev,Error ** errp)21132cde615SMark Cave-Ayland static void pci_unin_agp_realize(DeviceState *dev, Error **errp)
21232cde615SMark Cave-Ayland {
213c90c393cSMark Cave-Ayland UNINHostState *s = UNI_NORTH_AGP_HOST_BRIDGE(dev);
21432cde615SMark Cave-Ayland PCIHostState *h = PCI_HOST_BRIDGE(dev);
21532cde615SMark Cave-Ayland
21632cde615SMark Cave-Ayland h->bus = pci_register_root_bus(dev, NULL,
21732cde615SMark Cave-Ayland pci_unin_set_irq, pci_unin_map_irq,
218e7755cc1SMark Cave-Ayland s,
21932cde615SMark Cave-Ayland &s->pci_mmio,
220e226efbbSMark Cave-Ayland &s->pci_io,
22132cde615SMark Cave-Ayland PCI_DEVFN(11, 0), 4, TYPE_PCI_BUS);
222c1d66d37SMark Cave-Ayland
223c1d66d37SMark Cave-Ayland pci_create_simple(h->bus, PCI_DEVFN(11, 0), "uni-north-agp");
22432cde615SMark Cave-Ayland }
22532cde615SMark Cave-Ayland
pci_unin_agp_init(Object * obj)22602034599SMark Cave-Ayland static void pci_unin_agp_init(Object *obj)
227c0907c9eSPaolo Bonzini {
228c90c393cSMark Cave-Ayland UNINHostState *s = UNI_NORTH_AGP_HOST_BRIDGE(obj);
22902034599SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
23002034599SMark Cave-Ayland PCIHostState *h = PCI_HOST_BRIDGE(obj);
231c0907c9eSPaolo Bonzini
232c0907c9eSPaolo Bonzini /* Uninorth AGP bus */
23340c5dce9SPaolo Bonzini memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops,
234132e9906SMark Cave-Ayland obj, "unin-agp-conf-idx", 0x1000);
23540c5dce9SPaolo Bonzini memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops,
236132e9906SMark Cave-Ayland obj, "unin-agp-conf-data", 0x1000);
237e7755cc1SMark Cave-Ayland
23802034599SMark Cave-Ayland sysbus_init_mmio(sbd, &h->conf_mem);
23902034599SMark Cave-Ayland sysbus_init_mmio(sbd, &h->data_mem);
24040a0deb7SMark Cave-Ayland
24140a0deb7SMark Cave-Ayland qdev_init_gpio_out(DEVICE(obj), s->irqs, ARRAY_SIZE(s->irqs));
242c0907c9eSPaolo Bonzini }
243c0907c9eSPaolo Bonzini
pci_unin_internal_realize(DeviceState * dev,Error ** errp)2441ff861d2SMark Cave-Ayland static void pci_unin_internal_realize(DeviceState *dev, Error **errp)
2451ff861d2SMark Cave-Ayland {
246c90c393cSMark Cave-Ayland UNINHostState *s = UNI_NORTH_INTERNAL_PCI_HOST_BRIDGE(dev);
2471ff861d2SMark Cave-Ayland PCIHostState *h = PCI_HOST_BRIDGE(dev);
2481ff861d2SMark Cave-Ayland
2491ff861d2SMark Cave-Ayland h->bus = pci_register_root_bus(dev, NULL,
2501ff861d2SMark Cave-Ayland pci_unin_set_irq, pci_unin_map_irq,
251e7755cc1SMark Cave-Ayland s,
2521ff861d2SMark Cave-Ayland &s->pci_mmio,
253e226efbbSMark Cave-Ayland &s->pci_io,
2541ff861d2SMark Cave-Ayland PCI_DEVFN(14, 0), 4, TYPE_PCI_BUS);
2551ff861d2SMark Cave-Ayland
2561ff861d2SMark Cave-Ayland pci_create_simple(h->bus, PCI_DEVFN(14, 0), "uni-north-internal-pci");
2571ff861d2SMark Cave-Ayland }
2581ff861d2SMark Cave-Ayland
pci_unin_internal_init(Object * obj)25902034599SMark Cave-Ayland static void pci_unin_internal_init(Object *obj)
260c0907c9eSPaolo Bonzini {
261c90c393cSMark Cave-Ayland UNINHostState *s = UNI_NORTH_INTERNAL_PCI_HOST_BRIDGE(obj);
26202034599SMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
26302034599SMark Cave-Ayland PCIHostState *h = PCI_HOST_BRIDGE(obj);
264c0907c9eSPaolo Bonzini
265c0907c9eSPaolo Bonzini /* Uninorth internal bus */
26640c5dce9SPaolo Bonzini memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_le_ops,
267132e9906SMark Cave-Ayland obj, "unin-pci-conf-idx", 0x1000);
26840c5dce9SPaolo Bonzini memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops,
269132e9906SMark Cave-Ayland obj, "unin-pci-conf-data", 0x1000);
270e7755cc1SMark Cave-Ayland
27102034599SMark Cave-Ayland sysbus_init_mmio(sbd, &h->conf_mem);
27202034599SMark Cave-Ayland sysbus_init_mmio(sbd, &h->data_mem);
27340a0deb7SMark Cave-Ayland
27440a0deb7SMark Cave-Ayland qdev_init_gpio_out(DEVICE(obj), s->irqs, ARRAY_SIZE(s->irqs));
275c0907c9eSPaolo Bonzini }
276c0907c9eSPaolo Bonzini
unin_main_pci_host_realize(PCIDevice * d,Error ** errp)2779af21dbeSMarkus Armbruster static void unin_main_pci_host_realize(PCIDevice *d, Error **errp)
278c0907c9eSPaolo Bonzini {
279*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_CACHE_LINE_SIZE] = 0x08;
280*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_LATENCY_TIMER] = 0x10;
281*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_CAPABILITY_LIST] = 0x00;
2824d309c96SMark Cave-Ayland
28398ae3b27SProgrammingkid /*
28498ae3b27SProgrammingkid * Set kMacRISCPCIAddressSelect (0x48) register to indicate PCI
28598ae3b27SProgrammingkid * memory space with base 0x80000000, size 0x10000000 for Apple's
28698ae3b27SProgrammingkid * AppleMacRiscPCI driver
28798ae3b27SProgrammingkid */
28898ae3b27SProgrammingkid d->config[0x48] = 0x0;
28998ae3b27SProgrammingkid d->config[0x49] = 0x0;
29098ae3b27SProgrammingkid d->config[0x4a] = 0x0;
29198ae3b27SProgrammingkid d->config[0x4b] = 0x1;
292c0907c9eSPaolo Bonzini }
293c0907c9eSPaolo Bonzini
unin_agp_pci_host_realize(PCIDevice * d,Error ** errp)294c1d66d37SMark Cave-Ayland static void unin_agp_pci_host_realize(PCIDevice *d, Error **errp)
295c1d66d37SMark Cave-Ayland {
296*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_CACHE_LINE_SIZE] = 0x08;
297*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_LATENCY_TIMER] = 0x10;
298*8a8c9c3aSPhilippe Mathieu-Daudé /* d->config[PCI_CAPABILITY_LIST] = 0x80; */
299c1d66d37SMark Cave-Ayland }
300c1d66d37SMark Cave-Ayland
u3_agp_pci_host_realize(PCIDevice * d,Error ** errp)3019af21dbeSMarkus Armbruster static void u3_agp_pci_host_realize(PCIDevice *d, Error **errp)
302c0907c9eSPaolo Bonzini {
303*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_CACHE_LINE_SIZE] = 0x08;
304*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_LATENCY_TIMER] = 0x10;
305c0907c9eSPaolo Bonzini }
306c0907c9eSPaolo Bonzini
unin_internal_pci_host_realize(PCIDevice * d,Error ** errp)3079af21dbeSMarkus Armbruster static void unin_internal_pci_host_realize(PCIDevice *d, Error **errp)
308c0907c9eSPaolo Bonzini {
309*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_CACHE_LINE_SIZE] = 0x08;
310*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_LATENCY_TIMER] = 0x10;
311*8a8c9c3aSPhilippe Mathieu-Daudé d->config[PCI_CAPABILITY_LIST] = 0x00;
312c0907c9eSPaolo Bonzini }
313c0907c9eSPaolo Bonzini
unin_main_pci_host_class_init(ObjectClass * klass,void * data)314c0907c9eSPaolo Bonzini static void unin_main_pci_host_class_init(ObjectClass *klass, void *data)
315c0907c9eSPaolo Bonzini {
316c0907c9eSPaolo Bonzini PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
31708c58f92SMarkus Armbruster DeviceClass *dc = DEVICE_CLASS(klass);
318c0907c9eSPaolo Bonzini
3199af21dbeSMarkus Armbruster k->realize = unin_main_pci_host_realize;
320c0907c9eSPaolo Bonzini k->vendor_id = PCI_VENDOR_ID_APPLE;
321c0907c9eSPaolo Bonzini k->device_id = PCI_DEVICE_ID_APPLE_UNI_N_PCI;
322c0907c9eSPaolo Bonzini k->revision = 0x00;
323c0907c9eSPaolo Bonzini k->class_id = PCI_CLASS_BRIDGE_HOST;
32408c58f92SMarkus Armbruster /*
32508c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the
32608c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet.
32708c58f92SMarkus Armbruster */
328e90f2a8cSEduardo Habkost dc->user_creatable = false;
329c0907c9eSPaolo Bonzini }
330c0907c9eSPaolo Bonzini
331c0907c9eSPaolo Bonzini static const TypeInfo unin_main_pci_host_info = {
332c0907c9eSPaolo Bonzini .name = "uni-north-pci",
333c0907c9eSPaolo Bonzini .parent = TYPE_PCI_DEVICE,
334c0907c9eSPaolo Bonzini .instance_size = sizeof(PCIDevice),
335c0907c9eSPaolo Bonzini .class_init = unin_main_pci_host_class_init,
336fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) {
337fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE },
338fd3b02c8SEduardo Habkost { },
339fd3b02c8SEduardo Habkost },
340c0907c9eSPaolo Bonzini };
341c0907c9eSPaolo Bonzini
u3_agp_pci_host_class_init(ObjectClass * klass,void * data)342c0907c9eSPaolo Bonzini static void u3_agp_pci_host_class_init(ObjectClass *klass, void *data)
343c0907c9eSPaolo Bonzini {
344c0907c9eSPaolo Bonzini PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
34508c58f92SMarkus Armbruster DeviceClass *dc = DEVICE_CLASS(klass);
346c0907c9eSPaolo Bonzini
3479af21dbeSMarkus Armbruster k->realize = u3_agp_pci_host_realize;
348c0907c9eSPaolo Bonzini k->vendor_id = PCI_VENDOR_ID_APPLE;
349c0907c9eSPaolo Bonzini k->device_id = PCI_DEVICE_ID_APPLE_U3_AGP;
350c0907c9eSPaolo Bonzini k->revision = 0x00;
351c0907c9eSPaolo Bonzini k->class_id = PCI_CLASS_BRIDGE_HOST;
35208c58f92SMarkus Armbruster /*
35308c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the
35408c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet.
35508c58f92SMarkus Armbruster */
356e90f2a8cSEduardo Habkost dc->user_creatable = false;
357c0907c9eSPaolo Bonzini }
358c0907c9eSPaolo Bonzini
359c0907c9eSPaolo Bonzini static const TypeInfo u3_agp_pci_host_info = {
360c0907c9eSPaolo Bonzini .name = "u3-agp",
361c0907c9eSPaolo Bonzini .parent = TYPE_PCI_DEVICE,
362c0907c9eSPaolo Bonzini .instance_size = sizeof(PCIDevice),
363c0907c9eSPaolo Bonzini .class_init = u3_agp_pci_host_class_init,
364fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) {
365fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE },
366fd3b02c8SEduardo Habkost { },
367fd3b02c8SEduardo Habkost },
368c0907c9eSPaolo Bonzini };
369c0907c9eSPaolo Bonzini
unin_agp_pci_host_class_init(ObjectClass * klass,void * data)370c0907c9eSPaolo Bonzini static void unin_agp_pci_host_class_init(ObjectClass *klass, void *data)
371c0907c9eSPaolo Bonzini {
372c0907c9eSPaolo Bonzini PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
37308c58f92SMarkus Armbruster DeviceClass *dc = DEVICE_CLASS(klass);
374c0907c9eSPaolo Bonzini
3759af21dbeSMarkus Armbruster k->realize = unin_agp_pci_host_realize;
376c0907c9eSPaolo Bonzini k->vendor_id = PCI_VENDOR_ID_APPLE;
377c0907c9eSPaolo Bonzini k->device_id = PCI_DEVICE_ID_APPLE_UNI_N_AGP;
378c0907c9eSPaolo Bonzini k->revision = 0x00;
379c0907c9eSPaolo Bonzini k->class_id = PCI_CLASS_BRIDGE_HOST;
38008c58f92SMarkus Armbruster /*
38108c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the
38208c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet.
38308c58f92SMarkus Armbruster */
384e90f2a8cSEduardo Habkost dc->user_creatable = false;
385c0907c9eSPaolo Bonzini }
386c0907c9eSPaolo Bonzini
387c0907c9eSPaolo Bonzini static const TypeInfo unin_agp_pci_host_info = {
388c0907c9eSPaolo Bonzini .name = "uni-north-agp",
389c0907c9eSPaolo Bonzini .parent = TYPE_PCI_DEVICE,
390c0907c9eSPaolo Bonzini .instance_size = sizeof(PCIDevice),
391c0907c9eSPaolo Bonzini .class_init = unin_agp_pci_host_class_init,
392fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) {
393fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE },
394fd3b02c8SEduardo Habkost { },
395fd3b02c8SEduardo Habkost },
396c0907c9eSPaolo Bonzini };
397c0907c9eSPaolo Bonzini
unin_internal_pci_host_class_init(ObjectClass * klass,void * data)398c0907c9eSPaolo Bonzini static void unin_internal_pci_host_class_init(ObjectClass *klass, void *data)
399c0907c9eSPaolo Bonzini {
400c0907c9eSPaolo Bonzini PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
40108c58f92SMarkus Armbruster DeviceClass *dc = DEVICE_CLASS(klass);
402c0907c9eSPaolo Bonzini
4039af21dbeSMarkus Armbruster k->realize = unin_internal_pci_host_realize;
404c0907c9eSPaolo Bonzini k->vendor_id = PCI_VENDOR_ID_APPLE;
405c0907c9eSPaolo Bonzini k->device_id = PCI_DEVICE_ID_APPLE_UNI_N_I_PCI;
406c0907c9eSPaolo Bonzini k->revision = 0x00;
407c0907c9eSPaolo Bonzini k->class_id = PCI_CLASS_BRIDGE_HOST;
40808c58f92SMarkus Armbruster /*
40908c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the
41008c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet.
41108c58f92SMarkus Armbruster */
412e90f2a8cSEduardo Habkost dc->user_creatable = false;
413c0907c9eSPaolo Bonzini }
414c0907c9eSPaolo Bonzini
415c0907c9eSPaolo Bonzini static const TypeInfo unin_internal_pci_host_info = {
416c0907c9eSPaolo Bonzini .name = "uni-north-internal-pci",
417c0907c9eSPaolo Bonzini .parent = TYPE_PCI_DEVICE,
418c0907c9eSPaolo Bonzini .instance_size = sizeof(PCIDevice),
419c0907c9eSPaolo Bonzini .class_init = unin_internal_pci_host_class_init,
420fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) {
421fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE },
422fd3b02c8SEduardo Habkost { },
423fd3b02c8SEduardo Habkost },
424c0907c9eSPaolo Bonzini };
425c0907c9eSPaolo Bonzini
42603756c84SMark Cave-Ayland static Property pci_unin_main_pci_host_props[] = {
42703756c84SMark Cave-Ayland DEFINE_PROP_UINT32("ofw-addr", UNINHostState, ofw_addr, -1),
42803756c84SMark Cave-Ayland DEFINE_PROP_END_OF_LIST()
42903756c84SMark Cave-Ayland };
43003756c84SMark Cave-Ayland
pci_unin_main_class_init(ObjectClass * klass,void * data)431c0907c9eSPaolo Bonzini static void pci_unin_main_class_init(ObjectClass *klass, void *data)
432c0907c9eSPaolo Bonzini {
4331d16f86aSLaurent Vivier DeviceClass *dc = DEVICE_CLASS(klass);
43403756c84SMark Cave-Ayland SysBusDeviceClass *sbc = SYS_BUS_DEVICE_CLASS(klass);
435c0907c9eSPaolo Bonzini
43632cde615SMark Cave-Ayland dc->realize = pci_unin_main_realize;
4374f67d30bSMarc-André Lureau device_class_set_props(dc, pci_unin_main_pci_host_props);
4381d16f86aSLaurent Vivier set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
43903756c84SMark Cave-Ayland dc->fw_name = "pci";
44003756c84SMark Cave-Ayland sbc->explicit_ofw_unit_address = pci_unin_main_ofw_unit_address;
441c0907c9eSPaolo Bonzini }
442c0907c9eSPaolo Bonzini
443c0907c9eSPaolo Bonzini static const TypeInfo pci_unin_main_info = {
444c0907c9eSPaolo Bonzini .name = TYPE_UNI_NORTH_PCI_HOST_BRIDGE,
445c0907c9eSPaolo Bonzini .parent = TYPE_PCI_HOST_BRIDGE,
446c90c393cSMark Cave-Ayland .instance_size = sizeof(UNINHostState),
44702034599SMark Cave-Ayland .instance_init = pci_unin_main_init,
448c0907c9eSPaolo Bonzini .class_init = pci_unin_main_class_init,
449c0907c9eSPaolo Bonzini };
450c0907c9eSPaolo Bonzini
pci_u3_agp_class_init(ObjectClass * klass,void * data)451c0907c9eSPaolo Bonzini static void pci_u3_agp_class_init(ObjectClass *klass, void *data)
452c0907c9eSPaolo Bonzini {
4531d16f86aSLaurent Vivier DeviceClass *dc = DEVICE_CLASS(klass);
454c0907c9eSPaolo Bonzini
45532cde615SMark Cave-Ayland dc->realize = pci_u3_agp_realize;
4561d16f86aSLaurent Vivier set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
457c0907c9eSPaolo Bonzini }
458c0907c9eSPaolo Bonzini
459c0907c9eSPaolo Bonzini static const TypeInfo pci_u3_agp_info = {
460c0907c9eSPaolo Bonzini .name = TYPE_U3_AGP_HOST_BRIDGE,
461c0907c9eSPaolo Bonzini .parent = TYPE_PCI_HOST_BRIDGE,
462c90c393cSMark Cave-Ayland .instance_size = sizeof(UNINHostState),
46302034599SMark Cave-Ayland .instance_init = pci_u3_agp_init,
464c0907c9eSPaolo Bonzini .class_init = pci_u3_agp_class_init,
465c0907c9eSPaolo Bonzini };
466c0907c9eSPaolo Bonzini
pci_unin_agp_class_init(ObjectClass * klass,void * data)467c0907c9eSPaolo Bonzini static void pci_unin_agp_class_init(ObjectClass *klass, void *data)
468c0907c9eSPaolo Bonzini {
4691d16f86aSLaurent Vivier DeviceClass *dc = DEVICE_CLASS(klass);
470c0907c9eSPaolo Bonzini
47132cde615SMark Cave-Ayland dc->realize = pci_unin_agp_realize;
4721d16f86aSLaurent Vivier set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
473c0907c9eSPaolo Bonzini }
474c0907c9eSPaolo Bonzini
475c0907c9eSPaolo Bonzini static const TypeInfo pci_unin_agp_info = {
476c0907c9eSPaolo Bonzini .name = TYPE_UNI_NORTH_AGP_HOST_BRIDGE,
477c0907c9eSPaolo Bonzini .parent = TYPE_PCI_HOST_BRIDGE,
478c90c393cSMark Cave-Ayland .instance_size = sizeof(UNINHostState),
47902034599SMark Cave-Ayland .instance_init = pci_unin_agp_init,
480c0907c9eSPaolo Bonzini .class_init = pci_unin_agp_class_init,
481c0907c9eSPaolo Bonzini };
482c0907c9eSPaolo Bonzini
pci_unin_internal_class_init(ObjectClass * klass,void * data)483c0907c9eSPaolo Bonzini static void pci_unin_internal_class_init(ObjectClass *klass, void *data)
484c0907c9eSPaolo Bonzini {
4851d16f86aSLaurent Vivier DeviceClass *dc = DEVICE_CLASS(klass);
486c0907c9eSPaolo Bonzini
4871ff861d2SMark Cave-Ayland dc->realize = pci_unin_internal_realize;
4881d16f86aSLaurent Vivier set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
489c0907c9eSPaolo Bonzini }
490c0907c9eSPaolo Bonzini
491c0907c9eSPaolo Bonzini static const TypeInfo pci_unin_internal_info = {
492c0907c9eSPaolo Bonzini .name = TYPE_UNI_NORTH_INTERNAL_PCI_HOST_BRIDGE,
493c0907c9eSPaolo Bonzini .parent = TYPE_PCI_HOST_BRIDGE,
494c90c393cSMark Cave-Ayland .instance_size = sizeof(UNINHostState),
49502034599SMark Cave-Ayland .instance_init = pci_unin_internal_init,
496c0907c9eSPaolo Bonzini .class_init = pci_unin_internal_class_init,
497c0907c9eSPaolo Bonzini };
498c0907c9eSPaolo Bonzini
4990662946aSMark Cave-Ayland /* UniN device */
unin_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)5000662946aSMark Cave-Ayland static void unin_write(void *opaque, hwaddr addr, uint64_t value,
5010662946aSMark Cave-Ayland unsigned size)
5020662946aSMark Cave-Ayland {
5030662946aSMark Cave-Ayland trace_unin_write(addr, value);
5040662946aSMark Cave-Ayland }
5050662946aSMark Cave-Ayland
unin_read(void * opaque,hwaddr addr,unsigned size)5060662946aSMark Cave-Ayland static uint64_t unin_read(void *opaque, hwaddr addr, unsigned size)
5070662946aSMark Cave-Ayland {
5080662946aSMark Cave-Ayland uint32_t value;
5090662946aSMark Cave-Ayland
5100662946aSMark Cave-Ayland switch (addr) {
5110662946aSMark Cave-Ayland case 0:
51245fefe7cSMark Cave-Ayland value = UNINORTH_VERSION_10A;
51345fefe7cSMark Cave-Ayland break;
51445fefe7cSMark Cave-Ayland default:
51545fefe7cSMark Cave-Ayland value = 0;
5160662946aSMark Cave-Ayland }
5170662946aSMark Cave-Ayland
5180662946aSMark Cave-Ayland trace_unin_read(addr, value);
5190662946aSMark Cave-Ayland
5200662946aSMark Cave-Ayland return value;
5210662946aSMark Cave-Ayland }
5220662946aSMark Cave-Ayland
5230662946aSMark Cave-Ayland static const MemoryRegionOps unin_ops = {
5240662946aSMark Cave-Ayland .read = unin_read,
5250662946aSMark Cave-Ayland .write = unin_write,
5260662946aSMark Cave-Ayland .endianness = DEVICE_BIG_ENDIAN,
5270662946aSMark Cave-Ayland };
5280662946aSMark Cave-Ayland
unin_init(Object * obj)5290662946aSMark Cave-Ayland static void unin_init(Object *obj)
5300662946aSMark Cave-Ayland {
5310662946aSMark Cave-Ayland UNINState *s = UNI_NORTH(obj);
5320662946aSMark Cave-Ayland SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
5330662946aSMark Cave-Ayland
53445fefe7cSMark Cave-Ayland memory_region_init_io(&s->mem, obj, &unin_ops, s, "unin", 0x1000);
5350662946aSMark Cave-Ayland
5360662946aSMark Cave-Ayland sysbus_init_mmio(sbd, &s->mem);
5370662946aSMark Cave-Ayland }
5380662946aSMark Cave-Ayland
unin_class_init(ObjectClass * klass,void * data)5390662946aSMark Cave-Ayland static void unin_class_init(ObjectClass *klass, void *data)
5400662946aSMark Cave-Ayland {
5410662946aSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(klass);
5420662946aSMark Cave-Ayland
5430662946aSMark Cave-Ayland set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
5440662946aSMark Cave-Ayland }
5450662946aSMark Cave-Ayland
5460662946aSMark Cave-Ayland static const TypeInfo unin_info = {
5470662946aSMark Cave-Ayland .name = TYPE_UNI_NORTH,
5480662946aSMark Cave-Ayland .parent = TYPE_SYS_BUS_DEVICE,
5490662946aSMark Cave-Ayland .instance_size = sizeof(UNINState),
5500662946aSMark Cave-Ayland .instance_init = unin_init,
5510662946aSMark Cave-Ayland .class_init = unin_class_init,
5520662946aSMark Cave-Ayland };
5530662946aSMark Cave-Ayland
unin_register_types(void)554c0907c9eSPaolo Bonzini static void unin_register_types(void)
555c0907c9eSPaolo Bonzini {
556c0907c9eSPaolo Bonzini type_register_static(&unin_main_pci_host_info);
557c0907c9eSPaolo Bonzini type_register_static(&u3_agp_pci_host_info);
558c0907c9eSPaolo Bonzini type_register_static(&unin_agp_pci_host_info);
559c0907c9eSPaolo Bonzini type_register_static(&unin_internal_pci_host_info);
560c0907c9eSPaolo Bonzini
561c0907c9eSPaolo Bonzini type_register_static(&pci_unin_main_info);
562c0907c9eSPaolo Bonzini type_register_static(&pci_u3_agp_info);
563c0907c9eSPaolo Bonzini type_register_static(&pci_unin_agp_info);
564c0907c9eSPaolo Bonzini type_register_static(&pci_unin_internal_info);
5650662946aSMark Cave-Ayland
5660662946aSMark Cave-Ayland type_register_static(&unin_info);
567c0907c9eSPaolo Bonzini }
568c0907c9eSPaolo Bonzini
569c0907c9eSPaolo Bonzini type_init(unin_register_types)
570