1c0907c9eSPaolo Bonzini /*
2c0907c9eSPaolo Bonzini * QEMU PowerPC E500 embedded processors pci controller emulation
3c0907c9eSPaolo Bonzini *
4c0907c9eSPaolo Bonzini * Copyright (C) 2009 Freescale Semiconductor, Inc. All rights reserved.
5c0907c9eSPaolo Bonzini *
6c0907c9eSPaolo Bonzini * Author: Yu Liu, <yu.liu@freescale.com>
7c0907c9eSPaolo Bonzini *
855abb29eSPhilippe Mathieu-Daudé * This file is derived from ppc4xx_pci.c,
9c0907c9eSPaolo Bonzini * the copyright for that material belongs to the original owners.
10c0907c9eSPaolo Bonzini *
11c0907c9eSPaolo Bonzini * This is free software; you can redistribute it and/or modify
12c0907c9eSPaolo Bonzini * it under the terms of the GNU General Public License as published by
13c0907c9eSPaolo Bonzini * the Free Software Foundation; either version 2 of the License, or
14c0907c9eSPaolo Bonzini * (at your option) any later version.
15c0907c9eSPaolo Bonzini */
16c0907c9eSPaolo Bonzini
1797d5408fSPeter Maydell #include "qemu/osdep.h"
1864552b6bSMarkus Armbruster #include "hw/irq.h"
19c0907c9eSPaolo Bonzini #include "hw/ppc/e500-ccsr.h"
20a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
21d6454270SMarkus Armbruster #include "migration/vmstate.h"
22edf5ca5dSMarkus Armbruster #include "hw/pci/pci_device.h"
23c0907c9eSPaolo Bonzini #include "hw/pci/pci_host.h"
24c0907c9eSPaolo Bonzini #include "qemu/bswap.h"
25c0907c9eSPaolo Bonzini #include "hw/pci-host/ppce500.h"
26db1015e9SEduardo Habkost #include "qom/object.h"
27c0907c9eSPaolo Bonzini
28c0907c9eSPaolo Bonzini #ifdef DEBUG_PCI
29c0907c9eSPaolo Bonzini #define pci_debug(fmt, ...) fprintf(stderr, fmt, ## __VA_ARGS__)
30c0907c9eSPaolo Bonzini #else
31c0907c9eSPaolo Bonzini #define pci_debug(fmt, ...)
32c0907c9eSPaolo Bonzini #endif
33c0907c9eSPaolo Bonzini
34c0907c9eSPaolo Bonzini #define PCIE500_CFGADDR 0x0
35c0907c9eSPaolo Bonzini #define PCIE500_CFGDATA 0x4
36c0907c9eSPaolo Bonzini #define PCIE500_REG_BASE 0xC00
37c0907c9eSPaolo Bonzini #define PCIE500_ALL_SIZE 0x1000
38c0907c9eSPaolo Bonzini #define PCIE500_REG_SIZE (PCIE500_ALL_SIZE - PCIE500_REG_BASE)
39c0907c9eSPaolo Bonzini
40c0907c9eSPaolo Bonzini #define PCIE500_PCI_IOLEN 0x10000ULL
41c0907c9eSPaolo Bonzini
42c0907c9eSPaolo Bonzini #define PPCE500_PCI_CONFIG_ADDR 0x0
43c0907c9eSPaolo Bonzini #define PPCE500_PCI_CONFIG_DATA 0x4
44c0907c9eSPaolo Bonzini #define PPCE500_PCI_INTACK 0x8
45c0907c9eSPaolo Bonzini
46c0907c9eSPaolo Bonzini #define PPCE500_PCI_OW1 (0xC20 - PCIE500_REG_BASE)
47c0907c9eSPaolo Bonzini #define PPCE500_PCI_OW2 (0xC40 - PCIE500_REG_BASE)
48c0907c9eSPaolo Bonzini #define PPCE500_PCI_OW3 (0xC60 - PCIE500_REG_BASE)
49c0907c9eSPaolo Bonzini #define PPCE500_PCI_OW4 (0xC80 - PCIE500_REG_BASE)
50c0907c9eSPaolo Bonzini #define PPCE500_PCI_IW3 (0xDA0 - PCIE500_REG_BASE)
51c0907c9eSPaolo Bonzini #define PPCE500_PCI_IW2 (0xDC0 - PCIE500_REG_BASE)
52c0907c9eSPaolo Bonzini #define PPCE500_PCI_IW1 (0xDE0 - PCIE500_REG_BASE)
53c0907c9eSPaolo Bonzini
54c0907c9eSPaolo Bonzini #define PPCE500_PCI_GASKET_TIMR (0xE20 - PCIE500_REG_BASE)
55c0907c9eSPaolo Bonzini
56c0907c9eSPaolo Bonzini #define PCI_POTAR 0x0
57c0907c9eSPaolo Bonzini #define PCI_POTEAR 0x4
58c0907c9eSPaolo Bonzini #define PCI_POWBAR 0x8
59c0907c9eSPaolo Bonzini #define PCI_POWAR 0x10
60c0907c9eSPaolo Bonzini
61c0907c9eSPaolo Bonzini #define PCI_PITAR 0x0
62c0907c9eSPaolo Bonzini #define PCI_PIWBAR 0x8
63c0907c9eSPaolo Bonzini #define PCI_PIWBEAR 0xC
64c0907c9eSPaolo Bonzini #define PCI_PIWAR 0x10
65c0907c9eSPaolo Bonzini
66c0907c9eSPaolo Bonzini #define PPCE500_PCI_NR_POBS 5
67c0907c9eSPaolo Bonzini #define PPCE500_PCI_NR_PIBS 3
68c0907c9eSPaolo Bonzini
69cb3778a0SAlexander Graf #define PIWAR_EN 0x80000000 /* Enable */
70cb3778a0SAlexander Graf #define PIWAR_PF 0x20000000 /* prefetch */
71cb3778a0SAlexander Graf #define PIWAR_TGI_LOCAL 0x00f00000 /* target - local memory */
72cb3778a0SAlexander Graf #define PIWAR_READ_SNOOP 0x00050000
73cb3778a0SAlexander Graf #define PIWAR_WRITE_SNOOP 0x00005000
74cb3778a0SAlexander Graf #define PIWAR_SZ_MASK 0x0000003f
75cb3778a0SAlexander Graf
76c0907c9eSPaolo Bonzini struct pci_outbound {
77c0907c9eSPaolo Bonzini uint32_t potar;
78c0907c9eSPaolo Bonzini uint32_t potear;
79c0907c9eSPaolo Bonzini uint32_t powbar;
80c0907c9eSPaolo Bonzini uint32_t powar;
81cb3778a0SAlexander Graf MemoryRegion mem;
82c0907c9eSPaolo Bonzini };
83c0907c9eSPaolo Bonzini
84c0907c9eSPaolo Bonzini struct pci_inbound {
85c0907c9eSPaolo Bonzini uint32_t pitar;
86c0907c9eSPaolo Bonzini uint32_t piwbar;
87c0907c9eSPaolo Bonzini uint32_t piwbear;
88c0907c9eSPaolo Bonzini uint32_t piwar;
89cb3778a0SAlexander Graf MemoryRegion mem;
90c0907c9eSPaolo Bonzini };
91c0907c9eSPaolo Bonzini
92c0907c9eSPaolo Bonzini #define TYPE_PPC_E500_PCI_HOST_BRIDGE "e500-pcihost"
93c0907c9eSPaolo Bonzini
948063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PPCE500PCIState, PPC_E500_PCI_HOST_BRIDGE)
95c0907c9eSPaolo Bonzini
96c0907c9eSPaolo Bonzini struct PPCE500PCIState {
97c0907c9eSPaolo Bonzini PCIHostState parent_obj;
98c0907c9eSPaolo Bonzini
99c0907c9eSPaolo Bonzini struct pci_outbound pob[PPCE500_PCI_NR_POBS];
100c0907c9eSPaolo Bonzini struct pci_inbound pib[PPCE500_PCI_NR_PIBS];
101c0907c9eSPaolo Bonzini uint32_t gasket_time;
102d575a6ceSBharat Bhushan qemu_irq irq[PCI_NUM_PINS];
1033016dca0SBharat Bhushan uint32_t irq_num[PCI_NUM_PINS];
104c0907c9eSPaolo Bonzini uint32_t first_slot;
1053016dca0SBharat Bhushan uint32_t first_pin_irq;
106cb3778a0SAlexander Graf AddressSpace bm_as;
107cb3778a0SAlexander Graf MemoryRegion bm;
108c0907c9eSPaolo Bonzini /* mmio maps */
109c0907c9eSPaolo Bonzini MemoryRegion container;
110c0907c9eSPaolo Bonzini MemoryRegion iomem;
111c0907c9eSPaolo Bonzini MemoryRegion pio;
112cb3778a0SAlexander Graf MemoryRegion busmem;
113c0907c9eSPaolo Bonzini };
114c0907c9eSPaolo Bonzini
115c0907c9eSPaolo Bonzini #define TYPE_PPC_E500_PCI_BRIDGE "e500-host-bridge"
1168063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PPCE500PCIBridgeState, PPC_E500_PCI_BRIDGE)
117c0907c9eSPaolo Bonzini
118c0907c9eSPaolo Bonzini struct PPCE500PCIBridgeState {
119c0907c9eSPaolo Bonzini /*< private >*/
120c0907c9eSPaolo Bonzini PCIDevice parent;
121c0907c9eSPaolo Bonzini /*< public >*/
122c0907c9eSPaolo Bonzini
123c0907c9eSPaolo Bonzini MemoryRegion bar0;
124c0907c9eSPaolo Bonzini };
125c0907c9eSPaolo Bonzini
126c0907c9eSPaolo Bonzini
pci_reg_read4(void * opaque,hwaddr addr,unsigned size)127c0907c9eSPaolo Bonzini static uint64_t pci_reg_read4(void *opaque, hwaddr addr,
128c0907c9eSPaolo Bonzini unsigned size)
129c0907c9eSPaolo Bonzini {
130c0907c9eSPaolo Bonzini PPCE500PCIState *pci = opaque;
131c0907c9eSPaolo Bonzini unsigned long win;
132c0907c9eSPaolo Bonzini uint32_t value = 0;
133c0907c9eSPaolo Bonzini int idx;
134c0907c9eSPaolo Bonzini
135c0907c9eSPaolo Bonzini win = addr & 0xfe0;
136c0907c9eSPaolo Bonzini
137c0907c9eSPaolo Bonzini switch (win) {
138c0907c9eSPaolo Bonzini case PPCE500_PCI_OW1:
139c0907c9eSPaolo Bonzini case PPCE500_PCI_OW2:
140c0907c9eSPaolo Bonzini case PPCE500_PCI_OW3:
141c0907c9eSPaolo Bonzini case PPCE500_PCI_OW4:
142c0907c9eSPaolo Bonzini idx = (addr >> 5) & 0x7;
143e7f08320SRudolf Marek switch (addr & 0x1F) {
144c0907c9eSPaolo Bonzini case PCI_POTAR:
145c0907c9eSPaolo Bonzini value = pci->pob[idx].potar;
146c0907c9eSPaolo Bonzini break;
147c0907c9eSPaolo Bonzini case PCI_POTEAR:
148c0907c9eSPaolo Bonzini value = pci->pob[idx].potear;
149c0907c9eSPaolo Bonzini break;
150c0907c9eSPaolo Bonzini case PCI_POWBAR:
151c0907c9eSPaolo Bonzini value = pci->pob[idx].powbar;
152c0907c9eSPaolo Bonzini break;
153c0907c9eSPaolo Bonzini case PCI_POWAR:
154c0907c9eSPaolo Bonzini value = pci->pob[idx].powar;
155c0907c9eSPaolo Bonzini break;
156c0907c9eSPaolo Bonzini default:
157c0907c9eSPaolo Bonzini break;
158c0907c9eSPaolo Bonzini }
159c0907c9eSPaolo Bonzini break;
160c0907c9eSPaolo Bonzini
161c0907c9eSPaolo Bonzini case PPCE500_PCI_IW3:
162c0907c9eSPaolo Bonzini case PPCE500_PCI_IW2:
163c0907c9eSPaolo Bonzini case PPCE500_PCI_IW1:
164c0907c9eSPaolo Bonzini idx = ((addr >> 5) & 0x3) - 1;
165e7f08320SRudolf Marek switch (addr & 0x1F) {
166c0907c9eSPaolo Bonzini case PCI_PITAR:
167c0907c9eSPaolo Bonzini value = pci->pib[idx].pitar;
168c0907c9eSPaolo Bonzini break;
169c0907c9eSPaolo Bonzini case PCI_PIWBAR:
170c0907c9eSPaolo Bonzini value = pci->pib[idx].piwbar;
171c0907c9eSPaolo Bonzini break;
172c0907c9eSPaolo Bonzini case PCI_PIWBEAR:
173c0907c9eSPaolo Bonzini value = pci->pib[idx].piwbear;
174c0907c9eSPaolo Bonzini break;
175c0907c9eSPaolo Bonzini case PCI_PIWAR:
176c0907c9eSPaolo Bonzini value = pci->pib[idx].piwar;
177c0907c9eSPaolo Bonzini break;
178c0907c9eSPaolo Bonzini default:
179c0907c9eSPaolo Bonzini break;
180c0907c9eSPaolo Bonzini };
181c0907c9eSPaolo Bonzini break;
182c0907c9eSPaolo Bonzini
183c0907c9eSPaolo Bonzini case PPCE500_PCI_GASKET_TIMR:
184c0907c9eSPaolo Bonzini value = pci->gasket_time;
185c0907c9eSPaolo Bonzini break;
186c0907c9eSPaolo Bonzini
187c0907c9eSPaolo Bonzini default:
188c0907c9eSPaolo Bonzini break;
189c0907c9eSPaolo Bonzini }
190c0907c9eSPaolo Bonzini
191883f2c59SPhilippe Mathieu-Daudé pci_debug("%s: win:%lx(addr:" HWADDR_FMT_plx ") -> value:%x\n", __func__,
192c0907c9eSPaolo Bonzini win, addr, value);
193c0907c9eSPaolo Bonzini return value;
194c0907c9eSPaolo Bonzini }
195c0907c9eSPaolo Bonzini
196cb3778a0SAlexander Graf /* DMA mapping */
e500_update_piw(PPCE500PCIState * pci,int idx)197cb3778a0SAlexander Graf static void e500_update_piw(PPCE500PCIState *pci, int idx)
198cb3778a0SAlexander Graf {
199cb3778a0SAlexander Graf uint64_t tar = ((uint64_t)pci->pib[idx].pitar) << 12;
200cb3778a0SAlexander Graf uint64_t wbar = ((uint64_t)pci->pib[idx].piwbar) << 12;
201cb3778a0SAlexander Graf uint64_t war = pci->pib[idx].piwar;
202cb3778a0SAlexander Graf uint64_t size = 2ULL << (war & PIWAR_SZ_MASK);
203cb3778a0SAlexander Graf MemoryRegion *address_space_mem = get_system_memory();
204cb3778a0SAlexander Graf MemoryRegion *mem = &pci->pib[idx].mem;
205cb3778a0SAlexander Graf MemoryRegion *bm = &pci->bm;
206cb3778a0SAlexander Graf char *name;
207cb3778a0SAlexander Graf
208cb3778a0SAlexander Graf if (memory_region_is_mapped(mem)) {
209cb3778a0SAlexander Graf /* Before we modify anything, unmap and destroy the region */
210cb3778a0SAlexander Graf memory_region_del_subregion(bm, mem);
211cb3778a0SAlexander Graf object_unparent(OBJECT(mem));
212cb3778a0SAlexander Graf }
213cb3778a0SAlexander Graf
214cb3778a0SAlexander Graf if (!(war & PIWAR_EN)) {
215cb3778a0SAlexander Graf /* Not enabled, nothing to do */
216cb3778a0SAlexander Graf return;
217cb3778a0SAlexander Graf }
218cb3778a0SAlexander Graf
219cb3778a0SAlexander Graf name = g_strdup_printf("PCI Inbound Window %d", idx);
220cb3778a0SAlexander Graf memory_region_init_alias(mem, OBJECT(pci), name, address_space_mem, tar,
221cb3778a0SAlexander Graf size);
222cb3778a0SAlexander Graf memory_region_add_subregion_overlap(bm, wbar, mem, -1);
223cb3778a0SAlexander Graf g_free(name);
224cb3778a0SAlexander Graf
225cb3778a0SAlexander Graf pci_debug("%s: Added window of size=%#lx from PCI=%#lx to CPU=%#lx\n",
226cb3778a0SAlexander Graf __func__, size, wbar, tar);
227cb3778a0SAlexander Graf }
228cb3778a0SAlexander Graf
229cb3778a0SAlexander Graf /* BAR mapping */
e500_update_pow(PPCE500PCIState * pci,int idx)230cb3778a0SAlexander Graf static void e500_update_pow(PPCE500PCIState *pci, int idx)
231cb3778a0SAlexander Graf {
232cb3778a0SAlexander Graf uint64_t tar = ((uint64_t)pci->pob[idx].potar) << 12;
233cb3778a0SAlexander Graf uint64_t wbar = ((uint64_t)pci->pob[idx].powbar) << 12;
234cb3778a0SAlexander Graf uint64_t war = pci->pob[idx].powar;
235cb3778a0SAlexander Graf uint64_t size = 2ULL << (war & PIWAR_SZ_MASK);
236cb3778a0SAlexander Graf MemoryRegion *mem = &pci->pob[idx].mem;
237cb3778a0SAlexander Graf MemoryRegion *address_space_mem = get_system_memory();
238cb3778a0SAlexander Graf char *name;
239cb3778a0SAlexander Graf
240cb3778a0SAlexander Graf if (memory_region_is_mapped(mem)) {
241cb3778a0SAlexander Graf /* Before we modify anything, unmap and destroy the region */
242cb3778a0SAlexander Graf memory_region_del_subregion(address_space_mem, mem);
243cb3778a0SAlexander Graf object_unparent(OBJECT(mem));
244cb3778a0SAlexander Graf }
245cb3778a0SAlexander Graf
246cb3778a0SAlexander Graf if (!(war & PIWAR_EN)) {
247cb3778a0SAlexander Graf /* Not enabled, nothing to do */
248cb3778a0SAlexander Graf return;
249cb3778a0SAlexander Graf }
250cb3778a0SAlexander Graf
251cb3778a0SAlexander Graf name = g_strdup_printf("PCI Outbound Window %d", idx);
252cb3778a0SAlexander Graf memory_region_init_alias(mem, OBJECT(pci), name, &pci->busmem, tar,
253cb3778a0SAlexander Graf size);
254cb3778a0SAlexander Graf memory_region_add_subregion(address_space_mem, wbar, mem);
255cb3778a0SAlexander Graf g_free(name);
256cb3778a0SAlexander Graf
257cb3778a0SAlexander Graf pci_debug("%s: Added window of size=%#lx from CPU=%#lx to PCI=%#lx\n",
258cb3778a0SAlexander Graf __func__, size, wbar, tar);
259cb3778a0SAlexander Graf }
260cb3778a0SAlexander Graf
pci_reg_write4(void * opaque,hwaddr addr,uint64_t value,unsigned size)261c0907c9eSPaolo Bonzini static void pci_reg_write4(void *opaque, hwaddr addr,
262c0907c9eSPaolo Bonzini uint64_t value, unsigned size)
263c0907c9eSPaolo Bonzini {
264c0907c9eSPaolo Bonzini PPCE500PCIState *pci = opaque;
265c0907c9eSPaolo Bonzini unsigned long win;
266c0907c9eSPaolo Bonzini int idx;
267c0907c9eSPaolo Bonzini
268c0907c9eSPaolo Bonzini win = addr & 0xfe0;
269c0907c9eSPaolo Bonzini
270883f2c59SPhilippe Mathieu-Daudé pci_debug("%s: value:%x -> win:%lx(addr:" HWADDR_FMT_plx ")\n",
271c0907c9eSPaolo Bonzini __func__, (unsigned)value, win, addr);
272c0907c9eSPaolo Bonzini
273c0907c9eSPaolo Bonzini switch (win) {
274c0907c9eSPaolo Bonzini case PPCE500_PCI_OW1:
275c0907c9eSPaolo Bonzini case PPCE500_PCI_OW2:
276c0907c9eSPaolo Bonzini case PPCE500_PCI_OW3:
277c0907c9eSPaolo Bonzini case PPCE500_PCI_OW4:
278c0907c9eSPaolo Bonzini idx = (addr >> 5) & 0x7;
279cb3778a0SAlexander Graf switch (addr & 0x1F) {
280c0907c9eSPaolo Bonzini case PCI_POTAR:
281c0907c9eSPaolo Bonzini pci->pob[idx].potar = value;
282cb3778a0SAlexander Graf e500_update_pow(pci, idx);
283c0907c9eSPaolo Bonzini break;
284c0907c9eSPaolo Bonzini case PCI_POTEAR:
285c0907c9eSPaolo Bonzini pci->pob[idx].potear = value;
286cb3778a0SAlexander Graf e500_update_pow(pci, idx);
287c0907c9eSPaolo Bonzini break;
288c0907c9eSPaolo Bonzini case PCI_POWBAR:
289c0907c9eSPaolo Bonzini pci->pob[idx].powbar = value;
290cb3778a0SAlexander Graf e500_update_pow(pci, idx);
291c0907c9eSPaolo Bonzini break;
292c0907c9eSPaolo Bonzini case PCI_POWAR:
293c0907c9eSPaolo Bonzini pci->pob[idx].powar = value;
294cb3778a0SAlexander Graf e500_update_pow(pci, idx);
295c0907c9eSPaolo Bonzini break;
296c0907c9eSPaolo Bonzini default:
297c0907c9eSPaolo Bonzini break;
298c0907c9eSPaolo Bonzini };
299c0907c9eSPaolo Bonzini break;
300c0907c9eSPaolo Bonzini
301c0907c9eSPaolo Bonzini case PPCE500_PCI_IW3:
302c0907c9eSPaolo Bonzini case PPCE500_PCI_IW2:
303c0907c9eSPaolo Bonzini case PPCE500_PCI_IW1:
304c0907c9eSPaolo Bonzini idx = ((addr >> 5) & 0x3) - 1;
305cb3778a0SAlexander Graf switch (addr & 0x1F) {
306c0907c9eSPaolo Bonzini case PCI_PITAR:
307c0907c9eSPaolo Bonzini pci->pib[idx].pitar = value;
308cb3778a0SAlexander Graf e500_update_piw(pci, idx);
309c0907c9eSPaolo Bonzini break;
310c0907c9eSPaolo Bonzini case PCI_PIWBAR:
311c0907c9eSPaolo Bonzini pci->pib[idx].piwbar = value;
312cb3778a0SAlexander Graf e500_update_piw(pci, idx);
313c0907c9eSPaolo Bonzini break;
314c0907c9eSPaolo Bonzini case PCI_PIWBEAR:
315c0907c9eSPaolo Bonzini pci->pib[idx].piwbear = value;
316cb3778a0SAlexander Graf e500_update_piw(pci, idx);
317c0907c9eSPaolo Bonzini break;
318c0907c9eSPaolo Bonzini case PCI_PIWAR:
319c0907c9eSPaolo Bonzini pci->pib[idx].piwar = value;
320cb3778a0SAlexander Graf e500_update_piw(pci, idx);
321c0907c9eSPaolo Bonzini break;
322c0907c9eSPaolo Bonzini default:
323c0907c9eSPaolo Bonzini break;
324c0907c9eSPaolo Bonzini };
325c0907c9eSPaolo Bonzini break;
326c0907c9eSPaolo Bonzini
327c0907c9eSPaolo Bonzini case PPCE500_PCI_GASKET_TIMR:
328c0907c9eSPaolo Bonzini pci->gasket_time = value;
329c0907c9eSPaolo Bonzini break;
330c0907c9eSPaolo Bonzini
331c0907c9eSPaolo Bonzini default:
332c0907c9eSPaolo Bonzini break;
333c0907c9eSPaolo Bonzini };
334c0907c9eSPaolo Bonzini }
335c0907c9eSPaolo Bonzini
336c0907c9eSPaolo Bonzini static const MemoryRegionOps e500_pci_reg_ops = {
337c0907c9eSPaolo Bonzini .read = pci_reg_read4,
338c0907c9eSPaolo Bonzini .write = pci_reg_write4,
339c0907c9eSPaolo Bonzini .endianness = DEVICE_BIG_ENDIAN,
340c0907c9eSPaolo Bonzini };
341c0907c9eSPaolo Bonzini
mpc85xx_pci_map_irq(PCIDevice * pci_dev,int pin)342d575a6ceSBharat Bhushan static int mpc85xx_pci_map_irq(PCIDevice *pci_dev, int pin)
343c0907c9eSPaolo Bonzini {
3448d40def6SPhilippe Mathieu-Daudé int devno = PCI_SLOT(pci_dev->devfn);
345c0907c9eSPaolo Bonzini int ret;
346c0907c9eSPaolo Bonzini
347d575a6ceSBharat Bhushan ret = ppce500_pci_map_irq_slot(devno, pin);
348c0907c9eSPaolo Bonzini
349c0907c9eSPaolo Bonzini pci_debug("%s: devfn %x irq %d -> %d devno:%x\n", __func__,
350d575a6ceSBharat Bhushan pci_dev->devfn, pin, ret, devno);
351c0907c9eSPaolo Bonzini
352c0907c9eSPaolo Bonzini return ret;
353c0907c9eSPaolo Bonzini }
354c0907c9eSPaolo Bonzini
mpc85xx_pci_set_irq(void * opaque,int pin,int level)355d575a6ceSBharat Bhushan static void mpc85xx_pci_set_irq(void *opaque, int pin, int level)
356c0907c9eSPaolo Bonzini {
3573016dca0SBharat Bhushan PPCE500PCIState *s = opaque;
3583016dca0SBharat Bhushan qemu_irq *pic = s->irq;
359c0907c9eSPaolo Bonzini
360d575a6ceSBharat Bhushan pci_debug("%s: PCI irq %d, level:%d\n", __func__, pin , level);
361c0907c9eSPaolo Bonzini
362d575a6ceSBharat Bhushan qemu_set_irq(pic[pin], level);
363c0907c9eSPaolo Bonzini }
364c0907c9eSPaolo Bonzini
e500_route_intx_pin_to_irq(void * opaque,int pin)3653016dca0SBharat Bhushan static PCIINTxRoute e500_route_intx_pin_to_irq(void *opaque, int pin)
3663016dca0SBharat Bhushan {
3673016dca0SBharat Bhushan PCIINTxRoute route;
3683016dca0SBharat Bhushan PPCE500PCIState *s = opaque;
3693016dca0SBharat Bhushan
3703016dca0SBharat Bhushan route.mode = PCI_INTX_ENABLED;
3713016dca0SBharat Bhushan route.irq = s->irq_num[pin];
3723016dca0SBharat Bhushan
3733016dca0SBharat Bhushan pci_debug("%s: PCI irq-pin = %d, irq_num= %d\n", __func__, pin, route.irq);
3743016dca0SBharat Bhushan return route;
3753016dca0SBharat Bhushan }
3763016dca0SBharat Bhushan
377c0907c9eSPaolo Bonzini static const VMStateDescription vmstate_pci_outbound = {
378c0907c9eSPaolo Bonzini .name = "pci_outbound",
379c0907c9eSPaolo Bonzini .version_id = 0,
380c0907c9eSPaolo Bonzini .minimum_version_id = 0,
381e2bd53a3SRichard Henderson .fields = (const VMStateField[]) {
382c0907c9eSPaolo Bonzini VMSTATE_UINT32(potar, struct pci_outbound),
383c0907c9eSPaolo Bonzini VMSTATE_UINT32(potear, struct pci_outbound),
384c0907c9eSPaolo Bonzini VMSTATE_UINT32(powbar, struct pci_outbound),
385c0907c9eSPaolo Bonzini VMSTATE_UINT32(powar, struct pci_outbound),
386c0907c9eSPaolo Bonzini VMSTATE_END_OF_LIST()
387c0907c9eSPaolo Bonzini }
388c0907c9eSPaolo Bonzini };
389c0907c9eSPaolo Bonzini
390c0907c9eSPaolo Bonzini static const VMStateDescription vmstate_pci_inbound = {
391c0907c9eSPaolo Bonzini .name = "pci_inbound",
392c0907c9eSPaolo Bonzini .version_id = 0,
393c0907c9eSPaolo Bonzini .minimum_version_id = 0,
394e2bd53a3SRichard Henderson .fields = (const VMStateField[]) {
395c0907c9eSPaolo Bonzini VMSTATE_UINT32(pitar, struct pci_inbound),
396c0907c9eSPaolo Bonzini VMSTATE_UINT32(piwbar, struct pci_inbound),
397c0907c9eSPaolo Bonzini VMSTATE_UINT32(piwbear, struct pci_inbound),
398c0907c9eSPaolo Bonzini VMSTATE_UINT32(piwar, struct pci_inbound),
399c0907c9eSPaolo Bonzini VMSTATE_END_OF_LIST()
400c0907c9eSPaolo Bonzini }
401c0907c9eSPaolo Bonzini };
402c0907c9eSPaolo Bonzini
403c0907c9eSPaolo Bonzini static const VMStateDescription vmstate_ppce500_pci = {
404c0907c9eSPaolo Bonzini .name = "ppce500_pci",
405c0907c9eSPaolo Bonzini .version_id = 1,
406c0907c9eSPaolo Bonzini .minimum_version_id = 1,
407e2bd53a3SRichard Henderson .fields = (const VMStateField[]) {
408c0907c9eSPaolo Bonzini VMSTATE_STRUCT_ARRAY(pob, PPCE500PCIState, PPCE500_PCI_NR_POBS, 1,
409c0907c9eSPaolo Bonzini vmstate_pci_outbound, struct pci_outbound),
410c0907c9eSPaolo Bonzini VMSTATE_STRUCT_ARRAY(pib, PPCE500PCIState, PPCE500_PCI_NR_PIBS, 1,
411f2e2bc9cSPeter Maydell vmstate_pci_inbound, struct pci_inbound),
412c0907c9eSPaolo Bonzini VMSTATE_UINT32(gasket_time, PPCE500PCIState),
413c0907c9eSPaolo Bonzini VMSTATE_END_OF_LIST()
414c0907c9eSPaolo Bonzini }
415c0907c9eSPaolo Bonzini };
416c0907c9eSPaolo Bonzini
417c0907c9eSPaolo Bonzini
e500_pcihost_bridge_realize(PCIDevice * d,Error ** errp)4189af21dbeSMarkus Armbruster static void e500_pcihost_bridge_realize(PCIDevice *d, Error **errp)
419c0907c9eSPaolo Bonzini {
420c0907c9eSPaolo Bonzini PPCE500PCIBridgeState *b = PPC_E500_PCI_BRIDGE(d);
421c0907c9eSPaolo Bonzini PPCE500CCSRState *ccsr = CCSR(container_get(qdev_get_machine(),
422c0907c9eSPaolo Bonzini "/e500-ccsr"));
423c0907c9eSPaolo Bonzini
42440c5dce9SPaolo Bonzini memory_region_init_alias(&b->bar0, OBJECT(ccsr), "e500-pci-bar0", &ccsr->ccsr_space,
425c0907c9eSPaolo Bonzini 0, int128_get64(ccsr->ccsr_space.size));
426c0907c9eSPaolo Bonzini pci_register_bar(d, 0, PCI_BASE_ADDRESS_SPACE_MEMORY, &b->bar0);
427c0907c9eSPaolo Bonzini }
428c0907c9eSPaolo Bonzini
e500_pcihost_set_iommu(PCIBus * bus,void * opaque,int devfn)429cb3778a0SAlexander Graf static AddressSpace *e500_pcihost_set_iommu(PCIBus *bus, void *opaque,
430cb3778a0SAlexander Graf int devfn)
431cb3778a0SAlexander Graf {
432cb3778a0SAlexander Graf PPCE500PCIState *s = opaque;
433cb3778a0SAlexander Graf
434cb3778a0SAlexander Graf return &s->bm_as;
435cb3778a0SAlexander Graf }
436cb3778a0SAlexander Graf
437ba7d12ebSYi Liu static const PCIIOMMUOps ppce500_iommu_ops = {
438ba7d12ebSYi Liu .get_address_space = e500_pcihost_set_iommu,
439ba7d12ebSYi Liu };
440ba7d12ebSYi Liu
e500_pcihost_realize(DeviceState * dev,Error ** errp)44173785b32SCédric Le Goater static void e500_pcihost_realize(DeviceState *dev, Error **errp)
442c0907c9eSPaolo Bonzini {
44373785b32SCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
444c0907c9eSPaolo Bonzini PCIHostState *h;
445c0907c9eSPaolo Bonzini PPCE500PCIState *s;
446c0907c9eSPaolo Bonzini PCIBus *b;
447c0907c9eSPaolo Bonzini int i;
448c0907c9eSPaolo Bonzini
449c0907c9eSPaolo Bonzini h = PCI_HOST_BRIDGE(dev);
450c0907c9eSPaolo Bonzini s = PPC_E500_PCI_HOST_BRIDGE(dev);
451c0907c9eSPaolo Bonzini
452c0907c9eSPaolo Bonzini for (i = 0; i < ARRAY_SIZE(s->irq); i++) {
45373785b32SCédric Le Goater sysbus_init_irq(sbd, &s->irq[i]);
454c0907c9eSPaolo Bonzini }
455c0907c9eSPaolo Bonzini
4563016dca0SBharat Bhushan for (i = 0; i < PCI_NUM_PINS; i++) {
4573016dca0SBharat Bhushan s->irq_num[i] = s->first_pin_irq + i;
4583016dca0SBharat Bhushan }
4593016dca0SBharat Bhushan
46040c5dce9SPaolo Bonzini memory_region_init(&s->pio, OBJECT(s), "pci-pio", PCIE500_PCI_IOLEN);
461cb3778a0SAlexander Graf memory_region_init(&s->busmem, OBJECT(s), "pci bus memory", UINT64_MAX);
462cb3778a0SAlexander Graf
463cb3778a0SAlexander Graf /* PIO lives at the bottom of our bus space */
464cb3778a0SAlexander Graf memory_region_add_subregion_overlap(&s->busmem, 0, &s->pio, -2);
465c0907c9eSPaolo Bonzini
46673785b32SCédric Le Goater b = pci_register_root_bus(dev, NULL, mpc85xx_pci_set_irq,
467cb3778a0SAlexander Graf mpc85xx_pci_map_irq, s, &s->busmem, &s->pio,
468cb3778a0SAlexander Graf PCI_DEVFN(s->first_slot, 0), 4, TYPE_PCI_BUS);
469c0907c9eSPaolo Bonzini h->bus = b;
470c0907c9eSPaolo Bonzini
471cb3778a0SAlexander Graf /* Set up PCI view of memory */
472cb3778a0SAlexander Graf memory_region_init(&s->bm, OBJECT(s), "bm-e500", UINT64_MAX);
473cb3778a0SAlexander Graf memory_region_add_subregion(&s->bm, 0x0, &s->busmem);
474cb3778a0SAlexander Graf address_space_init(&s->bm_as, &s->bm, "pci-bm");
475ba7d12ebSYi Liu pci_setup_iommu(b, &ppce500_iommu_ops, s);
476cb3778a0SAlexander Graf
477f03d53f9SBernhard Beschow pci_create_simple(b, 0, TYPE_PPC_E500_PCI_BRIDGE);
478c0907c9eSPaolo Bonzini
47940c5dce9SPaolo Bonzini memory_region_init(&s->container, OBJECT(h), "pci-container", PCIE500_ALL_SIZE);
48040c5dce9SPaolo Bonzini memory_region_init_io(&h->conf_mem, OBJECT(h), &pci_host_conf_be_ops, h,
481c0907c9eSPaolo Bonzini "pci-conf-idx", 4);
48240c5dce9SPaolo Bonzini memory_region_init_io(&h->data_mem, OBJECT(h), &pci_host_data_le_ops, h,
483c0907c9eSPaolo Bonzini "pci-conf-data", 4);
48440c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &e500_pci_reg_ops, s,
485c0907c9eSPaolo Bonzini "pci.reg", PCIE500_REG_SIZE);
486c0907c9eSPaolo Bonzini memory_region_add_subregion(&s->container, PCIE500_CFGADDR, &h->conf_mem);
487c0907c9eSPaolo Bonzini memory_region_add_subregion(&s->container, PCIE500_CFGDATA, &h->data_mem);
488c0907c9eSPaolo Bonzini memory_region_add_subregion(&s->container, PCIE500_REG_BASE, &s->iomem);
48973785b32SCédric Le Goater sysbus_init_mmio(sbd, &s->container);
4903016dca0SBharat Bhushan pci_bus_set_route_irq_fn(b, e500_route_intx_pin_to_irq);
491c0907c9eSPaolo Bonzini }
492c0907c9eSPaolo Bonzini
e500_host_bridge_class_init(ObjectClass * klass,void * data)493c0907c9eSPaolo Bonzini static void e500_host_bridge_class_init(ObjectClass *klass, void *data)
494c0907c9eSPaolo Bonzini {
495c0907c9eSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
496c0907c9eSPaolo Bonzini PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
497c0907c9eSPaolo Bonzini
4989af21dbeSMarkus Armbruster k->realize = e500_pcihost_bridge_realize;
499c0907c9eSPaolo Bonzini k->vendor_id = PCI_VENDOR_ID_FREESCALE;
500c0907c9eSPaolo Bonzini k->device_id = PCI_DEVICE_ID_MPC8533E;
501c0907c9eSPaolo Bonzini k->class_id = PCI_CLASS_PROCESSOR_POWERPC;
502c0907c9eSPaolo Bonzini dc->desc = "Host bridge";
50308c58f92SMarkus Armbruster /*
50408c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the
50508c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet.
50608c58f92SMarkus Armbruster */
507e90f2a8cSEduardo Habkost dc->user_creatable = false;
508c0907c9eSPaolo Bonzini }
509c0907c9eSPaolo Bonzini
510c0907c9eSPaolo Bonzini static Property pcihost_properties[] = {
511c0907c9eSPaolo Bonzini DEFINE_PROP_UINT32("first_slot", PPCE500PCIState, first_slot, 0x11),
5123016dca0SBharat Bhushan DEFINE_PROP_UINT32("first_pin_irq", PPCE500PCIState, first_pin_irq, 0x1),
513c0907c9eSPaolo Bonzini DEFINE_PROP_END_OF_LIST(),
514c0907c9eSPaolo Bonzini };
515c0907c9eSPaolo Bonzini
e500_pcihost_class_init(ObjectClass * klass,void * data)516c0907c9eSPaolo Bonzini static void e500_pcihost_class_init(ObjectClass *klass, void *data)
517c0907c9eSPaolo Bonzini {
518c0907c9eSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
519c0907c9eSPaolo Bonzini
52073785b32SCédric Le Goater dc->realize = e500_pcihost_realize;
521125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
5224f67d30bSMarc-André Lureau device_class_set_props(dc, pcihost_properties);
523c0907c9eSPaolo Bonzini dc->vmsd = &vmstate_ppce500_pci;
524c0907c9eSPaolo Bonzini }
525c0907c9eSPaolo Bonzini
526*ab22a14dSBernhard Beschow static const TypeInfo e500_pci_types[] = {
527*ab22a14dSBernhard Beschow {
528*ab22a14dSBernhard Beschow .name = TYPE_PPC_E500_PCI_BRIDGE,
529*ab22a14dSBernhard Beschow .parent = TYPE_PCI_DEVICE,
530*ab22a14dSBernhard Beschow .instance_size = sizeof(PPCE500PCIBridgeState),
531*ab22a14dSBernhard Beschow .class_init = e500_host_bridge_class_init,
532*ab22a14dSBernhard Beschow .interfaces = (InterfaceInfo[]) {
533*ab22a14dSBernhard Beschow { INTERFACE_CONVENTIONAL_PCI_DEVICE },
534*ab22a14dSBernhard Beschow { },
535*ab22a14dSBernhard Beschow },
536*ab22a14dSBernhard Beschow },
537*ab22a14dSBernhard Beschow {
538c0907c9eSPaolo Bonzini .name = TYPE_PPC_E500_PCI_HOST_BRIDGE,
539c0907c9eSPaolo Bonzini .parent = TYPE_PCI_HOST_BRIDGE,
540c0907c9eSPaolo Bonzini .instance_size = sizeof(PPCE500PCIState),
541c0907c9eSPaolo Bonzini .class_init = e500_pcihost_class_init,
542*ab22a14dSBernhard Beschow },
543c0907c9eSPaolo Bonzini };
544c0907c9eSPaolo Bonzini
545*ab22a14dSBernhard Beschow DEFINE_TYPES(e500_pci_types)
546