14f9924c4SBenjamin Herrenschmidt /*
24f9924c4SBenjamin Herrenschmidt * QEMU PowerPC PowerNV (POWER9) PHB4 model
34f9924c4SBenjamin Herrenschmidt *
44f9924c4SBenjamin Herrenschmidt * Copyright (c) 2018-2020, IBM Corporation.
54f9924c4SBenjamin Herrenschmidt *
64f9924c4SBenjamin Herrenschmidt * This code is licensed under the GPL version 2 or later. See the
74f9924c4SBenjamin Herrenschmidt * COPYING file in the top-level directory.
84f9924c4SBenjamin Herrenschmidt */
94f9924c4SBenjamin Herrenschmidt #include "qemu/osdep.h"
104f9924c4SBenjamin Herrenschmidt #include "qemu/log.h"
114f9924c4SBenjamin Herrenschmidt #include "qapi/visitor.h"
124f9924c4SBenjamin Herrenschmidt #include "qapi/error.h"
134f9924c4SBenjamin Herrenschmidt #include "target/ppc/cpu.h"
144f9924c4SBenjamin Herrenschmidt #include "hw/pci-host/pnv_phb4_regs.h"
154f9924c4SBenjamin Herrenschmidt #include "hw/pci-host/pnv_phb4.h"
164f9924c4SBenjamin Herrenschmidt #include "hw/pci/pcie_host.h"
174f9924c4SBenjamin Herrenschmidt #include "hw/pci/pcie_port.h"
184f9924c4SBenjamin Herrenschmidt #include "hw/ppc/pnv.h"
194f9924c4SBenjamin Herrenschmidt #include "hw/ppc/pnv_xscom.h"
204f9924c4SBenjamin Herrenschmidt #include "hw/irq.h"
214f9924c4SBenjamin Herrenschmidt #include "hw/qdev-properties.h"
22db1015e9SEduardo Habkost #include "qom/object.h"
232cfc9f1aSCédric Le Goater #include "trace.h"
244f9924c4SBenjamin Herrenschmidt
254f9924c4SBenjamin Herrenschmidt #define phb_error(phb, fmt, ...) \
264f9924c4SBenjamin Herrenschmidt qemu_log_mask(LOG_GUEST_ERROR, "phb4[%d:%d]: " fmt "\n", \
274f9924c4SBenjamin Herrenschmidt (phb)->chip_id, (phb)->phb_id, ## __VA_ARGS__)
284f9924c4SBenjamin Herrenschmidt
293d2adf17SDaniel Henrique Barboza #define phb_pec_error(pec, fmt, ...) \
303d2adf17SDaniel Henrique Barboza qemu_log_mask(LOG_GUEST_ERROR, "phb4_pec[%d:%d]: " fmt "\n", \
313d2adf17SDaniel Henrique Barboza (pec)->chip_id, (pec)->index, ## __VA_ARGS__)
323d2adf17SDaniel Henrique Barboza
pnv_phb4_find_cfg_dev(PnvPHB4 * phb)334f9924c4SBenjamin Herrenschmidt static PCIDevice *pnv_phb4_find_cfg_dev(PnvPHB4 *phb)
344f9924c4SBenjamin Herrenschmidt {
35210aacb3SDaniel Henrique Barboza PCIHostState *pci = PCI_HOST_BRIDGE(phb->phb_base);
364f9924c4SBenjamin Herrenschmidt uint64_t addr = phb->regs[PHB_CONFIG_ADDRESS >> 3];
374f9924c4SBenjamin Herrenschmidt uint8_t bus, devfn;
384f9924c4SBenjamin Herrenschmidt
394f9924c4SBenjamin Herrenschmidt if (!(addr >> 63)) {
404f9924c4SBenjamin Herrenschmidt return NULL;
414f9924c4SBenjamin Herrenschmidt }
424f9924c4SBenjamin Herrenschmidt bus = (addr >> 52) & 0xff;
434f9924c4SBenjamin Herrenschmidt devfn = (addr >> 44) & 0xff;
444f9924c4SBenjamin Herrenschmidt
454f9924c4SBenjamin Herrenschmidt /* We don't access the root complex this way */
464f9924c4SBenjamin Herrenschmidt if (bus == 0 && devfn == 0) {
474f9924c4SBenjamin Herrenschmidt return NULL;
484f9924c4SBenjamin Herrenschmidt }
494f9924c4SBenjamin Herrenschmidt return pci_find_device(pci->bus, bus, devfn);
504f9924c4SBenjamin Herrenschmidt }
514f9924c4SBenjamin Herrenschmidt
524f9924c4SBenjamin Herrenschmidt /*
534f9924c4SBenjamin Herrenschmidt * The CONFIG_DATA register expects little endian accesses, but as the
544f9924c4SBenjamin Herrenschmidt * region is big endian, we have to swap the value.
554f9924c4SBenjamin Herrenschmidt */
pnv_phb4_config_write(PnvPHB4 * phb,unsigned off,unsigned size,uint64_t val)564f9924c4SBenjamin Herrenschmidt static void pnv_phb4_config_write(PnvPHB4 *phb, unsigned off,
574f9924c4SBenjamin Herrenschmidt unsigned size, uint64_t val)
584f9924c4SBenjamin Herrenschmidt {
594f9924c4SBenjamin Herrenschmidt uint32_t cfg_addr, limit;
604f9924c4SBenjamin Herrenschmidt PCIDevice *pdev;
614f9924c4SBenjamin Herrenschmidt
624f9924c4SBenjamin Herrenschmidt pdev = pnv_phb4_find_cfg_dev(phb);
634f9924c4SBenjamin Herrenschmidt if (!pdev) {
644f9924c4SBenjamin Herrenschmidt return;
654f9924c4SBenjamin Herrenschmidt }
664f9924c4SBenjamin Herrenschmidt cfg_addr = (phb->regs[PHB_CONFIG_ADDRESS >> 3] >> 32) & 0xffc;
674f9924c4SBenjamin Herrenschmidt cfg_addr |= off;
684f9924c4SBenjamin Herrenschmidt limit = pci_config_size(pdev);
694f9924c4SBenjamin Herrenschmidt if (limit <= cfg_addr) {
704f9924c4SBenjamin Herrenschmidt /*
714f9924c4SBenjamin Herrenschmidt * conventional pci device can be behind pcie-to-pci bridge.
724f9924c4SBenjamin Herrenschmidt * 256 <= addr < 4K has no effects.
734f9924c4SBenjamin Herrenschmidt */
744f9924c4SBenjamin Herrenschmidt return;
754f9924c4SBenjamin Herrenschmidt }
764f9924c4SBenjamin Herrenschmidt switch (size) {
774f9924c4SBenjamin Herrenschmidt case 1:
784f9924c4SBenjamin Herrenschmidt break;
794f9924c4SBenjamin Herrenschmidt case 2:
804f9924c4SBenjamin Herrenschmidt val = bswap16(val);
814f9924c4SBenjamin Herrenschmidt break;
824f9924c4SBenjamin Herrenschmidt case 4:
834f9924c4SBenjamin Herrenschmidt val = bswap32(val);
844f9924c4SBenjamin Herrenschmidt break;
854f9924c4SBenjamin Herrenschmidt default:
864f9924c4SBenjamin Herrenschmidt g_assert_not_reached();
874f9924c4SBenjamin Herrenschmidt }
884f9924c4SBenjamin Herrenschmidt pci_host_config_write_common(pdev, cfg_addr, limit, val, size);
894f9924c4SBenjamin Herrenschmidt }
904f9924c4SBenjamin Herrenschmidt
pnv_phb4_config_read(PnvPHB4 * phb,unsigned off,unsigned size)914f9924c4SBenjamin Herrenschmidt static uint64_t pnv_phb4_config_read(PnvPHB4 *phb, unsigned off,
924f9924c4SBenjamin Herrenschmidt unsigned size)
934f9924c4SBenjamin Herrenschmidt {
944f9924c4SBenjamin Herrenschmidt uint32_t cfg_addr, limit;
954f9924c4SBenjamin Herrenschmidt PCIDevice *pdev;
964f9924c4SBenjamin Herrenschmidt uint64_t val;
974f9924c4SBenjamin Herrenschmidt
984f9924c4SBenjamin Herrenschmidt pdev = pnv_phb4_find_cfg_dev(phb);
994f9924c4SBenjamin Herrenschmidt if (!pdev) {
1004f9924c4SBenjamin Herrenschmidt return ~0ull;
1014f9924c4SBenjamin Herrenschmidt }
1024f9924c4SBenjamin Herrenschmidt cfg_addr = (phb->regs[PHB_CONFIG_ADDRESS >> 3] >> 32) & 0xffc;
1034f9924c4SBenjamin Herrenschmidt cfg_addr |= off;
1044f9924c4SBenjamin Herrenschmidt limit = pci_config_size(pdev);
1054f9924c4SBenjamin Herrenschmidt if (limit <= cfg_addr) {
1064f9924c4SBenjamin Herrenschmidt /*
1074f9924c4SBenjamin Herrenschmidt * conventional pci device can be behind pcie-to-pci bridge.
1084f9924c4SBenjamin Herrenschmidt * 256 <= addr < 4K has no effects.
1094f9924c4SBenjamin Herrenschmidt */
1104f9924c4SBenjamin Herrenschmidt return ~0ull;
1114f9924c4SBenjamin Herrenschmidt }
1124f9924c4SBenjamin Herrenschmidt val = pci_host_config_read_common(pdev, cfg_addr, limit, size);
1134f9924c4SBenjamin Herrenschmidt switch (size) {
1144f9924c4SBenjamin Herrenschmidt case 1:
1154f9924c4SBenjamin Herrenschmidt return val;
1164f9924c4SBenjamin Herrenschmidt case 2:
1174f9924c4SBenjamin Herrenschmidt return bswap16(val);
1184f9924c4SBenjamin Herrenschmidt case 4:
1194f9924c4SBenjamin Herrenschmidt return bswap32(val);
1204f9924c4SBenjamin Herrenschmidt default:
1214f9924c4SBenjamin Herrenschmidt g_assert_not_reached();
1224f9924c4SBenjamin Herrenschmidt }
1234f9924c4SBenjamin Herrenschmidt }
1244f9924c4SBenjamin Herrenschmidt
1254f9924c4SBenjamin Herrenschmidt /*
1264f9924c4SBenjamin Herrenschmidt * Root complex register accesses are memory mapped.
1274f9924c4SBenjamin Herrenschmidt */
pnv_phb4_rc_config_write(PnvPHB4 * phb,unsigned off,unsigned size,uint64_t val)1284f9924c4SBenjamin Herrenschmidt static void pnv_phb4_rc_config_write(PnvPHB4 *phb, unsigned off,
1294f9924c4SBenjamin Herrenschmidt unsigned size, uint64_t val)
1304f9924c4SBenjamin Herrenschmidt {
131210aacb3SDaniel Henrique Barboza PCIHostState *pci = PCI_HOST_BRIDGE(phb->phb_base);
1324f9924c4SBenjamin Herrenschmidt PCIDevice *pdev;
1334f9924c4SBenjamin Herrenschmidt
1344f9924c4SBenjamin Herrenschmidt if (size != 4) {
135b08e8a83SJoel Stanley phb_error(phb, "rc_config_write invalid size %d", size);
1364f9924c4SBenjamin Herrenschmidt return;
1374f9924c4SBenjamin Herrenschmidt }
1384f9924c4SBenjamin Herrenschmidt
1394f9924c4SBenjamin Herrenschmidt pdev = pci_find_device(pci->bus, 0, 0);
140e022e5a7SDaniel Henrique Barboza if (!pdev) {
141b08e8a83SJoel Stanley phb_error(phb, "rc_config_write device not found");
142e022e5a7SDaniel Henrique Barboza return;
143e022e5a7SDaniel Henrique Barboza }
1444f9924c4SBenjamin Herrenschmidt
1454f9924c4SBenjamin Herrenschmidt pci_host_config_write_common(pdev, off, PHB_RC_CONFIG_SIZE,
1464f9924c4SBenjamin Herrenschmidt bswap32(val), 4);
1474f9924c4SBenjamin Herrenschmidt }
1484f9924c4SBenjamin Herrenschmidt
pnv_phb4_rc_config_read(PnvPHB4 * phb,unsigned off,unsigned size)1494f9924c4SBenjamin Herrenschmidt static uint64_t pnv_phb4_rc_config_read(PnvPHB4 *phb, unsigned off,
1504f9924c4SBenjamin Herrenschmidt unsigned size)
1514f9924c4SBenjamin Herrenschmidt {
152210aacb3SDaniel Henrique Barboza PCIHostState *pci = PCI_HOST_BRIDGE(phb->phb_base);
1534f9924c4SBenjamin Herrenschmidt PCIDevice *pdev;
1544f9924c4SBenjamin Herrenschmidt uint64_t val;
1554f9924c4SBenjamin Herrenschmidt
1564f9924c4SBenjamin Herrenschmidt if (size != 4) {
157b08e8a83SJoel Stanley phb_error(phb, "rc_config_read invalid size %d", size);
1584f9924c4SBenjamin Herrenschmidt return ~0ull;
1594f9924c4SBenjamin Herrenschmidt }
1604f9924c4SBenjamin Herrenschmidt
1614f9924c4SBenjamin Herrenschmidt pdev = pci_find_device(pci->bus, 0, 0);
162e022e5a7SDaniel Henrique Barboza if (!pdev) {
163b08e8a83SJoel Stanley phb_error(phb, "rc_config_read device not found");
164e022e5a7SDaniel Henrique Barboza return ~0ull;
165e022e5a7SDaniel Henrique Barboza }
1664f9924c4SBenjamin Herrenschmidt
1674f9924c4SBenjamin Herrenschmidt val = pci_host_config_read_common(pdev, off, PHB_RC_CONFIG_SIZE, 4);
1684f9924c4SBenjamin Herrenschmidt return bswap32(val);
1694f9924c4SBenjamin Herrenschmidt }
1704f9924c4SBenjamin Herrenschmidt
pnv_phb4_check_mbt(PnvPHB4 * phb,uint32_t index)1714f9924c4SBenjamin Herrenschmidt static void pnv_phb4_check_mbt(PnvPHB4 *phb, uint32_t index)
1724f9924c4SBenjamin Herrenschmidt {
1734f9924c4SBenjamin Herrenschmidt uint64_t base, start, size, mbe0, mbe1;
1744f9924c4SBenjamin Herrenschmidt MemoryRegion *parent;
1754f9924c4SBenjamin Herrenschmidt char name[64];
1764f9924c4SBenjamin Herrenschmidt
1774f9924c4SBenjamin Herrenschmidt /* Unmap first */
1784f9924c4SBenjamin Herrenschmidt if (memory_region_is_mapped(&phb->mr_mmio[index])) {
1794f9924c4SBenjamin Herrenschmidt /* Should we destroy it in RCU friendly way... ? */
1804f9924c4SBenjamin Herrenschmidt memory_region_del_subregion(phb->mr_mmio[index].container,
1814f9924c4SBenjamin Herrenschmidt &phb->mr_mmio[index]);
1824f9924c4SBenjamin Herrenschmidt }
1834f9924c4SBenjamin Herrenschmidt
1844f9924c4SBenjamin Herrenschmidt /* Get table entry */
1854f9924c4SBenjamin Herrenschmidt mbe0 = phb->ioda_MBT[(index << 1)];
1864f9924c4SBenjamin Herrenschmidt mbe1 = phb->ioda_MBT[(index << 1) + 1];
1874f9924c4SBenjamin Herrenschmidt
1884f9924c4SBenjamin Herrenschmidt if (!(mbe0 & IODA3_MBT0_ENABLE)) {
1894f9924c4SBenjamin Herrenschmidt return;
1904f9924c4SBenjamin Herrenschmidt }
1914f9924c4SBenjamin Herrenschmidt
1924f9924c4SBenjamin Herrenschmidt /* Grab geometry from registers */
1934f9924c4SBenjamin Herrenschmidt base = GETFIELD(IODA3_MBT0_BASE_ADDR, mbe0) << 12;
1944f9924c4SBenjamin Herrenschmidt size = GETFIELD(IODA3_MBT1_MASK, mbe1) << 12;
1954f9924c4SBenjamin Herrenschmidt size |= 0xff00000000000000ull;
1964f9924c4SBenjamin Herrenschmidt size = ~size + 1;
1974f9924c4SBenjamin Herrenschmidt
1984f9924c4SBenjamin Herrenschmidt /* Calculate PCI side start address based on M32/M64 window type */
1994f9924c4SBenjamin Herrenschmidt if (mbe0 & IODA3_MBT0_TYPE_M32) {
2004f9924c4SBenjamin Herrenschmidt start = phb->regs[PHB_M32_START_ADDR >> 3];
2014f9924c4SBenjamin Herrenschmidt if ((start + size) > 0x100000000ull) {
2024f9924c4SBenjamin Herrenschmidt phb_error(phb, "M32 set beyond 4GB boundary !");
2034f9924c4SBenjamin Herrenschmidt size = 0x100000000 - start;
2044f9924c4SBenjamin Herrenschmidt }
2054f9924c4SBenjamin Herrenschmidt } else {
2064f9924c4SBenjamin Herrenschmidt start = base | (phb->regs[PHB_M64_UPPER_BITS >> 3]);
2074f9924c4SBenjamin Herrenschmidt }
2084f9924c4SBenjamin Herrenschmidt
209f1c0cff8SMichael Tokarev /* TODO: Figure out how to implement/decode AOMASK */
2104f9924c4SBenjamin Herrenschmidt
2114f9924c4SBenjamin Herrenschmidt /* Check if it matches an enabled MMIO region in the PEC stack */
2121293d735SDaniel Henrique Barboza if (memory_region_is_mapped(&phb->mmbar0) &&
2131293d735SDaniel Henrique Barboza base >= phb->mmio0_base &&
2141293d735SDaniel Henrique Barboza (base + size) <= (phb->mmio0_base + phb->mmio0_size)) {
2151293d735SDaniel Henrique Barboza parent = &phb->mmbar0;
2161293d735SDaniel Henrique Barboza base -= phb->mmio0_base;
2171293d735SDaniel Henrique Barboza } else if (memory_region_is_mapped(&phb->mmbar1) &&
2181293d735SDaniel Henrique Barboza base >= phb->mmio1_base &&
2191293d735SDaniel Henrique Barboza (base + size) <= (phb->mmio1_base + phb->mmio1_size)) {
2201293d735SDaniel Henrique Barboza parent = &phb->mmbar1;
2211293d735SDaniel Henrique Barboza base -= phb->mmio1_base;
2224f9924c4SBenjamin Herrenschmidt } else {
2234f9924c4SBenjamin Herrenschmidt phb_error(phb, "PHB MBAR %d out of parent bounds", index);
2244f9924c4SBenjamin Herrenschmidt return;
2254f9924c4SBenjamin Herrenschmidt }
2264f9924c4SBenjamin Herrenschmidt
2274f9924c4SBenjamin Herrenschmidt /* Create alias (better name ?) */
2284f9924c4SBenjamin Herrenschmidt snprintf(name, sizeof(name), "phb4-mbar%d", index);
2294f9924c4SBenjamin Herrenschmidt memory_region_init_alias(&phb->mr_mmio[index], OBJECT(phb), name,
2304f9924c4SBenjamin Herrenschmidt &phb->pci_mmio, start, size);
2314f9924c4SBenjamin Herrenschmidt memory_region_add_subregion(parent, base, &phb->mr_mmio[index]);
2324f9924c4SBenjamin Herrenschmidt }
2334f9924c4SBenjamin Herrenschmidt
pnv_phb4_check_all_mbt(PnvPHB4 * phb)2344f9924c4SBenjamin Herrenschmidt static void pnv_phb4_check_all_mbt(PnvPHB4 *phb)
2354f9924c4SBenjamin Herrenschmidt {
2364f9924c4SBenjamin Herrenschmidt uint64_t i;
2374f9924c4SBenjamin Herrenschmidt uint32_t num_windows = phb->big_phb ? PNV_PHB4_MAX_MMIO_WINDOWS :
2384f9924c4SBenjamin Herrenschmidt PNV_PHB4_MIN_MMIO_WINDOWS;
2394f9924c4SBenjamin Herrenschmidt
2404f9924c4SBenjamin Herrenschmidt for (i = 0; i < num_windows; i++) {
2414f9924c4SBenjamin Herrenschmidt pnv_phb4_check_mbt(phb, i);
2424f9924c4SBenjamin Herrenschmidt }
2434f9924c4SBenjamin Herrenschmidt }
2444f9924c4SBenjamin Herrenschmidt
pnv_phb4_ioda_access(PnvPHB4 * phb,unsigned * out_table,unsigned * out_idx)2454f9924c4SBenjamin Herrenschmidt static uint64_t *pnv_phb4_ioda_access(PnvPHB4 *phb,
2464f9924c4SBenjamin Herrenschmidt unsigned *out_table, unsigned *out_idx)
2474f9924c4SBenjamin Herrenschmidt {
2484f9924c4SBenjamin Herrenschmidt uint64_t adreg = phb->regs[PHB_IODA_ADDR >> 3];
2494f9924c4SBenjamin Herrenschmidt unsigned int index = GETFIELD(PHB_IODA_AD_TADR, adreg);
2504f9924c4SBenjamin Herrenschmidt unsigned int table = GETFIELD(PHB_IODA_AD_TSEL, adreg);
2514f9924c4SBenjamin Herrenschmidt unsigned int mask;
2524f9924c4SBenjamin Herrenschmidt uint64_t *tptr = NULL;
2534f9924c4SBenjamin Herrenschmidt
2544f9924c4SBenjamin Herrenschmidt switch (table) {
2554f9924c4SBenjamin Herrenschmidt case IODA3_TBL_LIST:
2564f9924c4SBenjamin Herrenschmidt tptr = phb->ioda_LIST;
2574f9924c4SBenjamin Herrenschmidt mask = 7;
2584f9924c4SBenjamin Herrenschmidt break;
2594f9924c4SBenjamin Herrenschmidt case IODA3_TBL_MIST:
2604f9924c4SBenjamin Herrenschmidt tptr = phb->ioda_MIST;
2614f9924c4SBenjamin Herrenschmidt mask = phb->big_phb ? PNV_PHB4_MAX_MIST : (PNV_PHB4_MAX_MIST >> 1);
2624f9924c4SBenjamin Herrenschmidt mask -= 1;
2634f9924c4SBenjamin Herrenschmidt break;
2644f9924c4SBenjamin Herrenschmidt case IODA3_TBL_RCAM:
2654f9924c4SBenjamin Herrenschmidt mask = phb->big_phb ? 127 : 63;
2664f9924c4SBenjamin Herrenschmidt break;
2674f9924c4SBenjamin Herrenschmidt case IODA3_TBL_MRT:
2684f9924c4SBenjamin Herrenschmidt mask = phb->big_phb ? 15 : 7;
2694f9924c4SBenjamin Herrenschmidt break;
2704f9924c4SBenjamin Herrenschmidt case IODA3_TBL_PESTA:
2714f9924c4SBenjamin Herrenschmidt case IODA3_TBL_PESTB:
2724f9924c4SBenjamin Herrenschmidt mask = phb->big_phb ? PNV_PHB4_MAX_PEs : (PNV_PHB4_MAX_PEs >> 1);
2734f9924c4SBenjamin Herrenschmidt mask -= 1;
2744f9924c4SBenjamin Herrenschmidt break;
2754f9924c4SBenjamin Herrenschmidt case IODA3_TBL_TVT:
2764f9924c4SBenjamin Herrenschmidt tptr = phb->ioda_TVT;
2774f9924c4SBenjamin Herrenschmidt mask = phb->big_phb ? PNV_PHB4_MAX_TVEs : (PNV_PHB4_MAX_TVEs >> 1);
2784f9924c4SBenjamin Herrenschmidt mask -= 1;
2794f9924c4SBenjamin Herrenschmidt break;
2804f9924c4SBenjamin Herrenschmidt case IODA3_TBL_TCR:
2814f9924c4SBenjamin Herrenschmidt case IODA3_TBL_TDR:
2824f9924c4SBenjamin Herrenschmidt mask = phb->big_phb ? 1023 : 511;
2834f9924c4SBenjamin Herrenschmidt break;
2844f9924c4SBenjamin Herrenschmidt case IODA3_TBL_MBT:
2854f9924c4SBenjamin Herrenschmidt tptr = phb->ioda_MBT;
2864f9924c4SBenjamin Herrenschmidt mask = phb->big_phb ? PNV_PHB4_MAX_MBEs : (PNV_PHB4_MAX_MBEs >> 1);
2874f9924c4SBenjamin Herrenschmidt mask -= 1;
2884f9924c4SBenjamin Herrenschmidt break;
2894f9924c4SBenjamin Herrenschmidt case IODA3_TBL_MDT:
2904f9924c4SBenjamin Herrenschmidt tptr = phb->ioda_MDT;
2914f9924c4SBenjamin Herrenschmidt mask = phb->big_phb ? PNV_PHB4_MAX_PEs : (PNV_PHB4_MAX_PEs >> 1);
2924f9924c4SBenjamin Herrenschmidt mask -= 1;
2934f9924c4SBenjamin Herrenschmidt break;
2944f9924c4SBenjamin Herrenschmidt case IODA3_TBL_PEEV:
2954f9924c4SBenjamin Herrenschmidt tptr = phb->ioda_PEEV;
2964f9924c4SBenjamin Herrenschmidt mask = phb->big_phb ? PNV_PHB4_MAX_PEEVs : (PNV_PHB4_MAX_PEEVs >> 1);
2974f9924c4SBenjamin Herrenschmidt mask -= 1;
2984f9924c4SBenjamin Herrenschmidt break;
2994f9924c4SBenjamin Herrenschmidt default:
3004f9924c4SBenjamin Herrenschmidt phb_error(phb, "invalid IODA table %d", table);
3014f9924c4SBenjamin Herrenschmidt return NULL;
3024f9924c4SBenjamin Herrenschmidt }
3034f9924c4SBenjamin Herrenschmidt index &= mask;
3044f9924c4SBenjamin Herrenschmidt if (out_idx) {
3054f9924c4SBenjamin Herrenschmidt *out_idx = index;
3064f9924c4SBenjamin Herrenschmidt }
3074f9924c4SBenjamin Herrenschmidt if (out_table) {
3084f9924c4SBenjamin Herrenschmidt *out_table = table;
3094f9924c4SBenjamin Herrenschmidt }
3104f9924c4SBenjamin Herrenschmidt if (tptr) {
3114f9924c4SBenjamin Herrenschmidt tptr += index;
3124f9924c4SBenjamin Herrenschmidt }
3134f9924c4SBenjamin Herrenschmidt if (adreg & PHB_IODA_AD_AUTOINC) {
3144f9924c4SBenjamin Herrenschmidt index = (index + 1) & mask;
3154f9924c4SBenjamin Herrenschmidt adreg = SETFIELD(PHB_IODA_AD_TADR, adreg, index);
3164f9924c4SBenjamin Herrenschmidt }
3174f9924c4SBenjamin Herrenschmidt
3184f9924c4SBenjamin Herrenschmidt phb->regs[PHB_IODA_ADDR >> 3] = adreg;
3194f9924c4SBenjamin Herrenschmidt return tptr;
3204f9924c4SBenjamin Herrenschmidt }
3214f9924c4SBenjamin Herrenschmidt
pnv_phb4_ioda_read(PnvPHB4 * phb)3224f9924c4SBenjamin Herrenschmidt static uint64_t pnv_phb4_ioda_read(PnvPHB4 *phb)
3234f9924c4SBenjamin Herrenschmidt {
3244f9924c4SBenjamin Herrenschmidt unsigned table, idx;
3254f9924c4SBenjamin Herrenschmidt uint64_t *tptr;
3264f9924c4SBenjamin Herrenschmidt
3274f9924c4SBenjamin Herrenschmidt tptr = pnv_phb4_ioda_access(phb, &table, &idx);
3284f9924c4SBenjamin Herrenschmidt if (!tptr) {
3294f9924c4SBenjamin Herrenschmidt /* Special PESTA case */
3304f9924c4SBenjamin Herrenschmidt if (table == IODA3_TBL_PESTA) {
3314f9924c4SBenjamin Herrenschmidt return ((uint64_t)(phb->ioda_PEST_AB[idx] & 1)) << 63;
3324f9924c4SBenjamin Herrenschmidt } else if (table == IODA3_TBL_PESTB) {
3334f9924c4SBenjamin Herrenschmidt return ((uint64_t)(phb->ioda_PEST_AB[idx] & 2)) << 62;
3344f9924c4SBenjamin Herrenschmidt }
3354f9924c4SBenjamin Herrenschmidt /* Return 0 on unsupported tables, not ff's */
3364f9924c4SBenjamin Herrenschmidt return 0;
3374f9924c4SBenjamin Herrenschmidt }
3384f9924c4SBenjamin Herrenschmidt return *tptr;
3394f9924c4SBenjamin Herrenschmidt }
3404f9924c4SBenjamin Herrenschmidt
pnv_phb4_ioda_write(PnvPHB4 * phb,uint64_t val)3414f9924c4SBenjamin Herrenschmidt static void pnv_phb4_ioda_write(PnvPHB4 *phb, uint64_t val)
3424f9924c4SBenjamin Herrenschmidt {
3434f9924c4SBenjamin Herrenschmidt unsigned table, idx;
3444f9924c4SBenjamin Herrenschmidt uint64_t *tptr;
3454f9924c4SBenjamin Herrenschmidt
3464f9924c4SBenjamin Herrenschmidt tptr = pnv_phb4_ioda_access(phb, &table, &idx);
3474f9924c4SBenjamin Herrenschmidt if (!tptr) {
3484f9924c4SBenjamin Herrenschmidt /* Special PESTA case */
3494f9924c4SBenjamin Herrenschmidt if (table == IODA3_TBL_PESTA) {
3504f9924c4SBenjamin Herrenschmidt phb->ioda_PEST_AB[idx] &= ~1;
3514f9924c4SBenjamin Herrenschmidt phb->ioda_PEST_AB[idx] |= (val >> 63) & 1;
3524f9924c4SBenjamin Herrenschmidt } else if (table == IODA3_TBL_PESTB) {
3534f9924c4SBenjamin Herrenschmidt phb->ioda_PEST_AB[idx] &= ~2;
3544f9924c4SBenjamin Herrenschmidt phb->ioda_PEST_AB[idx] |= (val >> 62) & 2;
3554f9924c4SBenjamin Herrenschmidt }
3564f9924c4SBenjamin Herrenschmidt return;
3574f9924c4SBenjamin Herrenschmidt }
3584f9924c4SBenjamin Herrenschmidt
3594f9924c4SBenjamin Herrenschmidt /* Handle side effects */
3604f9924c4SBenjamin Herrenschmidt switch (table) {
3614f9924c4SBenjamin Herrenschmidt case IODA3_TBL_LIST:
3624f9924c4SBenjamin Herrenschmidt break;
3634f9924c4SBenjamin Herrenschmidt case IODA3_TBL_MIST: {
3644f9924c4SBenjamin Herrenschmidt /* Special mask for MIST partial write */
3654f9924c4SBenjamin Herrenschmidt uint64_t adreg = phb->regs[PHB_IODA_ADDR >> 3];
3664f9924c4SBenjamin Herrenschmidt uint32_t mmask = GETFIELD(PHB_IODA_AD_MIST_PWV, adreg);
3674f9924c4SBenjamin Herrenschmidt uint64_t v = *tptr;
3684f9924c4SBenjamin Herrenschmidt if (mmask == 0) {
3694f9924c4SBenjamin Herrenschmidt mmask = 0xf;
3704f9924c4SBenjamin Herrenschmidt }
3714f9924c4SBenjamin Herrenschmidt if (mmask & 8) {
3724f9924c4SBenjamin Herrenschmidt v &= 0x0000ffffffffffffull;
3734f9924c4SBenjamin Herrenschmidt v |= 0xcfff000000000000ull & val;
3744f9924c4SBenjamin Herrenschmidt }
3754f9924c4SBenjamin Herrenschmidt if (mmask & 4) {
3764f9924c4SBenjamin Herrenschmidt v &= 0xffff0000ffffffffull;
3774f9924c4SBenjamin Herrenschmidt v |= 0x0000cfff00000000ull & val;
3784f9924c4SBenjamin Herrenschmidt }
3794f9924c4SBenjamin Herrenschmidt if (mmask & 2) {
3804f9924c4SBenjamin Herrenschmidt v &= 0xffffffff0000ffffull;
3814f9924c4SBenjamin Herrenschmidt v |= 0x00000000cfff0000ull & val;
3824f9924c4SBenjamin Herrenschmidt }
3834f9924c4SBenjamin Herrenschmidt if (mmask & 1) {
3844f9924c4SBenjamin Herrenschmidt v &= 0xffffffffffff0000ull;
3854f9924c4SBenjamin Herrenschmidt v |= 0x000000000000cfffull & val;
3864f9924c4SBenjamin Herrenschmidt }
387984178d8SRichard Henderson *tptr = v;
3884f9924c4SBenjamin Herrenschmidt break;
3894f9924c4SBenjamin Herrenschmidt }
3904f9924c4SBenjamin Herrenschmidt case IODA3_TBL_MBT:
3914f9924c4SBenjamin Herrenschmidt *tptr = val;
3924f9924c4SBenjamin Herrenschmidt
393f1c0cff8SMichael Tokarev /* Copy across the valid bit to the other half */
3944f9924c4SBenjamin Herrenschmidt phb->ioda_MBT[idx ^ 1] &= 0x7fffffffffffffffull;
3954f9924c4SBenjamin Herrenschmidt phb->ioda_MBT[idx ^ 1] |= 0x8000000000000000ull & val;
3964f9924c4SBenjamin Herrenschmidt
3974f9924c4SBenjamin Herrenschmidt /* Update mappings */
3984f9924c4SBenjamin Herrenschmidt pnv_phb4_check_mbt(phb, idx >> 1);
3994f9924c4SBenjamin Herrenschmidt break;
4004f9924c4SBenjamin Herrenschmidt default:
4014f9924c4SBenjamin Herrenschmidt *tptr = val;
4024f9924c4SBenjamin Herrenschmidt }
4034f9924c4SBenjamin Herrenschmidt }
4044f9924c4SBenjamin Herrenschmidt
pnv_phb4_rtc_invalidate(PnvPHB4 * phb,uint64_t val)4054f9924c4SBenjamin Herrenschmidt static void pnv_phb4_rtc_invalidate(PnvPHB4 *phb, uint64_t val)
4064f9924c4SBenjamin Herrenschmidt {
4074f9924c4SBenjamin Herrenschmidt PnvPhb4DMASpace *ds;
4084f9924c4SBenjamin Herrenschmidt
4094f9924c4SBenjamin Herrenschmidt /* Always invalidate all for now ... */
4104f9924c4SBenjamin Herrenschmidt QLIST_FOREACH(ds, &phb->dma_spaces, list) {
4114f9924c4SBenjamin Herrenschmidt ds->pe_num = PHB_INVALID_PE;
4124f9924c4SBenjamin Herrenschmidt }
4134f9924c4SBenjamin Herrenschmidt }
4144f9924c4SBenjamin Herrenschmidt
pnv_phb4_update_msi_regions(PnvPhb4DMASpace * ds)4154f9924c4SBenjamin Herrenschmidt static void pnv_phb4_update_msi_regions(PnvPhb4DMASpace *ds)
4164f9924c4SBenjamin Herrenschmidt {
4174f9924c4SBenjamin Herrenschmidt uint64_t cfg = ds->phb->regs[PHB_PHB4_CONFIG >> 3];
4184f9924c4SBenjamin Herrenschmidt
4194f9924c4SBenjamin Herrenschmidt if (cfg & PHB_PHB4C_32BIT_MSI_EN) {
4204f9924c4SBenjamin Herrenschmidt if (!memory_region_is_mapped(MEMORY_REGION(&ds->msi32_mr))) {
4214f9924c4SBenjamin Herrenschmidt memory_region_add_subregion(MEMORY_REGION(&ds->dma_mr),
4224f9924c4SBenjamin Herrenschmidt 0xffff0000, &ds->msi32_mr);
4234f9924c4SBenjamin Herrenschmidt }
4244f9924c4SBenjamin Herrenschmidt } else {
4254f9924c4SBenjamin Herrenschmidt if (memory_region_is_mapped(MEMORY_REGION(&ds->msi32_mr))) {
4264f9924c4SBenjamin Herrenschmidt memory_region_del_subregion(MEMORY_REGION(&ds->dma_mr),
4274f9924c4SBenjamin Herrenschmidt &ds->msi32_mr);
4284f9924c4SBenjamin Herrenschmidt }
4294f9924c4SBenjamin Herrenschmidt }
4304f9924c4SBenjamin Herrenschmidt
4314f9924c4SBenjamin Herrenschmidt if (cfg & PHB_PHB4C_64BIT_MSI_EN) {
4324f9924c4SBenjamin Herrenschmidt if (!memory_region_is_mapped(MEMORY_REGION(&ds->msi64_mr))) {
4334f9924c4SBenjamin Herrenschmidt memory_region_add_subregion(MEMORY_REGION(&ds->dma_mr),
4344f9924c4SBenjamin Herrenschmidt (1ull << 60), &ds->msi64_mr);
4354f9924c4SBenjamin Herrenschmidt }
4364f9924c4SBenjamin Herrenschmidt } else {
4374f9924c4SBenjamin Herrenschmidt if (memory_region_is_mapped(MEMORY_REGION(&ds->msi64_mr))) {
4384f9924c4SBenjamin Herrenschmidt memory_region_del_subregion(MEMORY_REGION(&ds->dma_mr),
4394f9924c4SBenjamin Herrenschmidt &ds->msi64_mr);
4404f9924c4SBenjamin Herrenschmidt }
4414f9924c4SBenjamin Herrenschmidt }
4424f9924c4SBenjamin Herrenschmidt }
4434f9924c4SBenjamin Herrenschmidt
pnv_phb4_update_all_msi_regions(PnvPHB4 * phb)4444f9924c4SBenjamin Herrenschmidt static void pnv_phb4_update_all_msi_regions(PnvPHB4 *phb)
4454f9924c4SBenjamin Herrenschmidt {
4464f9924c4SBenjamin Herrenschmidt PnvPhb4DMASpace *ds;
4474f9924c4SBenjamin Herrenschmidt
4484f9924c4SBenjamin Herrenschmidt QLIST_FOREACH(ds, &phb->dma_spaces, list) {
4494f9924c4SBenjamin Herrenschmidt pnv_phb4_update_msi_regions(ds);
4504f9924c4SBenjamin Herrenschmidt }
4514f9924c4SBenjamin Herrenschmidt }
4524f9924c4SBenjamin Herrenschmidt
pnv_phb4_update_xsrc(PnvPHB4 * phb)4534f9924c4SBenjamin Herrenschmidt static void pnv_phb4_update_xsrc(PnvPHB4 *phb)
4544f9924c4SBenjamin Herrenschmidt {
4554f9924c4SBenjamin Herrenschmidt int shift, flags, i, lsi_base;
4564f9924c4SBenjamin Herrenschmidt XiveSource *xsrc = &phb->xsrc;
4574f9924c4SBenjamin Herrenschmidt
4584f9924c4SBenjamin Herrenschmidt /* The XIVE source characteristics can be set at run time */
4594f9924c4SBenjamin Herrenschmidt if (phb->regs[PHB_CTRLR >> 3] & PHB_CTRLR_IRQ_PGSZ_64K) {
4604f9924c4SBenjamin Herrenschmidt shift = XIVE_ESB_64K;
4614f9924c4SBenjamin Herrenschmidt } else {
4624f9924c4SBenjamin Herrenschmidt shift = XIVE_ESB_4K;
4634f9924c4SBenjamin Herrenschmidt }
4644f9924c4SBenjamin Herrenschmidt if (phb->regs[PHB_CTRLR >> 3] & PHB_CTRLR_IRQ_STORE_EOI) {
4654f9924c4SBenjamin Herrenschmidt flags = XIVE_SRC_STORE_EOI;
4664f9924c4SBenjamin Herrenschmidt } else {
4674f9924c4SBenjamin Herrenschmidt flags = 0;
4684f9924c4SBenjamin Herrenschmidt }
4694f9924c4SBenjamin Herrenschmidt
470c6b8cc37SCédric Le Goater /*
471c6b8cc37SCédric Le Goater * When the PQ disable configuration bit is set, the check on the
472c6b8cc37SCédric Le Goater * PQ state bits is disabled on the PHB side (for MSI only) and it
473c6b8cc37SCédric Le Goater * is performed on the IC side instead.
474c6b8cc37SCédric Le Goater */
475c6b8cc37SCédric Le Goater if (phb->regs[PHB_CTRLR >> 3] & PHB_CTRLR_IRQ_PQ_DISABLE) {
476c6b8cc37SCédric Le Goater flags |= XIVE_SRC_PQ_DISABLE;
477c6b8cc37SCédric Le Goater }
478c6b8cc37SCédric Le Goater
4794f9924c4SBenjamin Herrenschmidt phb->xsrc.esb_shift = shift;
4804f9924c4SBenjamin Herrenschmidt phb->xsrc.esb_flags = flags;
4814f9924c4SBenjamin Herrenschmidt
4824f9924c4SBenjamin Herrenschmidt lsi_base = GETFIELD(PHB_LSI_SRC_ID, phb->regs[PHB_LSI_SOURCE_ID >> 3]);
4834f9924c4SBenjamin Herrenschmidt lsi_base <<= 3;
4844f9924c4SBenjamin Herrenschmidt
4854f9924c4SBenjamin Herrenschmidt /* TODO: handle reset values of PHB_LSI_SRC_ID */
4864f9924c4SBenjamin Herrenschmidt if (!lsi_base) {
4874f9924c4SBenjamin Herrenschmidt return;
4884f9924c4SBenjamin Herrenschmidt }
4894f9924c4SBenjamin Herrenschmidt
4904f9924c4SBenjamin Herrenschmidt /* TODO: need a xive_source_irq_reset_lsi() */
4914f9924c4SBenjamin Herrenschmidt bitmap_zero(xsrc->lsi_map, xsrc->nr_irqs);
4924f9924c4SBenjamin Herrenschmidt
4934f9924c4SBenjamin Herrenschmidt for (i = 0; i < xsrc->nr_irqs; i++) {
4944f9924c4SBenjamin Herrenschmidt bool msi = (i < lsi_base || i >= (lsi_base + 8));
4954f9924c4SBenjamin Herrenschmidt if (!msi) {
4964f9924c4SBenjamin Herrenschmidt xive_source_irq_set_lsi(xsrc, i);
4974f9924c4SBenjamin Herrenschmidt }
4984f9924c4SBenjamin Herrenschmidt }
4994f9924c4SBenjamin Herrenschmidt }
5004f9924c4SBenjamin Herrenschmidt
pnv_phb4_reg_write(void * opaque,hwaddr off,uint64_t val,unsigned size)5014f9924c4SBenjamin Herrenschmidt static void pnv_phb4_reg_write(void *opaque, hwaddr off, uint64_t val,
5024f9924c4SBenjamin Herrenschmidt unsigned size)
5034f9924c4SBenjamin Herrenschmidt {
5044f9924c4SBenjamin Herrenschmidt PnvPHB4 *phb = PNV_PHB4(opaque);
5054f9924c4SBenjamin Herrenschmidt bool changed;
5064f9924c4SBenjamin Herrenschmidt
5074f9924c4SBenjamin Herrenschmidt /* Special case outbound configuration data */
5084f9924c4SBenjamin Herrenschmidt if ((off & 0xfffc) == PHB_CONFIG_DATA) {
5094f9924c4SBenjamin Herrenschmidt pnv_phb4_config_write(phb, off & 0x3, size, val);
5104f9924c4SBenjamin Herrenschmidt return;
5114f9924c4SBenjamin Herrenschmidt }
5124f9924c4SBenjamin Herrenschmidt
5134f9924c4SBenjamin Herrenschmidt /* Special case RC configuration space */
5144f9924c4SBenjamin Herrenschmidt if ((off & 0xf800) == PHB_RC_CONFIG_BASE) {
5154f9924c4SBenjamin Herrenschmidt pnv_phb4_rc_config_write(phb, off & 0x7ff, size, val);
5164f9924c4SBenjamin Herrenschmidt return;
5174f9924c4SBenjamin Herrenschmidt }
5184f9924c4SBenjamin Herrenschmidt
5194f9924c4SBenjamin Herrenschmidt /* Other registers are 64-bit only */
5204f9924c4SBenjamin Herrenschmidt if (size != 8 || off & 0x7) {
5214f9924c4SBenjamin Herrenschmidt phb_error(phb, "Invalid register access, offset: 0x%"PRIx64" size: %d",
5224f9924c4SBenjamin Herrenschmidt off, size);
5234f9924c4SBenjamin Herrenschmidt return;
5244f9924c4SBenjamin Herrenschmidt }
5254f9924c4SBenjamin Herrenschmidt
5264f9924c4SBenjamin Herrenschmidt /* Handle masking */
5274f9924c4SBenjamin Herrenschmidt switch (off) {
5284f9924c4SBenjamin Herrenschmidt case PHB_LSI_SOURCE_ID:
5294f9924c4SBenjamin Herrenschmidt val &= PHB_LSI_SRC_ID;
5304f9924c4SBenjamin Herrenschmidt break;
5314f9924c4SBenjamin Herrenschmidt case PHB_M64_UPPER_BITS:
5324f9924c4SBenjamin Herrenschmidt val &= 0xff00000000000000ull;
5334f9924c4SBenjamin Herrenschmidt break;
5344f9924c4SBenjamin Herrenschmidt /* TCE Kill */
5354f9924c4SBenjamin Herrenschmidt case PHB_TCE_KILL:
5364f9924c4SBenjamin Herrenschmidt /* Clear top 3 bits which HW does to indicate successful queuing */
5374f9924c4SBenjamin Herrenschmidt val &= ~(PHB_TCE_KILL_ALL | PHB_TCE_KILL_PE | PHB_TCE_KILL_ONE);
5384f9924c4SBenjamin Herrenschmidt break;
5394f9924c4SBenjamin Herrenschmidt case PHB_Q_DMA_R:
5404f9924c4SBenjamin Herrenschmidt /*
5414f9924c4SBenjamin Herrenschmidt * This is enough logic to make SW happy but we aren't
5424f9924c4SBenjamin Herrenschmidt * actually quiescing the DMAs
5434f9924c4SBenjamin Herrenschmidt */
5444f9924c4SBenjamin Herrenschmidt if (val & PHB_Q_DMA_R_AUTORESET) {
5454f9924c4SBenjamin Herrenschmidt val = 0;
5464f9924c4SBenjamin Herrenschmidt } else {
5474f9924c4SBenjamin Herrenschmidt val &= PHB_Q_DMA_R_QUIESCE_DMA;
5484f9924c4SBenjamin Herrenschmidt }
5494f9924c4SBenjamin Herrenschmidt break;
5504f9924c4SBenjamin Herrenschmidt /* LEM stuff */
5514f9924c4SBenjamin Herrenschmidt case PHB_LEM_FIR_AND_MASK:
5524f9924c4SBenjamin Herrenschmidt phb->regs[PHB_LEM_FIR_ACCUM >> 3] &= val;
5534f9924c4SBenjamin Herrenschmidt return;
5544f9924c4SBenjamin Herrenschmidt case PHB_LEM_FIR_OR_MASK:
5554f9924c4SBenjamin Herrenschmidt phb->regs[PHB_LEM_FIR_ACCUM >> 3] |= val;
5564f9924c4SBenjamin Herrenschmidt return;
5574f9924c4SBenjamin Herrenschmidt case PHB_LEM_ERROR_AND_MASK:
5584f9924c4SBenjamin Herrenschmidt phb->regs[PHB_LEM_ERROR_MASK >> 3] &= val;
5594f9924c4SBenjamin Herrenschmidt return;
5604f9924c4SBenjamin Herrenschmidt case PHB_LEM_ERROR_OR_MASK:
5614f9924c4SBenjamin Herrenschmidt phb->regs[PHB_LEM_ERROR_MASK >> 3] |= val;
5624f9924c4SBenjamin Herrenschmidt return;
5634f9924c4SBenjamin Herrenschmidt case PHB_LEM_WOF:
5644f9924c4SBenjamin Herrenschmidt val = 0;
5654f9924c4SBenjamin Herrenschmidt break;
5664f9924c4SBenjamin Herrenschmidt /* TODO: More regs ..., maybe create a table with masks... */
5674f9924c4SBenjamin Herrenschmidt
5684f9924c4SBenjamin Herrenschmidt /* Read only registers */
5694f9924c4SBenjamin Herrenschmidt case PHB_CPU_LOADSTORE_STATUS:
5704f9924c4SBenjamin Herrenschmidt case PHB_ETU_ERR_SUMMARY:
5714f9924c4SBenjamin Herrenschmidt case PHB_PHB4_GEN_CAP:
5724f9924c4SBenjamin Herrenschmidt case PHB_PHB4_TCE_CAP:
5734f9924c4SBenjamin Herrenschmidt case PHB_PHB4_IRQ_CAP:
5744f9924c4SBenjamin Herrenschmidt case PHB_PHB4_EEH_CAP:
5754f9924c4SBenjamin Herrenschmidt return;
5764f9924c4SBenjamin Herrenschmidt }
5774f9924c4SBenjamin Herrenschmidt
5784f9924c4SBenjamin Herrenschmidt /* Record whether it changed */
5794f9924c4SBenjamin Herrenschmidt changed = phb->regs[off >> 3] != val;
5804f9924c4SBenjamin Herrenschmidt
5814f9924c4SBenjamin Herrenschmidt /* Store in register cache first */
5824f9924c4SBenjamin Herrenschmidt phb->regs[off >> 3] = val;
5834f9924c4SBenjamin Herrenschmidt
5844f9924c4SBenjamin Herrenschmidt /* Handle side effects */
5854f9924c4SBenjamin Herrenschmidt switch (off) {
5864f9924c4SBenjamin Herrenschmidt case PHB_PHB4_CONFIG:
5874f9924c4SBenjamin Herrenschmidt if (changed) {
5884f9924c4SBenjamin Herrenschmidt pnv_phb4_update_all_msi_regions(phb);
5894f9924c4SBenjamin Herrenschmidt }
5904f9924c4SBenjamin Herrenschmidt break;
5914f9924c4SBenjamin Herrenschmidt case PHB_M32_START_ADDR:
5924f9924c4SBenjamin Herrenschmidt case PHB_M64_UPPER_BITS:
5934f9924c4SBenjamin Herrenschmidt if (changed) {
5944f9924c4SBenjamin Herrenschmidt pnv_phb4_check_all_mbt(phb);
5954f9924c4SBenjamin Herrenschmidt }
5964f9924c4SBenjamin Herrenschmidt break;
5974f9924c4SBenjamin Herrenschmidt
5984f9924c4SBenjamin Herrenschmidt /* IODA table accesses */
5994f9924c4SBenjamin Herrenschmidt case PHB_IODA_DATA0:
6004f9924c4SBenjamin Herrenschmidt pnv_phb4_ioda_write(phb, val);
6014f9924c4SBenjamin Herrenschmidt break;
6024f9924c4SBenjamin Herrenschmidt
6034f9924c4SBenjamin Herrenschmidt /* RTC invalidation */
6044f9924c4SBenjamin Herrenschmidt case PHB_RTC_INVALIDATE:
6054f9924c4SBenjamin Herrenschmidt pnv_phb4_rtc_invalidate(phb, val);
6064f9924c4SBenjamin Herrenschmidt break;
6074f9924c4SBenjamin Herrenschmidt
6084f9924c4SBenjamin Herrenschmidt /* PHB Control (Affects XIVE source) */
6094f9924c4SBenjamin Herrenschmidt case PHB_CTRLR:
6104f9924c4SBenjamin Herrenschmidt case PHB_LSI_SOURCE_ID:
6114f9924c4SBenjamin Herrenschmidt pnv_phb4_update_xsrc(phb);
6124f9924c4SBenjamin Herrenschmidt break;
6134f9924c4SBenjamin Herrenschmidt
6144f9924c4SBenjamin Herrenschmidt /* Silent simple writes */
6154f9924c4SBenjamin Herrenschmidt case PHB_ASN_CMPM:
6164f9924c4SBenjamin Herrenschmidt case PHB_CONFIG_ADDRESS:
6174f9924c4SBenjamin Herrenschmidt case PHB_IODA_ADDR:
6184f9924c4SBenjamin Herrenschmidt case PHB_TCE_KILL:
6194f9924c4SBenjamin Herrenschmidt case PHB_TCE_SPEC_CTL:
6204f9924c4SBenjamin Herrenschmidt case PHB_PEST_BAR:
6214f9924c4SBenjamin Herrenschmidt case PHB_PELTV_BAR:
6224f9924c4SBenjamin Herrenschmidt case PHB_RTT_BAR:
6234f9924c4SBenjamin Herrenschmidt case PHB_LEM_FIR_ACCUM:
6244f9924c4SBenjamin Herrenschmidt case PHB_LEM_ERROR_MASK:
6254f9924c4SBenjamin Herrenschmidt case PHB_LEM_ACTION0:
6264f9924c4SBenjamin Herrenschmidt case PHB_LEM_ACTION1:
6274f9924c4SBenjamin Herrenschmidt case PHB_TCE_TAG_ENABLE:
6284f9924c4SBenjamin Herrenschmidt case PHB_INT_NOTIFY_ADDR:
6294f9924c4SBenjamin Herrenschmidt case PHB_INT_NOTIFY_INDEX:
6304f9924c4SBenjamin Herrenschmidt case PHB_DMARD_SYNC:
6314f9924c4SBenjamin Herrenschmidt break;
6324f9924c4SBenjamin Herrenschmidt
6334f9924c4SBenjamin Herrenschmidt /* Noise on anything else */
6344f9924c4SBenjamin Herrenschmidt default:
6354f9924c4SBenjamin Herrenschmidt qemu_log_mask(LOG_UNIMP, "phb4: reg_write 0x%"PRIx64"=%"PRIx64"\n",
6364f9924c4SBenjamin Herrenschmidt off, val);
6374f9924c4SBenjamin Herrenschmidt }
6384f9924c4SBenjamin Herrenschmidt }
6394f9924c4SBenjamin Herrenschmidt
pnv_phb4_reg_read(void * opaque,hwaddr off,unsigned size)6404f9924c4SBenjamin Herrenschmidt static uint64_t pnv_phb4_reg_read(void *opaque, hwaddr off, unsigned size)
6414f9924c4SBenjamin Herrenschmidt {
6424f9924c4SBenjamin Herrenschmidt PnvPHB4 *phb = PNV_PHB4(opaque);
6434f9924c4SBenjamin Herrenschmidt uint64_t val;
6444f9924c4SBenjamin Herrenschmidt
6454f9924c4SBenjamin Herrenschmidt if ((off & 0xfffc) == PHB_CONFIG_DATA) {
6464f9924c4SBenjamin Herrenschmidt return pnv_phb4_config_read(phb, off & 0x3, size);
6474f9924c4SBenjamin Herrenschmidt }
6484f9924c4SBenjamin Herrenschmidt
6494f9924c4SBenjamin Herrenschmidt /* Special case RC configuration space */
6504f9924c4SBenjamin Herrenschmidt if ((off & 0xf800) == PHB_RC_CONFIG_BASE) {
6514f9924c4SBenjamin Herrenschmidt return pnv_phb4_rc_config_read(phb, off & 0x7ff, size);
6524f9924c4SBenjamin Herrenschmidt }
6534f9924c4SBenjamin Herrenschmidt
6544f9924c4SBenjamin Herrenschmidt /* Other registers are 64-bit only */
6554f9924c4SBenjamin Herrenschmidt if (size != 8 || off & 0x7) {
6564f9924c4SBenjamin Herrenschmidt phb_error(phb, "Invalid register access, offset: 0x%"PRIx64" size: %d",
6574f9924c4SBenjamin Herrenschmidt off, size);
6584f9924c4SBenjamin Herrenschmidt return ~0ull;
6594f9924c4SBenjamin Herrenschmidt }
6604f9924c4SBenjamin Herrenschmidt
6614f9924c4SBenjamin Herrenschmidt /* Default read from cache */
6624f9924c4SBenjamin Herrenschmidt val = phb->regs[off >> 3];
6634f9924c4SBenjamin Herrenschmidt
6644f9924c4SBenjamin Herrenschmidt switch (off) {
6654f9924c4SBenjamin Herrenschmidt case PHB_VERSION:
666ba491901SCédric Le Goater return PNV_PHB4_PEC_GET_CLASS(phb->pec)->version;
6674f9924c4SBenjamin Herrenschmidt
6684f9924c4SBenjamin Herrenschmidt /* Read-only */
6694f9924c4SBenjamin Herrenschmidt case PHB_PHB4_GEN_CAP:
6704f9924c4SBenjamin Herrenschmidt return 0xe4b8000000000000ull;
6714f9924c4SBenjamin Herrenschmidt case PHB_PHB4_TCE_CAP:
6724f9924c4SBenjamin Herrenschmidt return phb->big_phb ? 0x4008440000000400ull : 0x2008440000000200ull;
6734f9924c4SBenjamin Herrenschmidt case PHB_PHB4_IRQ_CAP:
6744f9924c4SBenjamin Herrenschmidt return phb->big_phb ? 0x0800000000001000ull : 0x0800000000000800ull;
6754f9924c4SBenjamin Herrenschmidt case PHB_PHB4_EEH_CAP:
6764f9924c4SBenjamin Herrenschmidt return phb->big_phb ? 0x2000000000000000ull : 0x1000000000000000ull;
6774f9924c4SBenjamin Herrenschmidt
6784f9924c4SBenjamin Herrenschmidt /* IODA table accesses */
6794f9924c4SBenjamin Herrenschmidt case PHB_IODA_DATA0:
6804f9924c4SBenjamin Herrenschmidt return pnv_phb4_ioda_read(phb);
6814f9924c4SBenjamin Herrenschmidt
6824f9924c4SBenjamin Herrenschmidt /* Link training always appears trained */
6834f9924c4SBenjamin Herrenschmidt case PHB_PCIE_DLP_TRAIN_CTL:
6844f9924c4SBenjamin Herrenschmidt /* TODO: Do something sensible with speed ? */
6854f9924c4SBenjamin Herrenschmidt return PHB_PCIE_DLP_INBAND_PRESENCE | PHB_PCIE_DLP_TL_LINKACT;
6864f9924c4SBenjamin Herrenschmidt
6874f9924c4SBenjamin Herrenschmidt /* DMA read sync: make it look like it's complete */
6884f9924c4SBenjamin Herrenschmidt case PHB_DMARD_SYNC:
6894f9924c4SBenjamin Herrenschmidt return PHB_DMARD_SYNC_COMPLETE;
6904f9924c4SBenjamin Herrenschmidt
6914f9924c4SBenjamin Herrenschmidt /* Silent simple reads */
6924f9924c4SBenjamin Herrenschmidt case PHB_LSI_SOURCE_ID:
6934f9924c4SBenjamin Herrenschmidt case PHB_CPU_LOADSTORE_STATUS:
6944f9924c4SBenjamin Herrenschmidt case PHB_ASN_CMPM:
6954f9924c4SBenjamin Herrenschmidt case PHB_PHB4_CONFIG:
6964f9924c4SBenjamin Herrenschmidt case PHB_M32_START_ADDR:
6974f9924c4SBenjamin Herrenschmidt case PHB_CONFIG_ADDRESS:
6984f9924c4SBenjamin Herrenschmidt case PHB_IODA_ADDR:
6994f9924c4SBenjamin Herrenschmidt case PHB_RTC_INVALIDATE:
7004f9924c4SBenjamin Herrenschmidt case PHB_TCE_KILL:
7014f9924c4SBenjamin Herrenschmidt case PHB_TCE_SPEC_CTL:
7024f9924c4SBenjamin Herrenschmidt case PHB_PEST_BAR:
7034f9924c4SBenjamin Herrenschmidt case PHB_PELTV_BAR:
7044f9924c4SBenjamin Herrenschmidt case PHB_RTT_BAR:
7054f9924c4SBenjamin Herrenschmidt case PHB_M64_UPPER_BITS:
7064f9924c4SBenjamin Herrenschmidt case PHB_CTRLR:
7074f9924c4SBenjamin Herrenschmidt case PHB_LEM_FIR_ACCUM:
7084f9924c4SBenjamin Herrenschmidt case PHB_LEM_ERROR_MASK:
7094f9924c4SBenjamin Herrenschmidt case PHB_LEM_ACTION0:
7104f9924c4SBenjamin Herrenschmidt case PHB_LEM_ACTION1:
7114f9924c4SBenjamin Herrenschmidt case PHB_TCE_TAG_ENABLE:
7124f9924c4SBenjamin Herrenschmidt case PHB_INT_NOTIFY_ADDR:
7134f9924c4SBenjamin Herrenschmidt case PHB_INT_NOTIFY_INDEX:
7144f9924c4SBenjamin Herrenschmidt case PHB_Q_DMA_R:
7154f9924c4SBenjamin Herrenschmidt case PHB_ETU_ERR_SUMMARY:
7164f9924c4SBenjamin Herrenschmidt break;
7174f9924c4SBenjamin Herrenschmidt
7184f9924c4SBenjamin Herrenschmidt /* Noise on anything else */
7194f9924c4SBenjamin Herrenschmidt default:
7204f9924c4SBenjamin Herrenschmidt qemu_log_mask(LOG_UNIMP, "phb4: reg_read 0x%"PRIx64"=%"PRIx64"\n",
7214f9924c4SBenjamin Herrenschmidt off, val);
7224f9924c4SBenjamin Herrenschmidt }
7234f9924c4SBenjamin Herrenschmidt return val;
7244f9924c4SBenjamin Herrenschmidt }
7254f9924c4SBenjamin Herrenschmidt
7264f9924c4SBenjamin Herrenschmidt static const MemoryRegionOps pnv_phb4_reg_ops = {
7274f9924c4SBenjamin Herrenschmidt .read = pnv_phb4_reg_read,
7284f9924c4SBenjamin Herrenschmidt .write = pnv_phb4_reg_write,
7294f9924c4SBenjamin Herrenschmidt .valid.min_access_size = 1,
7304f9924c4SBenjamin Herrenschmidt .valid.max_access_size = 8,
7314f9924c4SBenjamin Herrenschmidt .impl.min_access_size = 1,
7324f9924c4SBenjamin Herrenschmidt .impl.max_access_size = 8,
7334f9924c4SBenjamin Herrenschmidt .endianness = DEVICE_BIG_ENDIAN,
7344f9924c4SBenjamin Herrenschmidt };
7354f9924c4SBenjamin Herrenschmidt
pnv_phb4_xscom_read(void * opaque,hwaddr addr,unsigned size)7364f9924c4SBenjamin Herrenschmidt static uint64_t pnv_phb4_xscom_read(void *opaque, hwaddr addr, unsigned size)
7374f9924c4SBenjamin Herrenschmidt {
7384f9924c4SBenjamin Herrenschmidt PnvPHB4 *phb = PNV_PHB4(opaque);
7394f9924c4SBenjamin Herrenschmidt uint32_t reg = addr >> 3;
7404f9924c4SBenjamin Herrenschmidt uint64_t val;
7414f9924c4SBenjamin Herrenschmidt hwaddr offset;
7424f9924c4SBenjamin Herrenschmidt
7434f9924c4SBenjamin Herrenschmidt switch (reg) {
7444f9924c4SBenjamin Herrenschmidt case PHB_SCOM_HV_IND_ADDR:
7454f9924c4SBenjamin Herrenschmidt return phb->scom_hv_ind_addr_reg;
7464f9924c4SBenjamin Herrenschmidt
7474f9924c4SBenjamin Herrenschmidt case PHB_SCOM_HV_IND_DATA:
7484f9924c4SBenjamin Herrenschmidt if (!(phb->scom_hv_ind_addr_reg & PHB_SCOM_HV_IND_ADDR_VALID)) {
7494f9924c4SBenjamin Herrenschmidt phb_error(phb, "Invalid indirect address");
7504f9924c4SBenjamin Herrenschmidt return ~0ull;
7514f9924c4SBenjamin Herrenschmidt }
7524f9924c4SBenjamin Herrenschmidt size = (phb->scom_hv_ind_addr_reg & PHB_SCOM_HV_IND_ADDR_4B) ? 4 : 8;
7534f9924c4SBenjamin Herrenschmidt offset = GETFIELD(PHB_SCOM_HV_IND_ADDR_ADDR, phb->scom_hv_ind_addr_reg);
7544f9924c4SBenjamin Herrenschmidt val = pnv_phb4_reg_read(phb, offset, size);
7554f9924c4SBenjamin Herrenschmidt if (phb->scom_hv_ind_addr_reg & PHB_SCOM_HV_IND_ADDR_AUTOINC) {
7564f9924c4SBenjamin Herrenschmidt offset += size;
7574f9924c4SBenjamin Herrenschmidt offset &= 0x3fff;
7584f9924c4SBenjamin Herrenschmidt phb->scom_hv_ind_addr_reg = SETFIELD(PHB_SCOM_HV_IND_ADDR_ADDR,
7594f9924c4SBenjamin Herrenschmidt phb->scom_hv_ind_addr_reg,
7604f9924c4SBenjamin Herrenschmidt offset);
7614f9924c4SBenjamin Herrenschmidt }
7624f9924c4SBenjamin Herrenschmidt return val;
7634f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_FIR:
7644f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_FIR_AND:
7654f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_FIR_OR:
7664f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_FIR_MSK:
7674f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_ERR_MSK_AND:
7684f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_ERR_MSK_OR:
7694f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_ACT0:
7704f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_ACT1:
7714f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_WOF:
7724f9924c4SBenjamin Herrenschmidt offset = ((reg - PHB_SCOM_ETU_LEM_FIR) << 3) + PHB_LEM_FIR_ACCUM;
7734f9924c4SBenjamin Herrenschmidt return pnv_phb4_reg_read(phb, offset, size);
7744f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CONFIG:
7754f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CTR0:
7764f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CTR1:
7774f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CTR2:
7784f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CTR3:
7794f9924c4SBenjamin Herrenschmidt offset = ((reg - PHB_SCOM_ETU_PMON_CONFIG) << 3) + PHB_PERFMON_CONFIG;
7804f9924c4SBenjamin Herrenschmidt return pnv_phb4_reg_read(phb, offset, size);
7814f9924c4SBenjamin Herrenschmidt
7824f9924c4SBenjamin Herrenschmidt default:
7834f9924c4SBenjamin Herrenschmidt qemu_log_mask(LOG_UNIMP, "phb4: xscom_read 0x%"HWADDR_PRIx"\n", addr);
7844f9924c4SBenjamin Herrenschmidt return ~0ull;
7854f9924c4SBenjamin Herrenschmidt }
7864f9924c4SBenjamin Herrenschmidt }
7874f9924c4SBenjamin Herrenschmidt
pnv_phb4_xscom_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)7884f9924c4SBenjamin Herrenschmidt static void pnv_phb4_xscom_write(void *opaque, hwaddr addr,
7894f9924c4SBenjamin Herrenschmidt uint64_t val, unsigned size)
7904f9924c4SBenjamin Herrenschmidt {
7914f9924c4SBenjamin Herrenschmidt PnvPHB4 *phb = PNV_PHB4(opaque);
7924f9924c4SBenjamin Herrenschmidt uint32_t reg = addr >> 3;
7934f9924c4SBenjamin Herrenschmidt hwaddr offset;
7944f9924c4SBenjamin Herrenschmidt
7954f9924c4SBenjamin Herrenschmidt switch (reg) {
7964f9924c4SBenjamin Herrenschmidt case PHB_SCOM_HV_IND_ADDR:
7974f9924c4SBenjamin Herrenschmidt phb->scom_hv_ind_addr_reg = val & 0xe000000000001fff;
7984f9924c4SBenjamin Herrenschmidt break;
7994f9924c4SBenjamin Herrenschmidt case PHB_SCOM_HV_IND_DATA:
8004f9924c4SBenjamin Herrenschmidt if (!(phb->scom_hv_ind_addr_reg & PHB_SCOM_HV_IND_ADDR_VALID)) {
8014f9924c4SBenjamin Herrenschmidt phb_error(phb, "Invalid indirect address");
8024f9924c4SBenjamin Herrenschmidt break;
8034f9924c4SBenjamin Herrenschmidt }
8044f9924c4SBenjamin Herrenschmidt size = (phb->scom_hv_ind_addr_reg & PHB_SCOM_HV_IND_ADDR_4B) ? 4 : 8;
8054f9924c4SBenjamin Herrenschmidt offset = GETFIELD(PHB_SCOM_HV_IND_ADDR_ADDR, phb->scom_hv_ind_addr_reg);
8064f9924c4SBenjamin Herrenschmidt pnv_phb4_reg_write(phb, offset, val, size);
8074f9924c4SBenjamin Herrenschmidt if (phb->scom_hv_ind_addr_reg & PHB_SCOM_HV_IND_ADDR_AUTOINC) {
8084f9924c4SBenjamin Herrenschmidt offset += size;
8094f9924c4SBenjamin Herrenschmidt offset &= 0x3fff;
8104f9924c4SBenjamin Herrenschmidt phb->scom_hv_ind_addr_reg = SETFIELD(PHB_SCOM_HV_IND_ADDR_ADDR,
8114f9924c4SBenjamin Herrenschmidt phb->scom_hv_ind_addr_reg,
8124f9924c4SBenjamin Herrenschmidt offset);
8134f9924c4SBenjamin Herrenschmidt }
8144f9924c4SBenjamin Herrenschmidt break;
8154f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_FIR:
8164f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_FIR_AND:
8174f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_FIR_OR:
8184f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_FIR_MSK:
8194f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_ERR_MSK_AND:
8204f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_ERR_MSK_OR:
8214f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_ACT0:
8224f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_ACT1:
8234f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_LEM_WOF:
8244f9924c4SBenjamin Herrenschmidt offset = ((reg - PHB_SCOM_ETU_LEM_FIR) << 3) + PHB_LEM_FIR_ACCUM;
8254f9924c4SBenjamin Herrenschmidt pnv_phb4_reg_write(phb, offset, val, size);
8264f9924c4SBenjamin Herrenschmidt break;
8274f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CONFIG:
8284f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CTR0:
8294f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CTR1:
8304f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CTR2:
8314f9924c4SBenjamin Herrenschmidt case PHB_SCOM_ETU_PMON_CTR3:
8324f9924c4SBenjamin Herrenschmidt offset = ((reg - PHB_SCOM_ETU_PMON_CONFIG) << 3) + PHB_PERFMON_CONFIG;
8334f9924c4SBenjamin Herrenschmidt pnv_phb4_reg_write(phb, offset, val, size);
8344f9924c4SBenjamin Herrenschmidt break;
8354f9924c4SBenjamin Herrenschmidt default:
8364f9924c4SBenjamin Herrenschmidt qemu_log_mask(LOG_UNIMP, "phb4: xscom_write 0x%"HWADDR_PRIx
8374f9924c4SBenjamin Herrenschmidt "=%"PRIx64"\n", addr, val);
8384f9924c4SBenjamin Herrenschmidt }
8394f9924c4SBenjamin Herrenschmidt }
8404f9924c4SBenjamin Herrenschmidt
8414f9924c4SBenjamin Herrenschmidt const MemoryRegionOps pnv_phb4_xscom_ops = {
8424f9924c4SBenjamin Herrenschmidt .read = pnv_phb4_xscom_read,
8434f9924c4SBenjamin Herrenschmidt .write = pnv_phb4_xscom_write,
8444f9924c4SBenjamin Herrenschmidt .valid.min_access_size = 8,
8454f9924c4SBenjamin Herrenschmidt .valid.max_access_size = 8,
8464f9924c4SBenjamin Herrenschmidt .impl.min_access_size = 8,
8474f9924c4SBenjamin Herrenschmidt .impl.max_access_size = 8,
8484f9924c4SBenjamin Herrenschmidt .endianness = DEVICE_BIG_ENDIAN,
8494f9924c4SBenjamin Herrenschmidt };
8504f9924c4SBenjamin Herrenschmidt
pnv_pec_stk_nest_xscom_read(void * opaque,hwaddr addr,unsigned size)8513d2adf17SDaniel Henrique Barboza static uint64_t pnv_pec_stk_nest_xscom_read(void *opaque, hwaddr addr,
8523d2adf17SDaniel Henrique Barboza unsigned size)
8533d2adf17SDaniel Henrique Barboza {
854867683d8SDaniel Henrique Barboza PnvPHB4 *phb = PNV_PHB4(opaque);
8553d2adf17SDaniel Henrique Barboza uint32_t reg = addr >> 3;
8563d2adf17SDaniel Henrique Barboza
857fcc63904SSaif Abrar /* All registers are read-able */
85898f08333SDaniel Henrique Barboza return phb->nest_regs[reg];
8593d2adf17SDaniel Henrique Barboza }
8603d2adf17SDaniel Henrique Barboza
8616f506c90SDaniel Henrique Barboza /*
8626f506c90SDaniel Henrique Barboza * Return the 'stack_no' of a PHB4. 'stack_no' is the order
8636f506c90SDaniel Henrique Barboza * the PHB4 occupies in the PEC. This is the reverse of what
8646f506c90SDaniel Henrique Barboza * pnv_phb4_pec_get_phb_id() does.
8656f506c90SDaniel Henrique Barboza *
8666f506c90SDaniel Henrique Barboza * E.g. a phb with phb_id = 4 and pec->index = 1 (PEC1) will
8676f506c90SDaniel Henrique Barboza * be the second phb (stack_no = 1) of the PEC.
8686f506c90SDaniel Henrique Barboza */
pnv_phb4_get_phb_stack_no(PnvPHB4 * phb)8696f506c90SDaniel Henrique Barboza static int pnv_phb4_get_phb_stack_no(PnvPHB4 *phb)
8706f506c90SDaniel Henrique Barboza {
8716f506c90SDaniel Henrique Barboza PnvPhb4PecState *pec = phb->pec;
8726f506c90SDaniel Henrique Barboza PnvPhb4PecClass *pecc = PNV_PHB4_PEC_GET_CLASS(pec);
8736f506c90SDaniel Henrique Barboza int index = pec->index;
8746f506c90SDaniel Henrique Barboza int stack_no = phb->phb_id;
8756f506c90SDaniel Henrique Barboza
8766f506c90SDaniel Henrique Barboza while (index--) {
8773f4c369eSDaniel Henrique Barboza stack_no -= pecc->num_phbs[index];
8786f506c90SDaniel Henrique Barboza }
8796f506c90SDaniel Henrique Barboza
8806f506c90SDaniel Henrique Barboza return stack_no;
8816f506c90SDaniel Henrique Barboza }
8826f506c90SDaniel Henrique Barboza
pnv_phb4_update_regions(PnvPHB4 * phb)8837edb9514SDaniel Henrique Barboza static void pnv_phb4_update_regions(PnvPHB4 *phb)
8847e1e0912SDaniel Henrique Barboza {
8857e1e0912SDaniel Henrique Barboza /* Unmap first always */
8867e1e0912SDaniel Henrique Barboza if (memory_region_is_mapped(&phb->mr_regs)) {
887e0d2379fSDaniel Henrique Barboza memory_region_del_subregion(&phb->phbbar, &phb->mr_regs);
8887e1e0912SDaniel Henrique Barboza }
8897e1e0912SDaniel Henrique Barboza if (memory_region_is_mapped(&phb->xsrc.esb_mmio)) {
890db16c02eSDaniel Henrique Barboza memory_region_del_subregion(&phb->intbar, &phb->xsrc.esb_mmio);
8917e1e0912SDaniel Henrique Barboza }
8927e1e0912SDaniel Henrique Barboza
8937e1e0912SDaniel Henrique Barboza /* Map registers if enabled */
894e0d2379fSDaniel Henrique Barboza if (memory_region_is_mapped(&phb->phbbar)) {
895e0d2379fSDaniel Henrique Barboza memory_region_add_subregion(&phb->phbbar, 0, &phb->mr_regs);
8967e1e0912SDaniel Henrique Barboza }
8977e1e0912SDaniel Henrique Barboza
8987e1e0912SDaniel Henrique Barboza /* Map ESB if enabled */
899db16c02eSDaniel Henrique Barboza if (memory_region_is_mapped(&phb->intbar)) {
900db16c02eSDaniel Henrique Barboza memory_region_add_subregion(&phb->intbar, 0, &phb->xsrc.esb_mmio);
9017e1e0912SDaniel Henrique Barboza }
9027e1e0912SDaniel Henrique Barboza
9037e1e0912SDaniel Henrique Barboza /* Check/update m32 */
9047e1e0912SDaniel Henrique Barboza pnv_phb4_check_all_mbt(phb);
9057e1e0912SDaniel Henrique Barboza }
9067e1e0912SDaniel Henrique Barboza
pnv_pec_phb_update_map(PnvPHB4 * phb)907b4cda949SDaniel Henrique Barboza static void pnv_pec_phb_update_map(PnvPHB4 *phb)
9083d2adf17SDaniel Henrique Barboza {
909d2704eb3SDaniel Henrique Barboza PnvPhb4PecState *pec = phb->pec;
9103d2adf17SDaniel Henrique Barboza MemoryRegion *sysmem = get_system_memory();
91198f08333SDaniel Henrique Barboza uint64_t bar_en = phb->nest_regs[PEC_NEST_STK_BAR_EN];
9126f506c90SDaniel Henrique Barboza int stack_no = pnv_phb4_get_phb_stack_no(phb);
9133d2adf17SDaniel Henrique Barboza uint64_t bar, mask, size;
9143d2adf17SDaniel Henrique Barboza char name[64];
9153d2adf17SDaniel Henrique Barboza
9163d2adf17SDaniel Henrique Barboza /*
9173d2adf17SDaniel Henrique Barboza * NOTE: This will really not work well if those are remapped
9183d2adf17SDaniel Henrique Barboza * after the PHB has created its sub regions. We could do better
9193d2adf17SDaniel Henrique Barboza * if we had a way to resize regions but we don't really care
9203d2adf17SDaniel Henrique Barboza * that much in practice as the stuff below really only happens
9213d2adf17SDaniel Henrique Barboza * once early during boot
9223d2adf17SDaniel Henrique Barboza */
9233d2adf17SDaniel Henrique Barboza
9243d2adf17SDaniel Henrique Barboza /* Handle unmaps */
9251293d735SDaniel Henrique Barboza if (memory_region_is_mapped(&phb->mmbar0) &&
9263d2adf17SDaniel Henrique Barboza !(bar_en & PEC_NEST_STK_BAR_EN_MMIO0)) {
9271293d735SDaniel Henrique Barboza memory_region_del_subregion(sysmem, &phb->mmbar0);
9283d2adf17SDaniel Henrique Barboza }
9291293d735SDaniel Henrique Barboza if (memory_region_is_mapped(&phb->mmbar1) &&
9303d2adf17SDaniel Henrique Barboza !(bar_en & PEC_NEST_STK_BAR_EN_MMIO1)) {
9311293d735SDaniel Henrique Barboza memory_region_del_subregion(sysmem, &phb->mmbar1);
9323d2adf17SDaniel Henrique Barboza }
933e0d2379fSDaniel Henrique Barboza if (memory_region_is_mapped(&phb->phbbar) &&
9343d2adf17SDaniel Henrique Barboza !(bar_en & PEC_NEST_STK_BAR_EN_PHB)) {
935e0d2379fSDaniel Henrique Barboza memory_region_del_subregion(sysmem, &phb->phbbar);
9363d2adf17SDaniel Henrique Barboza }
937db16c02eSDaniel Henrique Barboza if (memory_region_is_mapped(&phb->intbar) &&
9383d2adf17SDaniel Henrique Barboza !(bar_en & PEC_NEST_STK_BAR_EN_INT)) {
939db16c02eSDaniel Henrique Barboza memory_region_del_subregion(sysmem, &phb->intbar);
9403d2adf17SDaniel Henrique Barboza }
9413d2adf17SDaniel Henrique Barboza
9423d2adf17SDaniel Henrique Barboza /* Update PHB */
9437edb9514SDaniel Henrique Barboza pnv_phb4_update_regions(phb);
9443d2adf17SDaniel Henrique Barboza
9453d2adf17SDaniel Henrique Barboza /* Handle maps */
9461293d735SDaniel Henrique Barboza if (!memory_region_is_mapped(&phb->mmbar0) &&
9473d2adf17SDaniel Henrique Barboza (bar_en & PEC_NEST_STK_BAR_EN_MMIO0)) {
94898f08333SDaniel Henrique Barboza bar = phb->nest_regs[PEC_NEST_STK_MMIO_BAR0] >> 8;
94998f08333SDaniel Henrique Barboza mask = phb->nest_regs[PEC_NEST_STK_MMIO_BAR0_MASK];
9503d2adf17SDaniel Henrique Barboza size = ((~mask) >> 8) + 1;
9511293d735SDaniel Henrique Barboza snprintf(name, sizeof(name), "pec-%d.%d-phb-%d-mmio0",
9526f506c90SDaniel Henrique Barboza pec->chip_id, pec->index, stack_no);
9531293d735SDaniel Henrique Barboza memory_region_init(&phb->mmbar0, OBJECT(phb), name, size);
9541293d735SDaniel Henrique Barboza memory_region_add_subregion(sysmem, bar, &phb->mmbar0);
9551293d735SDaniel Henrique Barboza phb->mmio0_base = bar;
9561293d735SDaniel Henrique Barboza phb->mmio0_size = size;
9573d2adf17SDaniel Henrique Barboza }
9581293d735SDaniel Henrique Barboza if (!memory_region_is_mapped(&phb->mmbar1) &&
9593d2adf17SDaniel Henrique Barboza (bar_en & PEC_NEST_STK_BAR_EN_MMIO1)) {
96098f08333SDaniel Henrique Barboza bar = phb->nest_regs[PEC_NEST_STK_MMIO_BAR1] >> 8;
96198f08333SDaniel Henrique Barboza mask = phb->nest_regs[PEC_NEST_STK_MMIO_BAR1_MASK];
9623d2adf17SDaniel Henrique Barboza size = ((~mask) >> 8) + 1;
9631293d735SDaniel Henrique Barboza snprintf(name, sizeof(name), "pec-%d.%d-phb-%d-mmio1",
9646f506c90SDaniel Henrique Barboza pec->chip_id, pec->index, stack_no);
9651293d735SDaniel Henrique Barboza memory_region_init(&phb->mmbar1, OBJECT(phb), name, size);
9661293d735SDaniel Henrique Barboza memory_region_add_subregion(sysmem, bar, &phb->mmbar1);
9671293d735SDaniel Henrique Barboza phb->mmio1_base = bar;
9681293d735SDaniel Henrique Barboza phb->mmio1_size = size;
9693d2adf17SDaniel Henrique Barboza }
970e0d2379fSDaniel Henrique Barboza if (!memory_region_is_mapped(&phb->phbbar) &&
9713d2adf17SDaniel Henrique Barboza (bar_en & PEC_NEST_STK_BAR_EN_PHB)) {
97298f08333SDaniel Henrique Barboza bar = phb->nest_regs[PEC_NEST_STK_PHB_REGS_BAR] >> 8;
9733d2adf17SDaniel Henrique Barboza size = PNV_PHB4_NUM_REGS << 3;
974e0d2379fSDaniel Henrique Barboza snprintf(name, sizeof(name), "pec-%d.%d-phb-%d",
9756f506c90SDaniel Henrique Barboza pec->chip_id, pec->index, stack_no);
976e0d2379fSDaniel Henrique Barboza memory_region_init(&phb->phbbar, OBJECT(phb), name, size);
977e0d2379fSDaniel Henrique Barboza memory_region_add_subregion(sysmem, bar, &phb->phbbar);
9783d2adf17SDaniel Henrique Barboza }
979db16c02eSDaniel Henrique Barboza if (!memory_region_is_mapped(&phb->intbar) &&
9803d2adf17SDaniel Henrique Barboza (bar_en & PEC_NEST_STK_BAR_EN_INT)) {
98198f08333SDaniel Henrique Barboza bar = phb->nest_regs[PEC_NEST_STK_INT_BAR] >> 8;
9823d2adf17SDaniel Henrique Barboza size = PNV_PHB4_MAX_INTs << 16;
983db16c02eSDaniel Henrique Barboza snprintf(name, sizeof(name), "pec-%d.%d-phb-%d-int",
9846f506c90SDaniel Henrique Barboza phb->pec->chip_id, phb->pec->index, stack_no);
985db16c02eSDaniel Henrique Barboza memory_region_init(&phb->intbar, OBJECT(phb), name, size);
986db16c02eSDaniel Henrique Barboza memory_region_add_subregion(sysmem, bar, &phb->intbar);
9873d2adf17SDaniel Henrique Barboza }
9883d2adf17SDaniel Henrique Barboza
9893d2adf17SDaniel Henrique Barboza /* Update PHB */
9907edb9514SDaniel Henrique Barboza pnv_phb4_update_regions(phb);
9913d2adf17SDaniel Henrique Barboza }
9923d2adf17SDaniel Henrique Barboza
pnv_pec_stk_nest_xscom_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)9933d2adf17SDaniel Henrique Barboza static void pnv_pec_stk_nest_xscom_write(void *opaque, hwaddr addr,
9943d2adf17SDaniel Henrique Barboza uint64_t val, unsigned size)
9953d2adf17SDaniel Henrique Barboza {
996867683d8SDaniel Henrique Barboza PnvPHB4 *phb = PNV_PHB4(opaque);
997d2704eb3SDaniel Henrique Barboza PnvPhb4PecState *pec = phb->pec;
9983d2adf17SDaniel Henrique Barboza uint32_t reg = addr >> 3;
9993d2adf17SDaniel Henrique Barboza
10003d2adf17SDaniel Henrique Barboza switch (reg) {
10013d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PCI_NEST_FIR:
1002fcc63904SSaif Abrar phb->nest_regs[PEC_NEST_STK_PCI_NEST_FIR] = val & PPC_BITMASK(0, 27);
10033d2adf17SDaniel Henrique Barboza break;
10043d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PCI_NEST_FIR_CLR:
100598f08333SDaniel Henrique Barboza phb->nest_regs[PEC_NEST_STK_PCI_NEST_FIR] &= val;
10063d2adf17SDaniel Henrique Barboza break;
10073d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PCI_NEST_FIR_SET:
100898f08333SDaniel Henrique Barboza phb->nest_regs[PEC_NEST_STK_PCI_NEST_FIR] |= val;
10093d2adf17SDaniel Henrique Barboza break;
10103d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PCI_NEST_FIR_MSK:
1011fcc63904SSaif Abrar phb->nest_regs[PEC_NEST_STK_PCI_NEST_FIR_MSK] = val &
1012fcc63904SSaif Abrar PPC_BITMASK(0, 27);
10133d2adf17SDaniel Henrique Barboza break;
10143d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PCI_NEST_FIR_MSKC:
101598f08333SDaniel Henrique Barboza phb->nest_regs[PEC_NEST_STK_PCI_NEST_FIR_MSK] &= val;
10163d2adf17SDaniel Henrique Barboza break;
10173d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PCI_NEST_FIR_MSKS:
101898f08333SDaniel Henrique Barboza phb->nest_regs[PEC_NEST_STK_PCI_NEST_FIR_MSK] |= val;
10193d2adf17SDaniel Henrique Barboza break;
10203d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PCI_NEST_FIR_ACT0:
10213d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PCI_NEST_FIR_ACT1:
1022fcc63904SSaif Abrar phb->nest_regs[reg] = val & PPC_BITMASK(0, 27);
10233d2adf17SDaniel Henrique Barboza break;
10243d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PCI_NEST_FIR_WOF:
102598f08333SDaniel Henrique Barboza phb->nest_regs[reg] = 0;
10263d2adf17SDaniel Henrique Barboza break;
10273d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_ERR_REPORT_0:
10283d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_ERR_REPORT_1:
10293d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PBCQ_GNRL_STATUS:
10303d2adf17SDaniel Henrique Barboza /* Flag error ? */
10313d2adf17SDaniel Henrique Barboza break;
10323d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PBCQ_MODE:
1033fcc63904SSaif Abrar phb->nest_regs[reg] = val & PPC_BITMASK(0, 7);
10343d2adf17SDaniel Henrique Barboza break;
10353d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_MMIO_BAR0:
10363d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_MMIO_BAR0_MASK:
10373d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_MMIO_BAR1:
10383d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_MMIO_BAR1_MASK:
103998f08333SDaniel Henrique Barboza if (phb->nest_regs[PEC_NEST_STK_BAR_EN] &
10403d2adf17SDaniel Henrique Barboza (PEC_NEST_STK_BAR_EN_MMIO0 |
10413d2adf17SDaniel Henrique Barboza PEC_NEST_STK_BAR_EN_MMIO1)) {
1042b08e8a83SJoel Stanley phb_pec_error(pec, "Changing enabled BAR unsupported");
10433d2adf17SDaniel Henrique Barboza }
1044fcc63904SSaif Abrar phb->nest_regs[reg] = val & PPC_BITMASK(0, 39);
10453d2adf17SDaniel Henrique Barboza break;
10463d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_PHB_REGS_BAR:
104798f08333SDaniel Henrique Barboza if (phb->nest_regs[PEC_NEST_STK_BAR_EN] & PEC_NEST_STK_BAR_EN_PHB) {
1048b08e8a83SJoel Stanley phb_pec_error(pec, "Changing enabled BAR unsupported");
10493d2adf17SDaniel Henrique Barboza }
1050fcc63904SSaif Abrar phb->nest_regs[reg] = val & PPC_BITMASK(0, 41);
10513d2adf17SDaniel Henrique Barboza break;
10523d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_INT_BAR:
105398f08333SDaniel Henrique Barboza if (phb->nest_regs[PEC_NEST_STK_BAR_EN] & PEC_NEST_STK_BAR_EN_INT) {
1054b08e8a83SJoel Stanley phb_pec_error(pec, "Changing enabled BAR unsupported");
10553d2adf17SDaniel Henrique Barboza }
1056fcc63904SSaif Abrar phb->nest_regs[reg] = val & PPC_BITMASK(0, 27);
10573d2adf17SDaniel Henrique Barboza break;
10583d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_BAR_EN:
1059fcc63904SSaif Abrar phb->nest_regs[reg] = val & PPC_BITMASK(0, 3);
1060b4cda949SDaniel Henrique Barboza pnv_pec_phb_update_map(phb);
10613d2adf17SDaniel Henrique Barboza break;
10623d2adf17SDaniel Henrique Barboza case PEC_NEST_STK_DATA_FRZ_TYPE:
10633d2adf17SDaniel Henrique Barboza /* Not used for now */
1064fcc63904SSaif Abrar phb->nest_regs[reg] = val & PPC_BITMASK(0, 27);
1065fcc63904SSaif Abrar break;
1066fcc63904SSaif Abrar case PEC_NEST_STK_PBCQ_SPARSE_PAGE:
1067fcc63904SSaif Abrar phb->nest_regs[reg] = val & PPC_BITMASK(3, 5);
1068fcc63904SSaif Abrar break;
1069fcc63904SSaif Abrar case PEC_NEST_STK_PBCQ_CACHE_INJ:
1070fcc63904SSaif Abrar phb->nest_regs[reg] = val & PPC_BITMASK(0, 7);
10713d2adf17SDaniel Henrique Barboza break;
10723d2adf17SDaniel Henrique Barboza default:
10733d2adf17SDaniel Henrique Barboza qemu_log_mask(LOG_UNIMP, "phb4_pec: nest_xscom_write 0x%"HWADDR_PRIx
10743d2adf17SDaniel Henrique Barboza "=%"PRIx64"\n", addr, val);
10753d2adf17SDaniel Henrique Barboza }
10763d2adf17SDaniel Henrique Barboza }
10773d2adf17SDaniel Henrique Barboza
10783d2adf17SDaniel Henrique Barboza static const MemoryRegionOps pnv_pec_stk_nest_xscom_ops = {
10793d2adf17SDaniel Henrique Barboza .read = pnv_pec_stk_nest_xscom_read,
10803d2adf17SDaniel Henrique Barboza .write = pnv_pec_stk_nest_xscom_write,
10813d2adf17SDaniel Henrique Barboza .valid.min_access_size = 8,
10823d2adf17SDaniel Henrique Barboza .valid.max_access_size = 8,
10833d2adf17SDaniel Henrique Barboza .impl.min_access_size = 8,
10843d2adf17SDaniel Henrique Barboza .impl.max_access_size = 8,
10853d2adf17SDaniel Henrique Barboza .endianness = DEVICE_BIG_ENDIAN,
10863d2adf17SDaniel Henrique Barboza };
10873d2adf17SDaniel Henrique Barboza
pnv_pec_stk_pci_xscom_read(void * opaque,hwaddr addr,unsigned size)10883d2adf17SDaniel Henrique Barboza static uint64_t pnv_pec_stk_pci_xscom_read(void *opaque, hwaddr addr,
10893d2adf17SDaniel Henrique Barboza unsigned size)
10903d2adf17SDaniel Henrique Barboza {
1091df462784SDaniel Henrique Barboza PnvPHB4 *phb = PNV_PHB4(opaque);
10923d2adf17SDaniel Henrique Barboza uint32_t reg = addr >> 3;
10933d2adf17SDaniel Henrique Barboza
1094fcc63904SSaif Abrar /* All registers are read-able */
1095df462784SDaniel Henrique Barboza return phb->pci_regs[reg];
10963d2adf17SDaniel Henrique Barboza }
10973d2adf17SDaniel Henrique Barboza
pnv_pec_stk_pci_xscom_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)10983d2adf17SDaniel Henrique Barboza static void pnv_pec_stk_pci_xscom_write(void *opaque, hwaddr addr,
10993d2adf17SDaniel Henrique Barboza uint64_t val, unsigned size)
11003d2adf17SDaniel Henrique Barboza {
1101df462784SDaniel Henrique Barboza PnvPHB4 *phb = PNV_PHB4(opaque);
11023d2adf17SDaniel Henrique Barboza uint32_t reg = addr >> 3;
11033d2adf17SDaniel Henrique Barboza switch (reg) {
11043d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PCI_FIR:
1105fcc63904SSaif Abrar phb->pci_regs[reg] = val & PPC_BITMASK(0, 5);
11063d2adf17SDaniel Henrique Barboza break;
11073d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PCI_FIR_CLR:
1108df462784SDaniel Henrique Barboza phb->pci_regs[PEC_PCI_STK_PCI_FIR] &= val;
11093d2adf17SDaniel Henrique Barboza break;
11103d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PCI_FIR_SET:
1111df462784SDaniel Henrique Barboza phb->pci_regs[PEC_PCI_STK_PCI_FIR] |= val;
11123d2adf17SDaniel Henrique Barboza break;
11133d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PCI_FIR_MSK:
1114fcc63904SSaif Abrar phb->pci_regs[reg] = val & PPC_BITMASK(0, 5);
11153d2adf17SDaniel Henrique Barboza break;
11163d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PCI_FIR_MSKC:
1117df462784SDaniel Henrique Barboza phb->pci_regs[PEC_PCI_STK_PCI_FIR_MSK] &= val;
11183d2adf17SDaniel Henrique Barboza break;
11193d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PCI_FIR_MSKS:
1120df462784SDaniel Henrique Barboza phb->pci_regs[PEC_PCI_STK_PCI_FIR_MSK] |= val;
11213d2adf17SDaniel Henrique Barboza break;
11223d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PCI_FIR_ACT0:
11233d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PCI_FIR_ACT1:
1124fcc63904SSaif Abrar phb->pci_regs[reg] = val & PPC_BITMASK(0, 5);
11253d2adf17SDaniel Henrique Barboza break;
11263d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PCI_FIR_WOF:
1127df462784SDaniel Henrique Barboza phb->pci_regs[reg] = 0;
11283d2adf17SDaniel Henrique Barboza break;
11293d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_ETU_RESET:
1130fcc63904SSaif Abrar phb->pci_regs[reg] = val & PPC_BIT(0);
11313d2adf17SDaniel Henrique Barboza /* TODO: Implement reset */
11323d2adf17SDaniel Henrique Barboza break;
11333d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PBAIB_ERR_REPORT:
11343d2adf17SDaniel Henrique Barboza break;
11353d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PBAIB_TX_CMD_CRED:
1136fcc63904SSaif Abrar phb->pci_regs[reg] = val &
1137fcc63904SSaif Abrar ((PPC_BITMASK(0, 2) | PPC_BITMASK(10, 18)
1138fcc63904SSaif Abrar | PPC_BITMASK(26, 34) | PPC_BITMASK(41, 50)
1139fcc63904SSaif Abrar | PPC_BITMASK(58, 63)));
1140fcc63904SSaif Abrar break;
11413d2adf17SDaniel Henrique Barboza case PEC_PCI_STK_PBAIB_TX_DAT_CRED:
1142fcc63904SSaif Abrar phb->pci_regs[reg] = val & (PPC_BITMASK(33, 34) | PPC_BITMASK(44, 47));
11433d2adf17SDaniel Henrique Barboza break;
11443d2adf17SDaniel Henrique Barboza default:
11453d2adf17SDaniel Henrique Barboza qemu_log_mask(LOG_UNIMP, "phb4_pec_stk: pci_xscom_write 0x%"HWADDR_PRIx
11463d2adf17SDaniel Henrique Barboza "=%"PRIx64"\n", addr, val);
11473d2adf17SDaniel Henrique Barboza }
11483d2adf17SDaniel Henrique Barboza }
11493d2adf17SDaniel Henrique Barboza
11503d2adf17SDaniel Henrique Barboza static const MemoryRegionOps pnv_pec_stk_pci_xscom_ops = {
11513d2adf17SDaniel Henrique Barboza .read = pnv_pec_stk_pci_xscom_read,
11523d2adf17SDaniel Henrique Barboza .write = pnv_pec_stk_pci_xscom_write,
11533d2adf17SDaniel Henrique Barboza .valid.min_access_size = 8,
11543d2adf17SDaniel Henrique Barboza .valid.max_access_size = 8,
11553d2adf17SDaniel Henrique Barboza .impl.min_access_size = 8,
11563d2adf17SDaniel Henrique Barboza .impl.max_access_size = 8,
11573d2adf17SDaniel Henrique Barboza .endianness = DEVICE_BIG_ENDIAN,
11583d2adf17SDaniel Henrique Barboza };
11593d2adf17SDaniel Henrique Barboza
pnv_phb4_map_irq(PCIDevice * pci_dev,int irq_num)11604f9924c4SBenjamin Herrenschmidt static int pnv_phb4_map_irq(PCIDevice *pci_dev, int irq_num)
11614f9924c4SBenjamin Herrenschmidt {
11624f9924c4SBenjamin Herrenschmidt /* Check that out properly ... */
11634f9924c4SBenjamin Herrenschmidt return irq_num & 3;
11644f9924c4SBenjamin Herrenschmidt }
11654f9924c4SBenjamin Herrenschmidt
pnv_phb4_set_irq(void * opaque,int irq_num,int level)11664f9924c4SBenjamin Herrenschmidt static void pnv_phb4_set_irq(void *opaque, int irq_num, int level)
11674f9924c4SBenjamin Herrenschmidt {
11684f9924c4SBenjamin Herrenschmidt PnvPHB4 *phb = PNV_PHB4(opaque);
11694f9924c4SBenjamin Herrenschmidt uint32_t lsi_base;
11704f9924c4SBenjamin Herrenschmidt
11714f9924c4SBenjamin Herrenschmidt /* LSI only ... */
11724f9924c4SBenjamin Herrenschmidt if (irq_num > 3) {
11734f9924c4SBenjamin Herrenschmidt phb_error(phb, "IRQ %x is not an LSI", irq_num);
11744f9924c4SBenjamin Herrenschmidt }
11754f9924c4SBenjamin Herrenschmidt lsi_base = GETFIELD(PHB_LSI_SRC_ID, phb->regs[PHB_LSI_SOURCE_ID >> 3]);
11764f9924c4SBenjamin Herrenschmidt lsi_base <<= 3;
11774f9924c4SBenjamin Herrenschmidt qemu_set_irq(phb->qirqs[lsi_base + irq_num], level);
11784f9924c4SBenjamin Herrenschmidt }
11794f9924c4SBenjamin Herrenschmidt
pnv_phb4_resolve_pe(PnvPhb4DMASpace * ds)11804f9924c4SBenjamin Herrenschmidt static bool pnv_phb4_resolve_pe(PnvPhb4DMASpace *ds)
11814f9924c4SBenjamin Herrenschmidt {
11824f9924c4SBenjamin Herrenschmidt uint64_t rtt, addr;
11834f9924c4SBenjamin Herrenschmidt uint16_t rte;
11844f9924c4SBenjamin Herrenschmidt int bus_num;
11854f9924c4SBenjamin Herrenschmidt int num_PEs;
11864f9924c4SBenjamin Herrenschmidt
11874f9924c4SBenjamin Herrenschmidt /* Already resolved ? */
11884f9924c4SBenjamin Herrenschmidt if (ds->pe_num != PHB_INVALID_PE) {
11894f9924c4SBenjamin Herrenschmidt return true;
11904f9924c4SBenjamin Herrenschmidt }
11914f9924c4SBenjamin Herrenschmidt
11924f9924c4SBenjamin Herrenschmidt /* We need to lookup the RTT */
11934f9924c4SBenjamin Herrenschmidt rtt = ds->phb->regs[PHB_RTT_BAR >> 3];
11944f9924c4SBenjamin Herrenschmidt if (!(rtt & PHB_RTT_BAR_ENABLE)) {
11954f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "DMA with RTT BAR disabled !");
11964f9924c4SBenjamin Herrenschmidt /* Set error bits ? fence ? ... */
11974f9924c4SBenjamin Herrenschmidt return false;
11984f9924c4SBenjamin Herrenschmidt }
11994f9924c4SBenjamin Herrenschmidt
12004f9924c4SBenjamin Herrenschmidt /* Read RTE */
12014f9924c4SBenjamin Herrenschmidt bus_num = pci_bus_num(ds->bus);
12024f9924c4SBenjamin Herrenschmidt addr = rtt & PHB_RTT_BASE_ADDRESS_MASK;
12030374cbd2SPhilippe Mathieu-Daudé addr += 2 * PCI_BUILD_BDF(bus_num, ds->devfn);
1204ba06fe8aSPhilippe Mathieu-Daudé if (dma_memory_read(&address_space_memory, addr, &rte,
1205ba06fe8aSPhilippe Mathieu-Daudé sizeof(rte), MEMTXATTRS_UNSPECIFIED)) {
12064f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "Failed to read RTT entry at 0x%"PRIx64, addr);
12074f9924c4SBenjamin Herrenschmidt /* Set error bits ? fence ? ... */
12084f9924c4SBenjamin Herrenschmidt return false;
12094f9924c4SBenjamin Herrenschmidt }
12104f9924c4SBenjamin Herrenschmidt rte = be16_to_cpu(rte);
12114f9924c4SBenjamin Herrenschmidt
12124f9924c4SBenjamin Herrenschmidt /* Fail upon reading of invalid PE# */
12134f9924c4SBenjamin Herrenschmidt num_PEs = ds->phb->big_phb ? PNV_PHB4_MAX_PEs : (PNV_PHB4_MAX_PEs >> 1);
12144f9924c4SBenjamin Herrenschmidt if (rte >= num_PEs) {
12154f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "RTE for RID 0x%x invalid (%04x", ds->devfn, rte);
12164f9924c4SBenjamin Herrenschmidt rte &= num_PEs - 1;
12174f9924c4SBenjamin Herrenschmidt }
12184f9924c4SBenjamin Herrenschmidt ds->pe_num = rte;
12194f9924c4SBenjamin Herrenschmidt return true;
12204f9924c4SBenjamin Herrenschmidt }
12214f9924c4SBenjamin Herrenschmidt
pnv_phb4_translate_tve(PnvPhb4DMASpace * ds,hwaddr addr,bool is_write,uint64_t tve,IOMMUTLBEntry * tlb)12224f9924c4SBenjamin Herrenschmidt static void pnv_phb4_translate_tve(PnvPhb4DMASpace *ds, hwaddr addr,
12234f9924c4SBenjamin Herrenschmidt bool is_write, uint64_t tve,
12244f9924c4SBenjamin Herrenschmidt IOMMUTLBEntry *tlb)
12254f9924c4SBenjamin Herrenschmidt {
12264f9924c4SBenjamin Herrenschmidt uint64_t tta = GETFIELD(IODA3_TVT_TABLE_ADDR, tve);
12274f9924c4SBenjamin Herrenschmidt int32_t lev = GETFIELD(IODA3_TVT_NUM_LEVELS, tve);
12284f9924c4SBenjamin Herrenschmidt uint32_t tts = GETFIELD(IODA3_TVT_TCE_TABLE_SIZE, tve);
12294f9924c4SBenjamin Herrenschmidt uint32_t tps = GETFIELD(IODA3_TVT_IO_PSIZE, tve);
12304f9924c4SBenjamin Herrenschmidt
12314f9924c4SBenjamin Herrenschmidt /* Invalid levels */
12324f9924c4SBenjamin Herrenschmidt if (lev > 4) {
12334f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "Invalid #levels in TVE %d", lev);
12344f9924c4SBenjamin Herrenschmidt return;
12354f9924c4SBenjamin Herrenschmidt }
12364f9924c4SBenjamin Herrenschmidt
12374f9924c4SBenjamin Herrenschmidt /* Invalid entry */
12384f9924c4SBenjamin Herrenschmidt if (tts == 0) {
12394f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "Access to invalid TVE");
12404f9924c4SBenjamin Herrenschmidt return;
12414f9924c4SBenjamin Herrenschmidt }
12424f9924c4SBenjamin Herrenschmidt
12434f9924c4SBenjamin Herrenschmidt /* IO Page Size of 0 means untranslated, else use TCEs */
12444f9924c4SBenjamin Herrenschmidt if (tps == 0) {
12454f9924c4SBenjamin Herrenschmidt /* TODO: Handle boundaries */
12464f9924c4SBenjamin Herrenschmidt
12474f9924c4SBenjamin Herrenschmidt /* Use 4k pages like q35 ... for now */
12484f9924c4SBenjamin Herrenschmidt tlb->iova = addr & 0xfffffffffffff000ull;
12494f9924c4SBenjamin Herrenschmidt tlb->translated_addr = addr & 0x0003fffffffff000ull;
12504f9924c4SBenjamin Herrenschmidt tlb->addr_mask = 0xfffull;
12514f9924c4SBenjamin Herrenschmidt tlb->perm = IOMMU_RW;
12524f9924c4SBenjamin Herrenschmidt } else {
12534f9924c4SBenjamin Herrenschmidt uint32_t tce_shift, tbl_shift, sh;
12544f9924c4SBenjamin Herrenschmidt uint64_t base, taddr, tce, tce_mask;
12554f9924c4SBenjamin Herrenschmidt
12564f9924c4SBenjamin Herrenschmidt /* Address bits per bottom level TCE entry */
12574f9924c4SBenjamin Herrenschmidt tce_shift = tps + 11;
12584f9924c4SBenjamin Herrenschmidt
12594f9924c4SBenjamin Herrenschmidt /* Address bits per table level */
12604f9924c4SBenjamin Herrenschmidt tbl_shift = tts + 8;
12614f9924c4SBenjamin Herrenschmidt
12624f9924c4SBenjamin Herrenschmidt /* Top level table base address */
12634f9924c4SBenjamin Herrenschmidt base = tta << 12;
12644f9924c4SBenjamin Herrenschmidt
12654f9924c4SBenjamin Herrenschmidt /* Total shift to first level */
12664f9924c4SBenjamin Herrenschmidt sh = tbl_shift * lev + tce_shift;
12674f9924c4SBenjamin Herrenschmidt
12684f9924c4SBenjamin Herrenschmidt /* TODO: Limit to support IO page sizes */
12694f9924c4SBenjamin Herrenschmidt
12704f9924c4SBenjamin Herrenschmidt /* TODO: Multi-level untested */
1271799c179eSDaniel Henrique Barboza do {
1272799c179eSDaniel Henrique Barboza lev--;
1273799c179eSDaniel Henrique Barboza
12744f9924c4SBenjamin Herrenschmidt /* Grab the TCE address */
12754f9924c4SBenjamin Herrenschmidt taddr = base | (((addr >> sh) & ((1ul << tbl_shift) - 1)) << 3);
12764f9924c4SBenjamin Herrenschmidt if (dma_memory_read(&address_space_memory, taddr, &tce,
1277ba06fe8aSPhilippe Mathieu-Daudé sizeof(tce), MEMTXATTRS_UNSPECIFIED)) {
12784f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "Failed to read TCE at 0x%"PRIx64, taddr);
12794f9924c4SBenjamin Herrenschmidt return;
12804f9924c4SBenjamin Herrenschmidt }
12814f9924c4SBenjamin Herrenschmidt tce = be64_to_cpu(tce);
12824f9924c4SBenjamin Herrenschmidt
12834f9924c4SBenjamin Herrenschmidt /* Check permission for indirect TCE */
12844f9924c4SBenjamin Herrenschmidt if ((lev >= 0) && !(tce & 3)) {
12854f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "Invalid indirect TCE at 0x%"PRIx64, taddr);
12864f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, " xlate %"PRIx64":%c TVE=%"PRIx64, addr,
12874f9924c4SBenjamin Herrenschmidt is_write ? 'W' : 'R', tve);
12884f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, " tta=%"PRIx64" lev=%d tts=%d tps=%d",
12894f9924c4SBenjamin Herrenschmidt tta, lev, tts, tps);
12904f9924c4SBenjamin Herrenschmidt return;
12914f9924c4SBenjamin Herrenschmidt }
12924f9924c4SBenjamin Herrenschmidt sh -= tbl_shift;
12934f9924c4SBenjamin Herrenschmidt base = tce & ~0xfffull;
1294799c179eSDaniel Henrique Barboza } while (lev >= 0);
12954f9924c4SBenjamin Herrenschmidt
12964f9924c4SBenjamin Herrenschmidt /* We exit the loop with TCE being the final TCE */
12974f9924c4SBenjamin Herrenschmidt if ((is_write & !(tce & 2)) || ((!is_write) && !(tce & 1))) {
12984f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "TCE access fault at 0x%"PRIx64, taddr);
12994f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, " xlate %"PRIx64":%c TVE=%"PRIx64, addr,
13004f9924c4SBenjamin Herrenschmidt is_write ? 'W' : 'R', tve);
13014f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, " tta=%"PRIx64" lev=%d tts=%d tps=%d",
13024f9924c4SBenjamin Herrenschmidt tta, lev, tts, tps);
130350c8e11aSFrederic Barrat return;
13044f9924c4SBenjamin Herrenschmidt }
130550c8e11aSFrederic Barrat tce_mask = ~((1ull << tce_shift) - 1);
130650c8e11aSFrederic Barrat tlb->iova = addr & tce_mask;
130750c8e11aSFrederic Barrat tlb->translated_addr = tce & tce_mask;
130850c8e11aSFrederic Barrat tlb->addr_mask = ~tce_mask;
130950c8e11aSFrederic Barrat tlb->perm = tce & 3;
13104f9924c4SBenjamin Herrenschmidt }
13114f9924c4SBenjamin Herrenschmidt }
13124f9924c4SBenjamin Herrenschmidt
pnv_phb4_translate_iommu(IOMMUMemoryRegion * iommu,hwaddr addr,IOMMUAccessFlags flag,int iommu_idx)13134f9924c4SBenjamin Herrenschmidt static IOMMUTLBEntry pnv_phb4_translate_iommu(IOMMUMemoryRegion *iommu,
13144f9924c4SBenjamin Herrenschmidt hwaddr addr,
13154f9924c4SBenjamin Herrenschmidt IOMMUAccessFlags flag,
13164f9924c4SBenjamin Herrenschmidt int iommu_idx)
13174f9924c4SBenjamin Herrenschmidt {
13184f9924c4SBenjamin Herrenschmidt PnvPhb4DMASpace *ds = container_of(iommu, PnvPhb4DMASpace, dma_mr);
13194f9924c4SBenjamin Herrenschmidt int tve_sel;
13204f9924c4SBenjamin Herrenschmidt uint64_t tve, cfg;
13214f9924c4SBenjamin Herrenschmidt IOMMUTLBEntry ret = {
13224f9924c4SBenjamin Herrenschmidt .target_as = &address_space_memory,
13234f9924c4SBenjamin Herrenschmidt .iova = addr,
13244f9924c4SBenjamin Herrenschmidt .translated_addr = 0,
13254f9924c4SBenjamin Herrenschmidt .addr_mask = ~(hwaddr)0,
13264f9924c4SBenjamin Herrenschmidt .perm = IOMMU_NONE,
13274f9924c4SBenjamin Herrenschmidt };
13284f9924c4SBenjamin Herrenschmidt
13294f9924c4SBenjamin Herrenschmidt /* Resolve PE# */
13304f9924c4SBenjamin Herrenschmidt if (!pnv_phb4_resolve_pe(ds)) {
13314f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "Failed to resolve PE# for bus @%p (%d) devfn 0x%x",
13324f9924c4SBenjamin Herrenschmidt ds->bus, pci_bus_num(ds->bus), ds->devfn);
13334f9924c4SBenjamin Herrenschmidt return ret;
13344f9924c4SBenjamin Herrenschmidt }
13354f9924c4SBenjamin Herrenschmidt
13364f9924c4SBenjamin Herrenschmidt /* Check top bits */
13374f9924c4SBenjamin Herrenschmidt switch (addr >> 60) {
13384f9924c4SBenjamin Herrenschmidt case 00:
13394f9924c4SBenjamin Herrenschmidt /* DMA or 32-bit MSI ? */
13404f9924c4SBenjamin Herrenschmidt cfg = ds->phb->regs[PHB_PHB4_CONFIG >> 3];
13414f9924c4SBenjamin Herrenschmidt if ((cfg & PHB_PHB4C_32BIT_MSI_EN) &&
13424f9924c4SBenjamin Herrenschmidt ((addr & 0xffffffffffff0000ull) == 0xffff0000ull)) {
13434f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "xlate on 32-bit MSI region");
13444f9924c4SBenjamin Herrenschmidt return ret;
13454f9924c4SBenjamin Herrenschmidt }
13464f9924c4SBenjamin Herrenschmidt /* Choose TVE XXX Use PHB4 Control Register */
13474f9924c4SBenjamin Herrenschmidt tve_sel = (addr >> 59) & 1;
13484f9924c4SBenjamin Herrenschmidt tve = ds->phb->ioda_TVT[ds->pe_num * 2 + tve_sel];
13494f9924c4SBenjamin Herrenschmidt pnv_phb4_translate_tve(ds, addr, flag & IOMMU_WO, tve, &ret);
13504f9924c4SBenjamin Herrenschmidt break;
13514f9924c4SBenjamin Herrenschmidt case 01:
13524f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "xlate on 64-bit MSI region");
13534f9924c4SBenjamin Herrenschmidt break;
13544f9924c4SBenjamin Herrenschmidt default:
13554f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "xlate on unsupported address 0x%"PRIx64, addr);
13564f9924c4SBenjamin Herrenschmidt }
13574f9924c4SBenjamin Herrenschmidt return ret;
13584f9924c4SBenjamin Herrenschmidt }
13594f9924c4SBenjamin Herrenschmidt
13604f9924c4SBenjamin Herrenschmidt #define TYPE_PNV_PHB4_IOMMU_MEMORY_REGION "pnv-phb4-iommu-memory-region"
DECLARE_INSTANCE_CHECKER(IOMMUMemoryRegion,PNV_PHB4_IOMMU_MEMORY_REGION,TYPE_PNV_PHB4_IOMMU_MEMORY_REGION)13618110fa1dSEduardo Habkost DECLARE_INSTANCE_CHECKER(IOMMUMemoryRegion, PNV_PHB4_IOMMU_MEMORY_REGION,
13628110fa1dSEduardo Habkost TYPE_PNV_PHB4_IOMMU_MEMORY_REGION)
13634f9924c4SBenjamin Herrenschmidt
13644f9924c4SBenjamin Herrenschmidt static void pnv_phb4_iommu_memory_region_class_init(ObjectClass *klass,
13654f9924c4SBenjamin Herrenschmidt void *data)
13664f9924c4SBenjamin Herrenschmidt {
13674f9924c4SBenjamin Herrenschmidt IOMMUMemoryRegionClass *imrc = IOMMU_MEMORY_REGION_CLASS(klass);
13684f9924c4SBenjamin Herrenschmidt
13694f9924c4SBenjamin Herrenschmidt imrc->translate = pnv_phb4_translate_iommu;
13704f9924c4SBenjamin Herrenschmidt }
13714f9924c4SBenjamin Herrenschmidt
13724f9924c4SBenjamin Herrenschmidt static const TypeInfo pnv_phb4_iommu_memory_region_info = {
13734f9924c4SBenjamin Herrenschmidt .parent = TYPE_IOMMU_MEMORY_REGION,
13744f9924c4SBenjamin Herrenschmidt .name = TYPE_PNV_PHB4_IOMMU_MEMORY_REGION,
13754f9924c4SBenjamin Herrenschmidt .class_init = pnv_phb4_iommu_memory_region_class_init,
13764f9924c4SBenjamin Herrenschmidt };
13774f9924c4SBenjamin Herrenschmidt
13784f9924c4SBenjamin Herrenschmidt /*
13795032f5d7SDaniel Henrique Barboza * Return the index/phb-id of a PHB4 that belongs to a
13805032f5d7SDaniel Henrique Barboza * pec->stacks[stack_index] stack.
13815032f5d7SDaniel Henrique Barboza */
pnv_phb4_pec_get_phb_id(PnvPhb4PecState * pec,int stack_index)13825032f5d7SDaniel Henrique Barboza int pnv_phb4_pec_get_phb_id(PnvPhb4PecState *pec, int stack_index)
13835032f5d7SDaniel Henrique Barboza {
13845032f5d7SDaniel Henrique Barboza PnvPhb4PecClass *pecc = PNV_PHB4_PEC_GET_CLASS(pec);
13855032f5d7SDaniel Henrique Barboza int index = pec->index;
13865032f5d7SDaniel Henrique Barboza int offset = 0;
13875032f5d7SDaniel Henrique Barboza
13885032f5d7SDaniel Henrique Barboza while (index--) {
13893f4c369eSDaniel Henrique Barboza offset += pecc->num_phbs[index];
13905032f5d7SDaniel Henrique Barboza }
13915032f5d7SDaniel Henrique Barboza
13925032f5d7SDaniel Henrique Barboza return offset + stack_index;
13935032f5d7SDaniel Henrique Barboza }
13945032f5d7SDaniel Henrique Barboza
13955032f5d7SDaniel Henrique Barboza /*
13964f9924c4SBenjamin Herrenschmidt * MSI/MSIX memory region implementation.
13974f9924c4SBenjamin Herrenschmidt * The handler handles both MSI and MSIX.
13984f9924c4SBenjamin Herrenschmidt */
pnv_phb4_msi_write(void * opaque,hwaddr addr,uint64_t data,unsigned size)13994f9924c4SBenjamin Herrenschmidt static void pnv_phb4_msi_write(void *opaque, hwaddr addr,
14004f9924c4SBenjamin Herrenschmidt uint64_t data, unsigned size)
14014f9924c4SBenjamin Herrenschmidt {
14024f9924c4SBenjamin Herrenschmidt PnvPhb4DMASpace *ds = opaque;
14034f9924c4SBenjamin Herrenschmidt PnvPHB4 *phb = ds->phb;
14044f9924c4SBenjamin Herrenschmidt
14054f9924c4SBenjamin Herrenschmidt uint32_t src = ((addr >> 4) & 0xffff) | (data & 0x1f);
14064f9924c4SBenjamin Herrenschmidt
14074f9924c4SBenjamin Herrenschmidt /* Resolve PE# */
14084f9924c4SBenjamin Herrenschmidt if (!pnv_phb4_resolve_pe(ds)) {
14094f9924c4SBenjamin Herrenschmidt phb_error(phb, "Failed to resolve PE# for bus @%p (%d) devfn 0x%x",
14104f9924c4SBenjamin Herrenschmidt ds->bus, pci_bus_num(ds->bus), ds->devfn);
14114f9924c4SBenjamin Herrenschmidt return;
14124f9924c4SBenjamin Herrenschmidt }
14134f9924c4SBenjamin Herrenschmidt
14144f9924c4SBenjamin Herrenschmidt /* TODO: Check it doesn't collide with LSIs */
14154f9924c4SBenjamin Herrenschmidt if (src >= phb->xsrc.nr_irqs) {
14164f9924c4SBenjamin Herrenschmidt phb_error(phb, "MSI %d out of bounds", src);
14174f9924c4SBenjamin Herrenschmidt return;
14184f9924c4SBenjamin Herrenschmidt }
14194f9924c4SBenjamin Herrenschmidt
1420f1c0cff8SMichael Tokarev /* TODO: check PE/MSI assignment */
14214f9924c4SBenjamin Herrenschmidt
14224f9924c4SBenjamin Herrenschmidt qemu_irq_pulse(phb->qirqs[src]);
14234f9924c4SBenjamin Herrenschmidt }
14244f9924c4SBenjamin Herrenschmidt
14254f9924c4SBenjamin Herrenschmidt /* There is no .read as the read result is undefined by PCI spec */
pnv_phb4_msi_read(void * opaque,hwaddr addr,unsigned size)14264f9924c4SBenjamin Herrenschmidt static uint64_t pnv_phb4_msi_read(void *opaque, hwaddr addr, unsigned size)
14274f9924c4SBenjamin Herrenschmidt {
14284f9924c4SBenjamin Herrenschmidt PnvPhb4DMASpace *ds = opaque;
14294f9924c4SBenjamin Herrenschmidt
14304f9924c4SBenjamin Herrenschmidt phb_error(ds->phb, "Invalid MSI read @ 0x%" HWADDR_PRIx, addr);
14314f9924c4SBenjamin Herrenschmidt return -1;
14324f9924c4SBenjamin Herrenschmidt }
14334f9924c4SBenjamin Herrenschmidt
14344f9924c4SBenjamin Herrenschmidt static const MemoryRegionOps pnv_phb4_msi_ops = {
14354f9924c4SBenjamin Herrenschmidt .read = pnv_phb4_msi_read,
14364f9924c4SBenjamin Herrenschmidt .write = pnv_phb4_msi_write,
14374f9924c4SBenjamin Herrenschmidt .endianness = DEVICE_LITTLE_ENDIAN
14384f9924c4SBenjamin Herrenschmidt };
14394f9924c4SBenjamin Herrenschmidt
pnv_phb4_dma_find(PnvPHB4 * phb,PCIBus * bus,int devfn)14404f9924c4SBenjamin Herrenschmidt static PnvPhb4DMASpace *pnv_phb4_dma_find(PnvPHB4 *phb, PCIBus *bus, int devfn)
14414f9924c4SBenjamin Herrenschmidt {
14424f9924c4SBenjamin Herrenschmidt PnvPhb4DMASpace *ds;
14434f9924c4SBenjamin Herrenschmidt
14444f9924c4SBenjamin Herrenschmidt QLIST_FOREACH(ds, &phb->dma_spaces, list) {
14454f9924c4SBenjamin Herrenschmidt if (ds->bus == bus && ds->devfn == devfn) {
14464f9924c4SBenjamin Herrenschmidt break;
14474f9924c4SBenjamin Herrenschmidt }
14484f9924c4SBenjamin Herrenschmidt }
14494f9924c4SBenjamin Herrenschmidt return ds;
14504f9924c4SBenjamin Herrenschmidt }
14514f9924c4SBenjamin Herrenschmidt
pnv_phb4_dma_iommu(PCIBus * bus,void * opaque,int devfn)14524f9924c4SBenjamin Herrenschmidt static AddressSpace *pnv_phb4_dma_iommu(PCIBus *bus, void *opaque, int devfn)
14534f9924c4SBenjamin Herrenschmidt {
14544f9924c4SBenjamin Herrenschmidt PnvPHB4 *phb = opaque;
14554f9924c4SBenjamin Herrenschmidt PnvPhb4DMASpace *ds;
14564f9924c4SBenjamin Herrenschmidt char name[32];
14574f9924c4SBenjamin Herrenschmidt
14584f9924c4SBenjamin Herrenschmidt ds = pnv_phb4_dma_find(phb, bus, devfn);
14594f9924c4SBenjamin Herrenschmidt
14604f9924c4SBenjamin Herrenschmidt if (ds == NULL) {
1461b21e2380SMarkus Armbruster ds = g_new0(PnvPhb4DMASpace, 1);
14624f9924c4SBenjamin Herrenschmidt ds->bus = bus;
14634f9924c4SBenjamin Herrenschmidt ds->devfn = devfn;
14644f9924c4SBenjamin Herrenschmidt ds->pe_num = PHB_INVALID_PE;
14654f9924c4SBenjamin Herrenschmidt ds->phb = phb;
14664f9924c4SBenjamin Herrenschmidt snprintf(name, sizeof(name), "phb4-%d.%d-iommu", phb->chip_id,
14674f9924c4SBenjamin Herrenschmidt phb->phb_id);
14684f9924c4SBenjamin Herrenschmidt memory_region_init_iommu(&ds->dma_mr, sizeof(ds->dma_mr),
14694f9924c4SBenjamin Herrenschmidt TYPE_PNV_PHB4_IOMMU_MEMORY_REGION,
14704f9924c4SBenjamin Herrenschmidt OBJECT(phb), name, UINT64_MAX);
14714f9924c4SBenjamin Herrenschmidt address_space_init(&ds->dma_as, MEMORY_REGION(&ds->dma_mr),
14724f9924c4SBenjamin Herrenschmidt name);
14734f9924c4SBenjamin Herrenschmidt memory_region_init_io(&ds->msi32_mr, OBJECT(phb), &pnv_phb4_msi_ops,
14744f9924c4SBenjamin Herrenschmidt ds, "msi32", 0x10000);
14754f9924c4SBenjamin Herrenschmidt memory_region_init_io(&ds->msi64_mr, OBJECT(phb), &pnv_phb4_msi_ops,
14764f9924c4SBenjamin Herrenschmidt ds, "msi64", 0x100000);
14774f9924c4SBenjamin Herrenschmidt pnv_phb4_update_msi_regions(ds);
14784f9924c4SBenjamin Herrenschmidt
14794f9924c4SBenjamin Herrenschmidt QLIST_INSERT_HEAD(&phb->dma_spaces, ds, list);
14804f9924c4SBenjamin Herrenschmidt }
14814f9924c4SBenjamin Herrenschmidt return &ds->dma_as;
14824f9924c4SBenjamin Herrenschmidt }
14834f9924c4SBenjamin Herrenschmidt
pnv_phb4_xscom_realize(PnvPHB4 * phb)14843d2adf17SDaniel Henrique Barboza static void pnv_phb4_xscom_realize(PnvPHB4 *phb)
14853d2adf17SDaniel Henrique Barboza {
1486d2704eb3SDaniel Henrique Barboza PnvPhb4PecState *pec = phb->pec;
14873d2adf17SDaniel Henrique Barboza PnvPhb4PecClass *pecc = PNV_PHB4_PEC_GET_CLASS(pec);
14886f506c90SDaniel Henrique Barboza int stack_no = pnv_phb4_get_phb_stack_no(phb);
14893d2adf17SDaniel Henrique Barboza uint32_t pec_nest_base;
14903d2adf17SDaniel Henrique Barboza uint32_t pec_pci_base;
14913d2adf17SDaniel Henrique Barboza char name[64];
14923d2adf17SDaniel Henrique Barboza
14933d2adf17SDaniel Henrique Barboza assert(pec);
14943d2adf17SDaniel Henrique Barboza
14953d2adf17SDaniel Henrique Barboza /* Initialize the XSCOM regions for the stack registers */
1496867683d8SDaniel Henrique Barboza snprintf(name, sizeof(name), "xscom-pec-%d.%d-nest-phb-%d",
14976f506c90SDaniel Henrique Barboza pec->chip_id, pec->index, stack_no);
1498867683d8SDaniel Henrique Barboza pnv_xscom_region_init(&phb->nest_regs_mr, OBJECT(phb),
1499867683d8SDaniel Henrique Barboza &pnv_pec_stk_nest_xscom_ops, phb, name,
15003d2adf17SDaniel Henrique Barboza PHB4_PEC_NEST_STK_REGS_COUNT);
15013d2adf17SDaniel Henrique Barboza
15025d4ec103SDaniel Henrique Barboza snprintf(name, sizeof(name), "xscom-pec-%d.%d-pci-phb-%d",
15036f506c90SDaniel Henrique Barboza pec->chip_id, pec->index, stack_no);
1504df462784SDaniel Henrique Barboza pnv_xscom_region_init(&phb->pci_regs_mr, OBJECT(phb),
15055d4ec103SDaniel Henrique Barboza &pnv_pec_stk_pci_xscom_ops, phb, name,
15063d2adf17SDaniel Henrique Barboza PHB4_PEC_PCI_STK_REGS_COUNT);
15073d2adf17SDaniel Henrique Barboza
15083d2adf17SDaniel Henrique Barboza /* PHB pass-through */
150999bddfd0SFrederic Barrat snprintf(name, sizeof(name), "xscom-pec-%d.%d-phb-%d",
15106f506c90SDaniel Henrique Barboza pec->chip_id, pec->index, stack_no);
1511293a1d27SDaniel Henrique Barboza pnv_xscom_region_init(&phb->phb_regs_mr, OBJECT(phb),
15123d2adf17SDaniel Henrique Barboza &pnv_phb4_xscom_ops, phb, name, 0x40);
15133d2adf17SDaniel Henrique Barboza
15143d2adf17SDaniel Henrique Barboza pec_nest_base = pecc->xscom_nest_base(pec);
15153d2adf17SDaniel Henrique Barboza pec_pci_base = pecc->xscom_pci_base(pec);
15163d2adf17SDaniel Henrique Barboza
15173d2adf17SDaniel Henrique Barboza /* Populate the XSCOM address space. */
15183d2adf17SDaniel Henrique Barboza pnv_xscom_add_subregion(pec->chip,
15196f506c90SDaniel Henrique Barboza pec_nest_base + 0x40 * (stack_no + 1),
1520867683d8SDaniel Henrique Barboza &phb->nest_regs_mr);
15213d2adf17SDaniel Henrique Barboza pnv_xscom_add_subregion(pec->chip,
15226f506c90SDaniel Henrique Barboza pec_pci_base + 0x40 * (stack_no + 1),
1523df462784SDaniel Henrique Barboza &phb->pci_regs_mr);
15243d2adf17SDaniel Henrique Barboza pnv_xscom_add_subregion(pec->chip,
15253d2adf17SDaniel Henrique Barboza pec_pci_base + PNV9_XSCOM_PEC_PCI_STK0 +
15266f506c90SDaniel Henrique Barboza 0x40 * stack_no,
1527293a1d27SDaniel Henrique Barboza &phb->phb_regs_mr);
15283d2adf17SDaniel Henrique Barboza }
15293d2adf17SDaniel Henrique Barboza
1530ba7d12ebSYi Liu static PCIIOMMUOps pnv_phb4_iommu_ops = {
1531ba7d12ebSYi Liu .get_address_space = pnv_phb4_dma_iommu,
1532ba7d12ebSYi Liu };
1533ba7d12ebSYi Liu
pnv_phb4_instance_init(Object * obj)15344f9924c4SBenjamin Herrenschmidt static void pnv_phb4_instance_init(Object *obj)
15354f9924c4SBenjamin Herrenschmidt {
15364f9924c4SBenjamin Herrenschmidt PnvPHB4 *phb = PNV_PHB4(obj);
15374f9924c4SBenjamin Herrenschmidt
15384f9924c4SBenjamin Herrenschmidt QLIST_INIT(&phb->dma_spaces);
15394f9924c4SBenjamin Herrenschmidt
15404f9924c4SBenjamin Herrenschmidt /* XIVE interrupt source object */
15419fc7fc4dSMarkus Armbruster object_initialize_child(obj, "source", &phb->xsrc, TYPE_XIVE_SOURCE);
15424f9924c4SBenjamin Herrenschmidt }
15434f9924c4SBenjamin Herrenschmidt
pnv_phb4_bus_init(DeviceState * dev,PnvPHB4 * phb)1544fe5bfd4bSDaniel Henrique Barboza void pnv_phb4_bus_init(DeviceState *dev, PnvPHB4 *phb)
1545fe5bfd4bSDaniel Henrique Barboza {
1546fe5bfd4bSDaniel Henrique Barboza PCIHostState *pci = PCI_HOST_BRIDGE(dev);
1547fe5bfd4bSDaniel Henrique Barboza char name[32];
1548fe5bfd4bSDaniel Henrique Barboza
1549fe5bfd4bSDaniel Henrique Barboza /*
1550fe5bfd4bSDaniel Henrique Barboza * PHB4 doesn't support IO space. However, qemu gets very upset if
1551fe5bfd4bSDaniel Henrique Barboza * we don't have an IO region to anchor IO BARs onto so we just
1552fe5bfd4bSDaniel Henrique Barboza * initialize one which we never hook up to anything
1553fe5bfd4bSDaniel Henrique Barboza */
1554fe5bfd4bSDaniel Henrique Barboza snprintf(name, sizeof(name), "phb4-%d.%d-pci-io", phb->chip_id,
1555fe5bfd4bSDaniel Henrique Barboza phb->phb_id);
1556fe5bfd4bSDaniel Henrique Barboza memory_region_init(&phb->pci_io, OBJECT(phb), name, 0x10000);
1557fe5bfd4bSDaniel Henrique Barboza
1558fe5bfd4bSDaniel Henrique Barboza snprintf(name, sizeof(name), "phb4-%d.%d-pci-mmio", phb->chip_id,
1559fe5bfd4bSDaniel Henrique Barboza phb->phb_id);
1560fe5bfd4bSDaniel Henrique Barboza memory_region_init(&phb->pci_mmio, OBJECT(phb), name,
1561fe5bfd4bSDaniel Henrique Barboza PCI_MMIO_TOTAL_SIZE);
1562fe5bfd4bSDaniel Henrique Barboza
1563fe5bfd4bSDaniel Henrique Barboza pci->bus = pci_register_root_bus(dev, dev->id ? dev->id : NULL,
1564fe5bfd4bSDaniel Henrique Barboza pnv_phb4_set_irq, pnv_phb4_map_irq, phb,
1565fe5bfd4bSDaniel Henrique Barboza &phb->pci_mmio, &phb->pci_io,
1566fe5bfd4bSDaniel Henrique Barboza 0, 4, TYPE_PNV_PHB4_ROOT_BUS);
1567b7c1750dSDaniel Henrique Barboza
1568b7c1750dSDaniel Henrique Barboza object_property_set_int(OBJECT(pci->bus), "phb-id", phb->phb_id,
1569b7c1750dSDaniel Henrique Barboza &error_abort);
1570b7c1750dSDaniel Henrique Barboza object_property_set_int(OBJECT(pci->bus), "chip-id", phb->chip_id,
1571b7c1750dSDaniel Henrique Barboza &error_abort);
1572b7c1750dSDaniel Henrique Barboza
1573ba7d12ebSYi Liu pci_setup_iommu(pci->bus, &pnv_phb4_iommu_ops, phb);
1574fe5bfd4bSDaniel Henrique Barboza pci->bus->flags |= PCI_BUS_EXTENDED_CONFIG_SPACE;
1575fe5bfd4bSDaniel Henrique Barboza }
1576fe5bfd4bSDaniel Henrique Barboza
pnv_phb4_realize(DeviceState * dev,Error ** errp)15774f9924c4SBenjamin Herrenschmidt static void pnv_phb4_realize(DeviceState *dev, Error **errp)
15784f9924c4SBenjamin Herrenschmidt {
15794f9924c4SBenjamin Herrenschmidt PnvPHB4 *phb = PNV_PHB4(dev);
15804f9924c4SBenjamin Herrenschmidt XiveSource *xsrc = &phb->xsrc;
15814f9924c4SBenjamin Herrenschmidt int nr_irqs;
15824f9924c4SBenjamin Herrenschmidt char name[32];
15834f9924c4SBenjamin Herrenschmidt
15844f9924c4SBenjamin Herrenschmidt /* Set the "big_phb" flag */
15854f9924c4SBenjamin Herrenschmidt phb->big_phb = phb->phb_id == 0 || phb->phb_id == 3;
15864f9924c4SBenjamin Herrenschmidt
15874f9924c4SBenjamin Herrenschmidt /* Controller Registers */
15884f9924c4SBenjamin Herrenschmidt snprintf(name, sizeof(name), "phb4-%d.%d-regs", phb->chip_id,
15894f9924c4SBenjamin Herrenschmidt phb->phb_id);
15904f9924c4SBenjamin Herrenschmidt memory_region_init_io(&phb->mr_regs, OBJECT(phb), &pnv_phb4_reg_ops, phb,
15914f9924c4SBenjamin Herrenschmidt name, 0x2000);
15924f9924c4SBenjamin Herrenschmidt
15934f9924c4SBenjamin Herrenschmidt /* Setup XIVE Source */
15944f9924c4SBenjamin Herrenschmidt if (phb->big_phb) {
15954f9924c4SBenjamin Herrenschmidt nr_irqs = PNV_PHB4_MAX_INTs;
15964f9924c4SBenjamin Herrenschmidt } else {
15974f9924c4SBenjamin Herrenschmidt nr_irqs = PNV_PHB4_MAX_INTs >> 1;
15984f9924c4SBenjamin Herrenschmidt }
15995325cc34SMarkus Armbruster object_property_set_int(OBJECT(xsrc), "nr-irqs", nr_irqs, &error_fatal);
16005325cc34SMarkus Armbruster object_property_set_link(OBJECT(xsrc), "xive", OBJECT(phb), &error_fatal);
1601668f62ecSMarkus Armbruster if (!qdev_realize(DEVICE(xsrc), NULL, errp)) {
16024f9924c4SBenjamin Herrenschmidt return;
16034f9924c4SBenjamin Herrenschmidt }
16044f9924c4SBenjamin Herrenschmidt
16054f9924c4SBenjamin Herrenschmidt pnv_phb4_update_xsrc(phb);
16064f9924c4SBenjamin Herrenschmidt
16074f9924c4SBenjamin Herrenschmidt phb->qirqs = qemu_allocate_irqs(xive_source_set_irq, xsrc, xsrc->nr_irqs);
16083d2adf17SDaniel Henrique Barboza
16093d2adf17SDaniel Henrique Barboza pnv_phb4_xscom_realize(phb);
16104f9924c4SBenjamin Herrenschmidt }
16114f9924c4SBenjamin Herrenschmidt
161234b0696bSCédric Le Goater /*
161334b0696bSCédric Le Goater * Address base trigger mode (POWER10)
161434b0696bSCédric Le Goater *
161534b0696bSCédric Le Goater * Trigger directly the IC ESB page
161634b0696bSCédric Le Goater */
pnv_phb4_xive_notify_abt(PnvPHB4 * phb,uint32_t srcno,bool pq_checked)161734b0696bSCédric Le Goater static void pnv_phb4_xive_notify_abt(PnvPHB4 *phb, uint32_t srcno,
16180aa2612aSCédric Le Goater bool pq_checked)
16194f9924c4SBenjamin Herrenschmidt {
162034b0696bSCédric Le Goater uint64_t notif_port = phb->regs[PHB_INT_NOTIFY_ADDR >> 3];
162134b0696bSCédric Le Goater uint64_t data = 0; /* trigger data : don't care */
162234b0696bSCédric Le Goater hwaddr addr;
162334b0696bSCédric Le Goater MemTxResult result;
162434b0696bSCédric Le Goater int esb_shift;
162534b0696bSCédric Le Goater
162634b0696bSCédric Le Goater if (notif_port & PHB_INT_NOTIFY_ADDR_64K) {
162734b0696bSCédric Le Goater esb_shift = 16;
162834b0696bSCédric Le Goater } else {
162934b0696bSCédric Le Goater esb_shift = 12;
163034b0696bSCédric Le Goater }
163134b0696bSCédric Le Goater
163234b0696bSCédric Le Goater /* Compute the address of the IC ESB management page */
163334b0696bSCédric Le Goater addr = (notif_port & ~PHB_INT_NOTIFY_ADDR_64K);
163434b0696bSCédric Le Goater addr |= (1ull << (esb_shift + 1)) * srcno;
163534b0696bSCédric Le Goater addr |= (1ull << esb_shift);
163634b0696bSCédric Le Goater
163734b0696bSCédric Le Goater /*
163834b0696bSCédric Le Goater * When the PQ state bits are checked on the PHB, the associated
163934b0696bSCédric Le Goater * PQ state bits on the IC should be ignored. Use the unconditional
164034b0696bSCédric Le Goater * trigger offset to inject a trigger on the IC. This is always
164134b0696bSCédric Le Goater * the case for LSIs
164234b0696bSCédric Le Goater */
164334b0696bSCédric Le Goater if (pq_checked) {
164434b0696bSCédric Le Goater addr |= XIVE_ESB_INJECT;
164534b0696bSCédric Le Goater }
164634b0696bSCédric Le Goater
164734b0696bSCédric Le Goater trace_pnv_phb4_xive_notify_ic(addr, data);
164834b0696bSCédric Le Goater
164934b0696bSCédric Le Goater address_space_stq_be(&address_space_memory, addr, data,
165034b0696bSCédric Le Goater MEMTXATTRS_UNSPECIFIED, &result);
165134b0696bSCédric Le Goater if (result != MEMTX_OK) {
165234b0696bSCédric Le Goater phb_error(phb, "trigger failed @%"HWADDR_PRIx "\n", addr);
165334b0696bSCédric Le Goater return;
165434b0696bSCédric Le Goater }
165534b0696bSCédric Le Goater }
165634b0696bSCédric Le Goater
pnv_phb4_xive_notify_ic(PnvPHB4 * phb,uint32_t srcno,bool pq_checked)165734b0696bSCédric Le Goater static void pnv_phb4_xive_notify_ic(PnvPHB4 *phb, uint32_t srcno,
165834b0696bSCédric Le Goater bool pq_checked)
165934b0696bSCédric Le Goater {
16604f9924c4SBenjamin Herrenschmidt uint64_t notif_port = phb->regs[PHB_INT_NOTIFY_ADDR >> 3];
16614f9924c4SBenjamin Herrenschmidt uint32_t offset = phb->regs[PHB_INT_NOTIFY_INDEX >> 3];
16620aa2612aSCédric Le Goater uint64_t data = offset | srcno;
16634f9924c4SBenjamin Herrenschmidt MemTxResult result;
16644f9924c4SBenjamin Herrenschmidt
16650aa2612aSCédric Le Goater if (pq_checked) {
16660aa2612aSCédric Le Goater data |= XIVE_TRIGGER_PQ;
16670aa2612aSCédric Le Goater }
16680aa2612aSCédric Le Goater
166934b0696bSCédric Le Goater trace_pnv_phb4_xive_notify_ic(notif_port, data);
16702cfc9f1aSCédric Le Goater
16714f9924c4SBenjamin Herrenschmidt address_space_stq_be(&address_space_memory, notif_port, data,
16724f9924c4SBenjamin Herrenschmidt MEMTXATTRS_UNSPECIFIED, &result);
16734f9924c4SBenjamin Herrenschmidt if (result != MEMTX_OK) {
16744f9924c4SBenjamin Herrenschmidt phb_error(phb, "trigger failed @%"HWADDR_PRIx "\n", notif_port);
16754f9924c4SBenjamin Herrenschmidt return;
16764f9924c4SBenjamin Herrenschmidt }
16774f9924c4SBenjamin Herrenschmidt }
16784f9924c4SBenjamin Herrenschmidt
pnv_phb4_xive_notify(XiveNotifier * xf,uint32_t srcno,bool pq_checked)167934b0696bSCédric Le Goater static void pnv_phb4_xive_notify(XiveNotifier *xf, uint32_t srcno,
168034b0696bSCédric Le Goater bool pq_checked)
168134b0696bSCédric Le Goater {
168234b0696bSCédric Le Goater PnvPHB4 *phb = PNV_PHB4(xf);
168334b0696bSCédric Le Goater
168434b0696bSCédric Le Goater if (phb->regs[PHB_CTRLR >> 3] & PHB_CTRLR_IRQ_ABT_MODE) {
168534b0696bSCédric Le Goater pnv_phb4_xive_notify_abt(phb, srcno, pq_checked);
168634b0696bSCédric Le Goater } else {
168734b0696bSCédric Le Goater pnv_phb4_xive_notify_ic(phb, srcno, pq_checked);
168834b0696bSCédric Le Goater }
168934b0696bSCédric Le Goater }
169034b0696bSCédric Le Goater
16914f9924c4SBenjamin Herrenschmidt static Property pnv_phb4_properties[] = {
16924f9924c4SBenjamin Herrenschmidt DEFINE_PROP_UINT32("index", PnvPHB4, phb_id, 0),
16934f9924c4SBenjamin Herrenschmidt DEFINE_PROP_UINT32("chip-id", PnvPHB4, chip_id, 0),
1694d2704eb3SDaniel Henrique Barboza DEFINE_PROP_LINK("pec", PnvPHB4, pec, TYPE_PNV_PHB4_PEC,
1695d2704eb3SDaniel Henrique Barboza PnvPhb4PecState *),
1696210aacb3SDaniel Henrique Barboza DEFINE_PROP_LINK("phb-base", PnvPHB4, phb_base, TYPE_PNV_PHB, PnvPHB *),
16974f9924c4SBenjamin Herrenschmidt DEFINE_PROP_END_OF_LIST(),
16984f9924c4SBenjamin Herrenschmidt };
16994f9924c4SBenjamin Herrenschmidt
pnv_phb4_class_init(ObjectClass * klass,void * data)17004f9924c4SBenjamin Herrenschmidt static void pnv_phb4_class_init(ObjectClass *klass, void *data)
17014f9924c4SBenjamin Herrenschmidt {
17024f9924c4SBenjamin Herrenschmidt DeviceClass *dc = DEVICE_CLASS(klass);
17034f9924c4SBenjamin Herrenschmidt XiveNotifierClass *xfc = XIVE_NOTIFIER_CLASS(klass);
17044f9924c4SBenjamin Herrenschmidt
17054f9924c4SBenjamin Herrenschmidt dc->realize = pnv_phb4_realize;
17064f9924c4SBenjamin Herrenschmidt device_class_set_props(dc, pnv_phb4_properties);
17079c10d86fSCédric Le Goater dc->user_creatable = false;
17084f9924c4SBenjamin Herrenschmidt
17094f9924c4SBenjamin Herrenschmidt xfc->notify = pnv_phb4_xive_notify;
17104f9924c4SBenjamin Herrenschmidt }
17114f9924c4SBenjamin Herrenschmidt
17124f9924c4SBenjamin Herrenschmidt static const TypeInfo pnv_phb4_type_info = {
17134f9924c4SBenjamin Herrenschmidt .name = TYPE_PNV_PHB4,
1714210aacb3SDaniel Henrique Barboza .parent = TYPE_DEVICE,
17154f9924c4SBenjamin Herrenschmidt .instance_init = pnv_phb4_instance_init,
17164f9924c4SBenjamin Herrenschmidt .instance_size = sizeof(PnvPHB4),
17174f9924c4SBenjamin Herrenschmidt .class_init = pnv_phb4_class_init,
17184f9924c4SBenjamin Herrenschmidt .interfaces = (InterfaceInfo[]) {
17194f9924c4SBenjamin Herrenschmidt { TYPE_XIVE_NOTIFIER },
17204f9924c4SBenjamin Herrenschmidt { },
17214f9924c4SBenjamin Herrenschmidt }
17224f9924c4SBenjamin Herrenschmidt };
17234f9924c4SBenjamin Herrenschmidt
1724d3df1f64SFrederic Barrat static const TypeInfo pnv_phb5_type_info = {
1725d3df1f64SFrederic Barrat .name = TYPE_PNV_PHB5,
1726d3df1f64SFrederic Barrat .parent = TYPE_PNV_PHB4,
1727d3df1f64SFrederic Barrat .instance_size = sizeof(PnvPHB4),
1728d3df1f64SFrederic Barrat };
1729d3df1f64SFrederic Barrat
pnv_phb4_root_bus_get_prop(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)1730b7c1750dSDaniel Henrique Barboza static void pnv_phb4_root_bus_get_prop(Object *obj, Visitor *v,
1731b7c1750dSDaniel Henrique Barboza const char *name,
1732b7c1750dSDaniel Henrique Barboza void *opaque, Error **errp)
1733b7c1750dSDaniel Henrique Barboza {
1734b7c1750dSDaniel Henrique Barboza PnvPHB4RootBus *bus = PNV_PHB4_ROOT_BUS(obj);
1735b7c1750dSDaniel Henrique Barboza uint64_t value = 0;
1736b7c1750dSDaniel Henrique Barboza
1737b7c1750dSDaniel Henrique Barboza if (strcmp(name, "phb-id") == 0) {
1738b7c1750dSDaniel Henrique Barboza value = bus->phb_id;
1739b7c1750dSDaniel Henrique Barboza } else {
1740b7c1750dSDaniel Henrique Barboza value = bus->chip_id;
1741b7c1750dSDaniel Henrique Barboza }
1742b7c1750dSDaniel Henrique Barboza
1743b7c1750dSDaniel Henrique Barboza visit_type_size(v, name, &value, errp);
1744b7c1750dSDaniel Henrique Barboza }
1745b7c1750dSDaniel Henrique Barboza
pnv_phb4_root_bus_set_prop(Object * obj,Visitor * v,const char * name,void * opaque,Error ** errp)1746b7c1750dSDaniel Henrique Barboza static void pnv_phb4_root_bus_set_prop(Object *obj, Visitor *v,
1747b7c1750dSDaniel Henrique Barboza const char *name,
1748b7c1750dSDaniel Henrique Barboza void *opaque, Error **errp)
1749b7c1750dSDaniel Henrique Barboza
1750b7c1750dSDaniel Henrique Barboza {
1751b7c1750dSDaniel Henrique Barboza PnvPHB4RootBus *bus = PNV_PHB4_ROOT_BUS(obj);
1752b7c1750dSDaniel Henrique Barboza uint64_t value;
1753b7c1750dSDaniel Henrique Barboza
1754b7c1750dSDaniel Henrique Barboza if (!visit_type_size(v, name, &value, errp)) {
1755b7c1750dSDaniel Henrique Barboza return;
1756b7c1750dSDaniel Henrique Barboza }
1757b7c1750dSDaniel Henrique Barboza
1758b7c1750dSDaniel Henrique Barboza if (strcmp(name, "phb-id") == 0) {
1759b7c1750dSDaniel Henrique Barboza bus->phb_id = value;
1760b7c1750dSDaniel Henrique Barboza } else {
1761b7c1750dSDaniel Henrique Barboza bus->chip_id = value;
1762b7c1750dSDaniel Henrique Barboza }
1763b7c1750dSDaniel Henrique Barboza }
1764b7c1750dSDaniel Henrique Barboza
pnv_phb4_root_bus_class_init(ObjectClass * klass,void * data)17654f9924c4SBenjamin Herrenschmidt static void pnv_phb4_root_bus_class_init(ObjectClass *klass, void *data)
17664f9924c4SBenjamin Herrenschmidt {
17674f9924c4SBenjamin Herrenschmidt BusClass *k = BUS_CLASS(klass);
17684f9924c4SBenjamin Herrenschmidt
1769b7c1750dSDaniel Henrique Barboza object_class_property_add(klass, "phb-id", "int",
1770b7c1750dSDaniel Henrique Barboza pnv_phb4_root_bus_get_prop,
1771b7c1750dSDaniel Henrique Barboza pnv_phb4_root_bus_set_prop,
1772b7c1750dSDaniel Henrique Barboza NULL, NULL);
1773b7c1750dSDaniel Henrique Barboza
1774b7c1750dSDaniel Henrique Barboza object_class_property_add(klass, "chip-id", "int",
1775b7c1750dSDaniel Henrique Barboza pnv_phb4_root_bus_get_prop,
1776b7c1750dSDaniel Henrique Barboza pnv_phb4_root_bus_set_prop,
1777b7c1750dSDaniel Henrique Barboza NULL, NULL);
1778b7c1750dSDaniel Henrique Barboza
17794f9924c4SBenjamin Herrenschmidt /*
17804f9924c4SBenjamin Herrenschmidt * PHB4 has only a single root complex. Enforce the limit on the
17814f9924c4SBenjamin Herrenschmidt * parent bus
17824f9924c4SBenjamin Herrenschmidt */
17834f9924c4SBenjamin Herrenschmidt k->max_dev = 1;
17844f9924c4SBenjamin Herrenschmidt }
17854f9924c4SBenjamin Herrenschmidt
17864f9924c4SBenjamin Herrenschmidt static const TypeInfo pnv_phb4_root_bus_info = {
17874f9924c4SBenjamin Herrenschmidt .name = TYPE_PNV_PHB4_ROOT_BUS,
17884f9924c4SBenjamin Herrenschmidt .parent = TYPE_PCIE_BUS,
178990865af7SXuzhou Cheng .instance_size = sizeof(PnvPHB4RootBus),
17904f9924c4SBenjamin Herrenschmidt .class_init = pnv_phb4_root_bus_class_init,
17914f9924c4SBenjamin Herrenschmidt };
17924f9924c4SBenjamin Herrenschmidt
pnv_phb4_register_types(void)17934f9924c4SBenjamin Herrenschmidt static void pnv_phb4_register_types(void)
17944f9924c4SBenjamin Herrenschmidt {
17954f9924c4SBenjamin Herrenschmidt type_register_static(&pnv_phb4_root_bus_info);
17964f9924c4SBenjamin Herrenschmidt type_register_static(&pnv_phb4_type_info);
1797d3df1f64SFrederic Barrat type_register_static(&pnv_phb5_type_info);
17984f9924c4SBenjamin Herrenschmidt type_register_static(&pnv_phb4_iommu_memory_region_info);
17994f9924c4SBenjamin Herrenschmidt }
18004f9924c4SBenjamin Herrenschmidt
18014f9924c4SBenjamin Herrenschmidt type_init(pnv_phb4_register_types);
18024f9924c4SBenjamin Herrenschmidt
pnv_phb4_pic_print_info(PnvPHB4 * phb,GString * buf)1803*dbcbb8c0SPhilippe Mathieu-Daudé void pnv_phb4_pic_print_info(PnvPHB4 *phb, GString *buf)
18044f9924c4SBenjamin Herrenschmidt {
180534b0696bSCédric Le Goater uint64_t notif_port =
180634b0696bSCédric Le Goater phb->regs[PHB_INT_NOTIFY_ADDR >> 3] & ~PHB_INT_NOTIFY_ADDR_64K;
18074f9924c4SBenjamin Herrenschmidt uint32_t offset = phb->regs[PHB_INT_NOTIFY_INDEX >> 3];
180834b0696bSCédric Le Goater bool abt = !!(phb->regs[PHB_CTRLR >> 3] & PHB_CTRLR_IRQ_ABT_MODE);
18094f9924c4SBenjamin Herrenschmidt
1810b71a3f67SPhilippe Mathieu-Daudé g_string_append_printf(buf,
1811b71a3f67SPhilippe Mathieu-Daudé "PHB4[%x:%x] Source %08x .. %08x "
1812b71a3f67SPhilippe Mathieu-Daudé "%s @%"HWADDR_PRIx"\n",
18134f9924c4SBenjamin Herrenschmidt phb->chip_id, phb->phb_id,
181434b0696bSCédric Le Goater offset, offset + phb->xsrc.nr_irqs - 1,
181534b0696bSCédric Le Goater abt ? "ABT" : "",
181634b0696bSCédric Le Goater notif_port);
1817b71a3f67SPhilippe Mathieu-Daudé xive_source_pic_print_info(&phb->xsrc, 0, buf);
18184f9924c4SBenjamin Herrenschmidt }
1819