15b85eabeSGerd Hoffmann #include "qemu/osdep.h"
25b85eabeSGerd Hoffmann #include "hw/acpi/aml-build.h"
35b85eabeSGerd Hoffmann #include "hw/pci-host/gpex.h"
46f9765fbSYubo Miao #include "hw/arm/virt.h"
56f9765fbSYubo Miao #include "hw/pci/pci_bus.h"
66f9765fbSYubo Miao #include "hw/pci/pci_bridge.h"
76f9765fbSYubo Miao #include "hw/pci/pcie_host.h"
8fc1e01e0SJonathan Cameron #include "hw/acpi/cxl.h"
95b85eabeSGerd Hoffmann
acpi_dsdt_add_pci_route_table(Aml * dev,uint32_t irq,Aml * scope,uint8_t bus_num)1035520bc7SSunil V L static void acpi_dsdt_add_pci_route_table(Aml *dev, uint32_t irq,
1135520bc7SSunil V L Aml *scope, uint8_t bus_num)
125b85eabeSGerd Hoffmann {
13a0e2905bSYubo Miao Aml *method, *crs;
145b85eabeSGerd Hoffmann int i, slot_no;
155b85eabeSGerd Hoffmann
165b85eabeSGerd Hoffmann /* Declare the PCI Routing Table. */
175b85eabeSGerd Hoffmann Aml *rt_pkg = aml_varpackage(PCI_SLOT_MAX * PCI_NUM_PINS);
185b85eabeSGerd Hoffmann for (slot_no = 0; slot_no < PCI_SLOT_MAX; slot_no++) {
195b85eabeSGerd Hoffmann for (i = 0; i < PCI_NUM_PINS; i++) {
205b85eabeSGerd Hoffmann int gsi = (i + slot_no) % PCI_NUM_PINS;
215b85eabeSGerd Hoffmann Aml *pkg = aml_package(4);
225b85eabeSGerd Hoffmann aml_append(pkg, aml_int((slot_no << 16) | 0xFFFF));
235b85eabeSGerd Hoffmann aml_append(pkg, aml_int(i));
2435520bc7SSunil V L aml_append(pkg, aml_name("L%.02X%X", bus_num, gsi));
255b85eabeSGerd Hoffmann aml_append(pkg, aml_int(0));
265b85eabeSGerd Hoffmann aml_append(rt_pkg, pkg);
275b85eabeSGerd Hoffmann }
285b85eabeSGerd Hoffmann }
295b85eabeSGerd Hoffmann aml_append(dev, aml_name_decl("_PRT", rt_pkg));
305b85eabeSGerd Hoffmann
315b85eabeSGerd Hoffmann /* Create GSI link device */
325b85eabeSGerd Hoffmann for (i = 0; i < PCI_NUM_PINS; i++) {
33a0e2905bSYubo Miao uint32_t irqs = irq + i;
3435520bc7SSunil V L Aml *dev_gsi = aml_device("L%.02X%X", bus_num, i);
355b85eabeSGerd Hoffmann aml_append(dev_gsi, aml_name_decl("_HID", aml_string("PNP0C0F")));
365b85eabeSGerd Hoffmann aml_append(dev_gsi, aml_name_decl("_UID", aml_int(i)));
375b85eabeSGerd Hoffmann crs = aml_resource_template();
385b85eabeSGerd Hoffmann aml_append(crs,
395b85eabeSGerd Hoffmann aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
405b85eabeSGerd Hoffmann AML_EXCLUSIVE, &irqs, 1));
415b85eabeSGerd Hoffmann aml_append(dev_gsi, aml_name_decl("_PRS", crs));
425b85eabeSGerd Hoffmann crs = aml_resource_template();
435b85eabeSGerd Hoffmann aml_append(crs,
445b85eabeSGerd Hoffmann aml_interrupt(AML_CONSUMER, AML_LEVEL, AML_ACTIVE_HIGH,
455b85eabeSGerd Hoffmann AML_EXCLUSIVE, &irqs, 1));
465b85eabeSGerd Hoffmann aml_append(dev_gsi, aml_name_decl("_CRS", crs));
475b85eabeSGerd Hoffmann method = aml_method("_SRS", 1, AML_NOTSERIALIZED);
485b85eabeSGerd Hoffmann aml_append(dev_gsi, method);
4935520bc7SSunil V L aml_append(scope, dev_gsi);
505b85eabeSGerd Hoffmann }
51a0e2905bSYubo Miao }
525b85eabeSGerd Hoffmann
acpi_dsdt_add_pci_osc(Aml * dev)53a0e2905bSYubo Miao static void acpi_dsdt_add_pci_osc(Aml *dev)
54a0e2905bSYubo Miao {
55a0e2905bSYubo Miao Aml *method, *UUID, *ifctx, *ifctx1, *elsectx, *buf;
565b85eabeSGerd Hoffmann
575b85eabeSGerd Hoffmann /* Declare an _OSC (OS Control Handoff) method */
585b85eabeSGerd Hoffmann aml_append(dev, aml_name_decl("SUPP", aml_int(0)));
595b85eabeSGerd Hoffmann aml_append(dev, aml_name_decl("CTRL", aml_int(0)));
605b85eabeSGerd Hoffmann method = aml_method("_OSC", 4, AML_NOTSERIALIZED);
615b85eabeSGerd Hoffmann aml_append(method,
625b85eabeSGerd Hoffmann aml_create_dword_field(aml_arg(3), aml_int(0), "CDW1"));
635b85eabeSGerd Hoffmann
645b85eabeSGerd Hoffmann /* PCI Firmware Specification 3.0
655b85eabeSGerd Hoffmann * 4.5.1. _OSC Interface for PCI Host Bridge Devices
665b85eabeSGerd Hoffmann * The _OSC interface for a PCI/PCI-X/PCI Express hierarchy is
675b85eabeSGerd Hoffmann * identified by the Universal Unique IDentifier (UUID)
685b85eabeSGerd Hoffmann * 33DB4D5B-1FF7-401C-9657-7441C03DD766
695b85eabeSGerd Hoffmann */
705b85eabeSGerd Hoffmann UUID = aml_touuid("33DB4D5B-1FF7-401C-9657-7441C03DD766");
715b85eabeSGerd Hoffmann ifctx = aml_if(aml_equal(aml_arg(0), UUID));
725b85eabeSGerd Hoffmann aml_append(ifctx,
735b85eabeSGerd Hoffmann aml_create_dword_field(aml_arg(3), aml_int(4), "CDW2"));
745b85eabeSGerd Hoffmann aml_append(ifctx,
755b85eabeSGerd Hoffmann aml_create_dword_field(aml_arg(3), aml_int(8), "CDW3"));
765b85eabeSGerd Hoffmann aml_append(ifctx, aml_store(aml_name("CDW2"), aml_name("SUPP")));
775b85eabeSGerd Hoffmann aml_append(ifctx, aml_store(aml_name("CDW3"), aml_name("CTRL")));
785b85eabeSGerd Hoffmann
795b85eabeSGerd Hoffmann /*
805b85eabeSGerd Hoffmann * Allow OS control for all 5 features:
815b85eabeSGerd Hoffmann * PCIeHotplug SHPCHotplug PME AER PCIeCapability.
825b85eabeSGerd Hoffmann */
835b85eabeSGerd Hoffmann aml_append(ifctx, aml_and(aml_name("CTRL"), aml_int(0x1F),
845b85eabeSGerd Hoffmann aml_name("CTRL")));
855b85eabeSGerd Hoffmann
865b85eabeSGerd Hoffmann ifctx1 = aml_if(aml_lnot(aml_equal(aml_arg(1), aml_int(0x1))));
875b85eabeSGerd Hoffmann aml_append(ifctx1, aml_or(aml_name("CDW1"), aml_int(0x08),
885b85eabeSGerd Hoffmann aml_name("CDW1")));
895b85eabeSGerd Hoffmann aml_append(ifctx, ifctx1);
905b85eabeSGerd Hoffmann
915b85eabeSGerd Hoffmann ifctx1 = aml_if(aml_lnot(aml_equal(aml_name("CDW3"), aml_name("CTRL"))));
925b85eabeSGerd Hoffmann aml_append(ifctx1, aml_or(aml_name("CDW1"), aml_int(0x10),
935b85eabeSGerd Hoffmann aml_name("CDW1")));
945b85eabeSGerd Hoffmann aml_append(ifctx, ifctx1);
955b85eabeSGerd Hoffmann
965b85eabeSGerd Hoffmann aml_append(ifctx, aml_store(aml_name("CTRL"), aml_name("CDW3")));
975b85eabeSGerd Hoffmann aml_append(ifctx, aml_return(aml_arg(3)));
985b85eabeSGerd Hoffmann aml_append(method, ifctx);
995b85eabeSGerd Hoffmann
1005b85eabeSGerd Hoffmann elsectx = aml_else();
1015b85eabeSGerd Hoffmann aml_append(elsectx, aml_or(aml_name("CDW1"), aml_int(4),
1025b85eabeSGerd Hoffmann aml_name("CDW1")));
1035b85eabeSGerd Hoffmann aml_append(elsectx, aml_return(aml_arg(3)));
1045b85eabeSGerd Hoffmann aml_append(method, elsectx);
1055b85eabeSGerd Hoffmann aml_append(dev, method);
1065b85eabeSGerd Hoffmann
1075b85eabeSGerd Hoffmann method = aml_method("_DSM", 4, AML_NOTSERIALIZED);
1085b85eabeSGerd Hoffmann
1095b85eabeSGerd Hoffmann /* PCI Firmware Specification 3.0
1105b85eabeSGerd Hoffmann * 4.6.1. _DSM for PCI Express Slot Information
1115b85eabeSGerd Hoffmann * The UUID in _DSM in this context is
1125b85eabeSGerd Hoffmann * {E5C937D0-3553-4D7A-9117-EA4D19C3434D}
1135b85eabeSGerd Hoffmann */
1145b85eabeSGerd Hoffmann UUID = aml_touuid("E5C937D0-3553-4D7A-9117-EA4D19C3434D");
1155b85eabeSGerd Hoffmann ifctx = aml_if(aml_equal(aml_arg(0), UUID));
1165b85eabeSGerd Hoffmann ifctx1 = aml_if(aml_equal(aml_arg(2), aml_int(0)));
11740c3472aSMichael S. Tsirkin uint8_t byte_list[1] = {1};
11840c3472aSMichael S. Tsirkin buf = aml_buffer(1, byte_list);
1195b85eabeSGerd Hoffmann aml_append(ifctx1, aml_return(buf));
1205b85eabeSGerd Hoffmann aml_append(ifctx, ifctx1);
1215b85eabeSGerd Hoffmann aml_append(method, ifctx);
1225b85eabeSGerd Hoffmann
1235b85eabeSGerd Hoffmann byte_list[0] = 0;
1245b85eabeSGerd Hoffmann buf = aml_buffer(1, byte_list);
1255b85eabeSGerd Hoffmann aml_append(method, aml_return(buf));
1265b85eabeSGerd Hoffmann aml_append(dev, method);
127a0e2905bSYubo Miao }
128a0e2905bSYubo Miao
acpi_dsdt_add_gpex(Aml * scope,struct GPEXConfig * cfg)129a0e2905bSYubo Miao void acpi_dsdt_add_gpex(Aml *scope, struct GPEXConfig *cfg)
130a0e2905bSYubo Miao {
131a0e2905bSYubo Miao int nr_pcie_buses = cfg->ecam.size / PCIE_MMCFG_SIZE_MIN;
132a0e2905bSYubo Miao Aml *method, *crs, *dev, *rbuf;
1336f9765fbSYubo Miao PCIBus *bus = cfg->bus;
1346f9765fbSYubo Miao CrsRangeSet crs_range_set;
135aee519c2SJiahui Cen CrsRangeEntry *entry;
136aee519c2SJiahui Cen int i;
137a0e2905bSYubo Miao
1386f9765fbSYubo Miao /* start to construct the tables for pxb */
1396f9765fbSYubo Miao crs_range_set_init(&crs_range_set);
1406f9765fbSYubo Miao if (bus) {
1416f9765fbSYubo Miao QLIST_FOREACH(bus, &bus->child, sibling) {
1426f9765fbSYubo Miao uint8_t bus_num = pci_bus_num(bus);
1436f9765fbSYubo Miao uint8_t numa_node = pci_bus_numa_node(bus);
144*43eb5e1fSJonathan Cameron uint32_t uid;
145fc1e01e0SJonathan Cameron bool is_cxl = pci_bus_is_cxl(bus);
1466f9765fbSYubo Miao
1476f9765fbSYubo Miao if (!pci_bus_is_root(bus)) {
1486f9765fbSYubo Miao continue;
1496f9765fbSYubo Miao }
1506f9765fbSYubo Miao
1516f9765fbSYubo Miao /*
1526f9765fbSYubo Miao * 0 - (nr_pcie_buses - 1) is the bus range for the main
1536f9765fbSYubo Miao * host-bridge and it equals the MIN of the
1546f9765fbSYubo Miao * busNr defined for pxb-pcie.
1556f9765fbSYubo Miao */
1566f9765fbSYubo Miao if (bus_num < nr_pcie_buses) {
1576f9765fbSYubo Miao nr_pcie_buses = bus_num;
1586f9765fbSYubo Miao }
1596f9765fbSYubo Miao
160*43eb5e1fSJonathan Cameron uid = object_property_get_uint(OBJECT(bus), "acpi_uid",
161*43eb5e1fSJonathan Cameron &error_fatal);
1626f9765fbSYubo Miao dev = aml_device("PC%.02X", bus_num);
163fc1e01e0SJonathan Cameron if (is_cxl) {
164fc1e01e0SJonathan Cameron struct Aml *pkg = aml_package(2);
165fc1e01e0SJonathan Cameron aml_append(dev, aml_name_decl("_HID", aml_string("ACPI0016")));
166fc1e01e0SJonathan Cameron aml_append(pkg, aml_eisaid("PNP0A08"));
167fc1e01e0SJonathan Cameron aml_append(pkg, aml_eisaid("PNP0A03"));
168fc1e01e0SJonathan Cameron aml_append(dev, aml_name_decl("_CID", pkg));
169fc1e01e0SJonathan Cameron } else {
1706f9765fbSYubo Miao aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08")));
1716f9765fbSYubo Miao aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03")));
172fc1e01e0SJonathan Cameron }
1736f9765fbSYubo Miao aml_append(dev, aml_name_decl("_BBN", aml_int(bus_num)));
174*43eb5e1fSJonathan Cameron aml_append(dev, aml_name_decl("_UID", aml_int(uid)));
1756f9765fbSYubo Miao aml_append(dev, aml_name_decl("_STR", aml_unicode("pxb Device")));
176b48088d6SXingang Wang aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
1776f9765fbSYubo Miao if (numa_node != NUMA_NODE_UNASSIGNED) {
1786f9765fbSYubo Miao aml_append(dev, aml_name_decl("_PXM", aml_int(numa_node)));
1796f9765fbSYubo Miao }
1806f9765fbSYubo Miao
18135520bc7SSunil V L acpi_dsdt_add_pci_route_table(dev, cfg->irq, scope, bus_num);
1826f9765fbSYubo Miao
1836f9765fbSYubo Miao /*
184f1c0cff8SMichael Tokarev * Resources defined for PXBs are composed of the following parts:
1856f9765fbSYubo Miao * 1. The resources the pci-brige/pcie-root-port need.
1866f9765fbSYubo Miao * 2. The resources the devices behind pxb need.
1876f9765fbSYubo Miao */
188e41ee855SJiahui Cen crs = build_crs(PCI_HOST_BRIDGE(BUS(bus)->parent), &crs_range_set,
189e41ee855SJiahui Cen cfg->pio.base, 0, 0, 0);
1906f9765fbSYubo Miao aml_append(dev, aml_name_decl("_CRS", crs));
1916f9765fbSYubo Miao
192fc1e01e0SJonathan Cameron if (is_cxl) {
193fc1e01e0SJonathan Cameron build_cxl_osc_method(dev);
194fc1e01e0SJonathan Cameron } else {
1956f9765fbSYubo Miao acpi_dsdt_add_pci_osc(dev);
196fc1e01e0SJonathan Cameron }
1976f9765fbSYubo Miao
1986f9765fbSYubo Miao aml_append(scope, dev);
1996f9765fbSYubo Miao }
2006f9765fbSYubo Miao }
2016f9765fbSYubo Miao
2026f9765fbSYubo Miao /* tables for the main */
203a0e2905bSYubo Miao dev = aml_device("%s", "PCI0");
204a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_HID", aml_string("PNP0A08")));
205a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_CID", aml_string("PNP0A03")));
206a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_SEG", aml_int(0)));
207a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_BBN", aml_int(0)));
208a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_UID", aml_int(0)));
209a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_STR", aml_unicode("PCIe 0 Device")));
210a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_CCA", aml_int(1)));
211a0e2905bSYubo Miao
21235520bc7SSunil V L acpi_dsdt_add_pci_route_table(dev, cfg->irq, scope, 0);
213a0e2905bSYubo Miao
214a0e2905bSYubo Miao method = aml_method("_CBA", 0, AML_NOTSERIALIZED);
215a0e2905bSYubo Miao aml_append(method, aml_return(aml_int(cfg->ecam.base)));
216a0e2905bSYubo Miao aml_append(dev, method);
217a0e2905bSYubo Miao
218aee519c2SJiahui Cen /*
219aee519c2SJiahui Cen * At this point crs_range_set has all the ranges used by pci
220aee519c2SJiahui Cen * busses *other* than PCI0. These ranges will be excluded from
221aee519c2SJiahui Cen * the PCI0._CRS.
222aee519c2SJiahui Cen */
223a0e2905bSYubo Miao rbuf = aml_resource_template();
224a0e2905bSYubo Miao aml_append(rbuf,
225a0e2905bSYubo Miao aml_word_bus_number(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
226a0e2905bSYubo Miao 0x0000, 0x0000, nr_pcie_buses - 1, 0x0000,
227a0e2905bSYubo Miao nr_pcie_buses));
228a0e2905bSYubo Miao if (cfg->mmio32.size) {
229aee519c2SJiahui Cen crs_replace_with_free_ranges(crs_range_set.mem_ranges,
230aee519c2SJiahui Cen cfg->mmio32.base,
231aee519c2SJiahui Cen cfg->mmio32.base + cfg->mmio32.size - 1);
232aee519c2SJiahui Cen for (i = 0; i < crs_range_set.mem_ranges->len; i++) {
233aee519c2SJiahui Cen entry = g_ptr_array_index(crs_range_set.mem_ranges, i);
234a0e2905bSYubo Miao aml_append(rbuf,
235a0e2905bSYubo Miao aml_dword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
236a0e2905bSYubo Miao AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
237aee519c2SJiahui Cen entry->base, entry->limit,
238aee519c2SJiahui Cen 0x0000, entry->limit - entry->base + 1));
239aee519c2SJiahui Cen }
240a0e2905bSYubo Miao }
241a0e2905bSYubo Miao if (cfg->pio.size) {
242aee519c2SJiahui Cen crs_replace_with_free_ranges(crs_range_set.io_ranges,
243aee519c2SJiahui Cen 0x0000,
244aee519c2SJiahui Cen cfg->pio.size - 1);
245aee519c2SJiahui Cen for (i = 0; i < crs_range_set.io_ranges->len; i++) {
246aee519c2SJiahui Cen entry = g_ptr_array_index(crs_range_set.io_ranges, i);
247a0e2905bSYubo Miao aml_append(rbuf,
248a0e2905bSYubo Miao aml_dword_io(AML_MIN_FIXED, AML_MAX_FIXED, AML_POS_DECODE,
249aee519c2SJiahui Cen AML_ENTIRE_RANGE, 0x0000, entry->base,
250aee519c2SJiahui Cen entry->limit, cfg->pio.base,
251aee519c2SJiahui Cen entry->limit - entry->base + 1));
252aee519c2SJiahui Cen }
253a0e2905bSYubo Miao }
254a0e2905bSYubo Miao if (cfg->mmio64.size) {
255aee519c2SJiahui Cen crs_replace_with_free_ranges(crs_range_set.mem_64bit_ranges,
256aee519c2SJiahui Cen cfg->mmio64.base,
257aee519c2SJiahui Cen cfg->mmio64.base + cfg->mmio64.size - 1);
258aee519c2SJiahui Cen for (i = 0; i < crs_range_set.mem_64bit_ranges->len; i++) {
259aee519c2SJiahui Cen entry = g_ptr_array_index(crs_range_set.mem_64bit_ranges, i);
260a0e2905bSYubo Miao aml_append(rbuf,
261a0e2905bSYubo Miao aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
262a0e2905bSYubo Miao AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
263aee519c2SJiahui Cen entry->base,
264aee519c2SJiahui Cen entry->limit, 0x0000,
265aee519c2SJiahui Cen entry->limit - entry->base + 1));
266aee519c2SJiahui Cen }
267a0e2905bSYubo Miao }
268a0e2905bSYubo Miao aml_append(dev, aml_name_decl("_CRS", rbuf));
269a0e2905bSYubo Miao
270a0e2905bSYubo Miao acpi_dsdt_add_pci_osc(dev);
2715b85eabeSGerd Hoffmann
2725b85eabeSGerd Hoffmann Aml *dev_res0 = aml_device("%s", "RES0");
2735b85eabeSGerd Hoffmann aml_append(dev_res0, aml_name_decl("_HID", aml_string("PNP0C02")));
2745b85eabeSGerd Hoffmann crs = aml_resource_template();
2755b85eabeSGerd Hoffmann aml_append(crs,
2765b85eabeSGerd Hoffmann aml_qword_memory(AML_POS_DECODE, AML_MIN_FIXED, AML_MAX_FIXED,
2775b85eabeSGerd Hoffmann AML_NON_CACHEABLE, AML_READ_WRITE, 0x0000,
2785b85eabeSGerd Hoffmann cfg->ecam.base,
2795b85eabeSGerd Hoffmann cfg->ecam.base + cfg->ecam.size - 1,
2805b85eabeSGerd Hoffmann 0x0000,
2815b85eabeSGerd Hoffmann cfg->ecam.size));
2825b85eabeSGerd Hoffmann aml_append(dev_res0, aml_name_decl("_CRS", crs));
2835b85eabeSGerd Hoffmann aml_append(dev, dev_res0);
2845b85eabeSGerd Hoffmann aml_append(scope, dev);
285aee519c2SJiahui Cen
286aee519c2SJiahui Cen crs_range_set_free(&crs_range_set);
2875b85eabeSGerd Hoffmann }
2888f6a4874SSunil V L
acpi_dsdt_add_gpex_host(Aml * scope,uint32_t irq)2898f6a4874SSunil V L void acpi_dsdt_add_gpex_host(Aml *scope, uint32_t irq)
2908f6a4874SSunil V L {
2918f6a4874SSunil V L bool ambig;
2928f6a4874SSunil V L Object *obj = object_resolve_path_type("", TYPE_GPEX_HOST, &ambig);
2938f6a4874SSunil V L
2948f6a4874SSunil V L if (!obj || ambig) {
2958f6a4874SSunil V L return;
2968f6a4874SSunil V L }
2978f6a4874SSunil V L
2988f6a4874SSunil V L GPEX_HOST(obj)->gpex_cfg.irq = irq;
2998f6a4874SSunil V L acpi_dsdt_add_gpex(scope, &GPEX_HOST(obj)->gpex_cfg);
3008f6a4874SSunil V L }
301