1c0907c9eSPaolo Bonzini /* 2c0907c9eSPaolo Bonzini * bonito north bridge support 3c0907c9eSPaolo Bonzini * 4c0907c9eSPaolo Bonzini * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5c0907c9eSPaolo Bonzini * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 6c0907c9eSPaolo Bonzini * 7c0907c9eSPaolo Bonzini * This code is licensed under the GNU GPL v2. 8c0907c9eSPaolo Bonzini * 9c0907c9eSPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 10c0907c9eSPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11c0907c9eSPaolo Bonzini */ 12c0907c9eSPaolo Bonzini 13c0907c9eSPaolo Bonzini /* 14c0907c9eSPaolo Bonzini * fulong 2e mini pc has a bonito north bridge. 15c0907c9eSPaolo Bonzini */ 16c0907c9eSPaolo Bonzini 17*f3db354cSFilip Bozuta /* 18*f3db354cSFilip Bozuta * what is the meaning of devfn in qemu and IDSEL in bonito northbridge? 19c0907c9eSPaolo Bonzini * 20c0907c9eSPaolo Bonzini * devfn pci_slot<<3 + funno 21c0907c9eSPaolo Bonzini * one pci bus can have 32 devices and each device can have 8 functions. 22c0907c9eSPaolo Bonzini * 23c0907c9eSPaolo Bonzini * In bonito north bridge, pci slot = IDSEL bit - 12. 24c0907c9eSPaolo Bonzini * For example, PCI_IDSEL_VIA686B = 17, 25c0907c9eSPaolo Bonzini * pci slot = 17-12=5 26c0907c9eSPaolo Bonzini * 27c0907c9eSPaolo Bonzini * so 28c0907c9eSPaolo Bonzini * VT686B_FUN0's devfn = (5<<3)+0 29c0907c9eSPaolo Bonzini * VT686B_FUN1's devfn = (5<<3)+1 30c0907c9eSPaolo Bonzini * 31c0907c9eSPaolo Bonzini * qemu also uses pci address for north bridge to access pci config register. 32c0907c9eSPaolo Bonzini * bus_no [23:16] 33c0907c9eSPaolo Bonzini * dev_no [15:11] 34c0907c9eSPaolo Bonzini * fun_no [10:8] 35c0907c9eSPaolo Bonzini * reg_no [7:2] 36c0907c9eSPaolo Bonzini * 37c0907c9eSPaolo Bonzini * so function bonito_sbridge_pciaddr for the translation from 38c0907c9eSPaolo Bonzini * north bridge address to pci address. 39c0907c9eSPaolo Bonzini */ 40c0907c9eSPaolo Bonzini 4197d5408fSPeter Maydell #include "qemu/osdep.h" 420151abe4SAlistair Francis #include "qemu/error-report.h" 43c0907c9eSPaolo Bonzini #include "hw/pci/pci.h" 44c0907c9eSPaolo Bonzini #include "hw/i386/pc.h" 4564552b6bSMarkus Armbruster #include "hw/irq.h" 46c0907c9eSPaolo Bonzini #include "hw/mips/mips.h" 47c0907c9eSPaolo Bonzini #include "hw/pci/pci_host.h" 48d6454270SMarkus Armbruster #include "migration/vmstate.h" 4971e8a915SMarkus Armbruster #include "sysemu/reset.h" 5054d31236SMarkus Armbruster #include "sysemu/runstate.h" 51c0907c9eSPaolo Bonzini #include "exec/address-spaces.h" 52c0907c9eSPaolo Bonzini 53*f3db354cSFilip Bozuta /* #define DEBUG_BONITO */ 54c0907c9eSPaolo Bonzini 55c0907c9eSPaolo Bonzini #ifdef DEBUG_BONITO 56a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) 57c0907c9eSPaolo Bonzini #else 58c0907c9eSPaolo Bonzini #define DPRINTF(fmt, ...) 59c0907c9eSPaolo Bonzini #endif 60c0907c9eSPaolo Bonzini 61c0907c9eSPaolo Bonzini /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/ 62c0907c9eSPaolo Bonzini #define BONITO_BOOT_BASE 0x1fc00000 63c0907c9eSPaolo Bonzini #define BONITO_BOOT_SIZE 0x00100000 64c0907c9eSPaolo Bonzini #define BONITO_BOOT_TOP (BONITO_BOOT_BASE + BONITO_BOOT_SIZE - 1) 65c0907c9eSPaolo Bonzini #define BONITO_FLASH_BASE 0x1c000000 66c0907c9eSPaolo Bonzini #define BONITO_FLASH_SIZE 0x03000000 67c0907c9eSPaolo Bonzini #define BONITO_FLASH_TOP (BONITO_FLASH_BASE + BONITO_FLASH_SIZE - 1) 68c0907c9eSPaolo Bonzini #define BONITO_SOCKET_BASE 0x1f800000 69c0907c9eSPaolo Bonzini #define BONITO_SOCKET_SIZE 0x00400000 70c0907c9eSPaolo Bonzini #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE + BONITO_SOCKET_SIZE - 1) 71c0907c9eSPaolo Bonzini #define BONITO_REG_BASE 0x1fe00000 72c0907c9eSPaolo Bonzini #define BONITO_REG_SIZE 0x00040000 73c0907c9eSPaolo Bonzini #define BONITO_REG_TOP (BONITO_REG_BASE + BONITO_REG_SIZE - 1) 74c0907c9eSPaolo Bonzini #define BONITO_DEV_BASE 0x1ff00000 75c0907c9eSPaolo Bonzini #define BONITO_DEV_SIZE 0x00100000 76c0907c9eSPaolo Bonzini #define BONITO_DEV_TOP (BONITO_DEV_BASE + BONITO_DEV_SIZE - 1) 77c0907c9eSPaolo Bonzini #define BONITO_PCILO_BASE 0x10000000 78c0907c9eSPaolo Bonzini #define BONITO_PCILO_BASE_VA 0xb0000000 79c0907c9eSPaolo Bonzini #define BONITO_PCILO_SIZE 0x0c000000 80c0907c9eSPaolo Bonzini #define BONITO_PCILO_TOP (BONITO_PCILO_BASE + BONITO_PCILO_SIZE - 1) 81c0907c9eSPaolo Bonzini #define BONITO_PCILO0_BASE 0x10000000 82c0907c9eSPaolo Bonzini #define BONITO_PCILO1_BASE 0x14000000 83c0907c9eSPaolo Bonzini #define BONITO_PCILO2_BASE 0x18000000 84c0907c9eSPaolo Bonzini #define BONITO_PCIHI_BASE 0x20000000 85c0907c9eSPaolo Bonzini #define BONITO_PCIHI_SIZE 0x20000000 86c0907c9eSPaolo Bonzini #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE - 1) 87c0907c9eSPaolo Bonzini #define BONITO_PCIIO_BASE 0x1fd00000 88c0907c9eSPaolo Bonzini #define BONITO_PCIIO_BASE_VA 0xbfd00000 89c0907c9eSPaolo Bonzini #define BONITO_PCIIO_SIZE 0x00010000 90c0907c9eSPaolo Bonzini #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE + BONITO_PCIIO_SIZE - 1) 91c0907c9eSPaolo Bonzini #define BONITO_PCICFG_BASE 0x1fe80000 92c0907c9eSPaolo Bonzini #define BONITO_PCICFG_SIZE 0x00080000 93c0907c9eSPaolo Bonzini #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE + BONITO_PCICFG_SIZE - 1) 94c0907c9eSPaolo Bonzini 95c0907c9eSPaolo Bonzini 96c0907c9eSPaolo Bonzini #define BONITO_PCICONFIGBASE 0x00 97c0907c9eSPaolo Bonzini #define BONITO_REGBASE 0x100 98c0907c9eSPaolo Bonzini 99c0907c9eSPaolo Bonzini #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE + BONITO_REG_BASE) 100c0907c9eSPaolo Bonzini #define BONITO_PCICONFIG_SIZE (0x100) 101c0907c9eSPaolo Bonzini 102c0907c9eSPaolo Bonzini #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE + BONITO_REG_BASE) 103c0907c9eSPaolo Bonzini #define BONITO_INTERNAL_REG_SIZE (0x70) 104c0907c9eSPaolo Bonzini 105c0907c9eSPaolo Bonzini #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE) 106c0907c9eSPaolo Bonzini #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE) 107c0907c9eSPaolo Bonzini 108c0907c9eSPaolo Bonzini 109c0907c9eSPaolo Bonzini 110c0907c9eSPaolo Bonzini /* 1. Bonito h/w Configuration */ 111c0907c9eSPaolo Bonzini /* Power on register */ 112c0907c9eSPaolo Bonzini 113c0907c9eSPaolo Bonzini #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */ 114c0907c9eSPaolo Bonzini #define BONITO_BONGENCFG_OFFSET 0x4 115c0907c9eSPaolo Bonzini #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET >> 2) /*0x104 */ 116c0907c9eSPaolo Bonzini 117c0907c9eSPaolo Bonzini /* 2. IO & IDE configuration */ 118c0907c9eSPaolo Bonzini #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */ 119c0907c9eSPaolo Bonzini 120c0907c9eSPaolo Bonzini /* 3. IO & IDE configuration */ 121c0907c9eSPaolo Bonzini #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */ 122c0907c9eSPaolo Bonzini 123c0907c9eSPaolo Bonzini /* 4. PCI address map control */ 124c0907c9eSPaolo Bonzini #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */ 125c0907c9eSPaolo Bonzini #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */ 126c0907c9eSPaolo Bonzini #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */ 127c0907c9eSPaolo Bonzini 128c0907c9eSPaolo Bonzini /* 5. ICU & GPIO regs */ 129c0907c9eSPaolo Bonzini /* GPIO Regs - r/w */ 130c0907c9eSPaolo Bonzini #define BONITO_GPIODATA_OFFSET 0x1c 131c0907c9eSPaolo Bonzini #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */ 132c0907c9eSPaolo Bonzini #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */ 133c0907c9eSPaolo Bonzini 134c0907c9eSPaolo Bonzini /* ICU Configuration Regs - r/w */ 135c0907c9eSPaolo Bonzini #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */ 136c0907c9eSPaolo Bonzini #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */ 137c0907c9eSPaolo Bonzini #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */ 138c0907c9eSPaolo Bonzini 139c0907c9eSPaolo Bonzini /* ICU Enable Regs - IntEn & IntISR are r/o. */ 140c0907c9eSPaolo Bonzini #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */ 141c0907c9eSPaolo Bonzini #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */ 142c0907c9eSPaolo Bonzini #define BONITO_INTEN (0x38 >> 2) /* 0x138 */ 143c0907c9eSPaolo Bonzini #define BONITO_INTISR (0x3c >> 2) /* 0x13c */ 144c0907c9eSPaolo Bonzini 145c0907c9eSPaolo Bonzini /* PCI mail boxes */ 146c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL0_OFFSET 0x40 147c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL1_OFFSET 0x44 148c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL2_OFFSET 0x48 149c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL3_OFFSET 0x4c 150c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */ 151c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */ 152c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */ 153c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */ 154c0907c9eSPaolo Bonzini 155c0907c9eSPaolo Bonzini /* 6. PCI cache */ 156c0907c9eSPaolo Bonzini #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */ 157c0907c9eSPaolo Bonzini #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */ 158c0907c9eSPaolo Bonzini #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */ 159c0907c9eSPaolo Bonzini #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */ 160c0907c9eSPaolo Bonzini 161c0907c9eSPaolo Bonzini /* 7. other*/ 162c0907c9eSPaolo Bonzini #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */ 163c0907c9eSPaolo Bonzini #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */ 164c0907c9eSPaolo Bonzini #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */ 165c0907c9eSPaolo Bonzini #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */ 166c0907c9eSPaolo Bonzini 167c0907c9eSPaolo Bonzini #define BONITO_REGS (0x70 >> 2) 168c0907c9eSPaolo Bonzini 169c0907c9eSPaolo Bonzini /* PCI config for south bridge. type 0 */ 170c0907c9eSPaolo Bonzini #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */ 171c0907c9eSPaolo Bonzini #define BONITO_PCICONF_IDSEL_OFFSET 11 172c0907c9eSPaolo Bonzini #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */ 173c0907c9eSPaolo Bonzini #define BONITO_PCICONF_FUN_OFFSET 8 174c0907c9eSPaolo Bonzini #define BONITO_PCICONF_REG_MASK 0xFC 175c0907c9eSPaolo Bonzini #define BONITO_PCICONF_REG_OFFSET 0 176c0907c9eSPaolo Bonzini 177c0907c9eSPaolo Bonzini 178c0907c9eSPaolo Bonzini /* idsel BIT = pci slot number +12 */ 179c0907c9eSPaolo Bonzini #define PCI_SLOT_BASE 12 180c0907c9eSPaolo Bonzini #define PCI_IDSEL_VIA686B_BIT (17) 181c0907c9eSPaolo Bonzini #define PCI_IDSEL_VIA686B (1 << PCI_IDSEL_VIA686B_BIT) 182c0907c9eSPaolo Bonzini 183c0907c9eSPaolo Bonzini #define PCI_ADDR(busno , devno , funno , regno) \ 184*f3db354cSFilip Bozuta ((((busno) << 16) & 0xff0000) + (((devno) << 11) & 0xf800) + \ 185*f3db354cSFilip Bozuta (((funno) << 8) & 0x700) + (regno)) 186c0907c9eSPaolo Bonzini 187c0907c9eSPaolo Bonzini typedef struct BonitoState BonitoState; 188c0907c9eSPaolo Bonzini 189*f3db354cSFilip Bozuta typedef struct PCIBonitoState { 190c0907c9eSPaolo Bonzini PCIDevice dev; 191c0907c9eSPaolo Bonzini 192c0907c9eSPaolo Bonzini BonitoState *pcihost; 193c0907c9eSPaolo Bonzini uint32_t regs[BONITO_REGS]; 194c0907c9eSPaolo Bonzini 195c0907c9eSPaolo Bonzini struct bonldma { 196c0907c9eSPaolo Bonzini uint32_t ldmactrl; 197c0907c9eSPaolo Bonzini uint32_t ldmastat; 198c0907c9eSPaolo Bonzini uint32_t ldmaaddr; 199c0907c9eSPaolo Bonzini uint32_t ldmago; 200c0907c9eSPaolo Bonzini } bonldma; 201c0907c9eSPaolo Bonzini 202c0907c9eSPaolo Bonzini /* Based at 1fe00300, bonito Copier */ 203c0907c9eSPaolo Bonzini struct boncop { 204c0907c9eSPaolo Bonzini uint32_t copctrl; 205c0907c9eSPaolo Bonzini uint32_t copstat; 206c0907c9eSPaolo Bonzini uint32_t coppaddr; 207c0907c9eSPaolo Bonzini uint32_t copgo; 208c0907c9eSPaolo Bonzini } boncop; 209c0907c9eSPaolo Bonzini 210c0907c9eSPaolo Bonzini /* Bonito registers */ 211c0907c9eSPaolo Bonzini MemoryRegion iomem; 212c0907c9eSPaolo Bonzini MemoryRegion iomem_ldma; 213c0907c9eSPaolo Bonzini MemoryRegion iomem_cop; 214e37b80faSPaolo Bonzini MemoryRegion bonito_pciio; 215e37b80faSPaolo Bonzini MemoryRegion bonito_localio; 216c0907c9eSPaolo Bonzini 217c0907c9eSPaolo Bonzini } PCIBonitoState; 218c0907c9eSPaolo Bonzini 219a2a645d9SCao jin struct BonitoState { 220a2a645d9SCao jin PCIHostState parent_obj; 221a2a645d9SCao jin qemu_irq *pic; 222a2a645d9SCao jin PCIBonitoState *pci_dev; 223f7cf2219SBALATON Zoltan MemoryRegion pci_mem; 224a2a645d9SCao jin }; 225a2a645d9SCao jin 226a2a645d9SCao jin #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost" 227c0907c9eSPaolo Bonzini #define BONITO_PCI_HOST_BRIDGE(obj) \ 228c0907c9eSPaolo Bonzini OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE) 229c0907c9eSPaolo Bonzini 230a2a645d9SCao jin #define TYPE_PCI_BONITO "Bonito" 231a2a645d9SCao jin #define PCI_BONITO(obj) \ 232a2a645d9SCao jin OBJECT_CHECK(PCIBonitoState, (obj), TYPE_PCI_BONITO) 233c0907c9eSPaolo Bonzini 234c0907c9eSPaolo Bonzini static void bonito_writel(void *opaque, hwaddr addr, 235c0907c9eSPaolo Bonzini uint64_t val, unsigned size) 236c0907c9eSPaolo Bonzini { 237c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 238c0907c9eSPaolo Bonzini uint32_t saddr; 239c0907c9eSPaolo Bonzini int reset = 0; 240c0907c9eSPaolo Bonzini 2410ca4f941SPaolo Bonzini saddr = addr >> 2; 242c0907c9eSPaolo Bonzini 243*f3db354cSFilip Bozuta DPRINTF("bonito_writel "TARGET_FMT_plx" val %x saddr %x\n", 244*f3db354cSFilip Bozuta addr, val, saddr); 245c0907c9eSPaolo Bonzini switch (saddr) { 246c0907c9eSPaolo Bonzini case BONITO_BONPONCFG: 247c0907c9eSPaolo Bonzini case BONITO_IODEVCFG: 248c0907c9eSPaolo Bonzini case BONITO_SDCFG: 249c0907c9eSPaolo Bonzini case BONITO_PCIMAP: 250c0907c9eSPaolo Bonzini case BONITO_PCIMEMBASECFG: 251c0907c9eSPaolo Bonzini case BONITO_PCIMAP_CFG: 252c0907c9eSPaolo Bonzini case BONITO_GPIODATA: 253c0907c9eSPaolo Bonzini case BONITO_GPIOIE: 254c0907c9eSPaolo Bonzini case BONITO_INTEDGE: 255c0907c9eSPaolo Bonzini case BONITO_INTSTEER: 256c0907c9eSPaolo Bonzini case BONITO_INTPOL: 257c0907c9eSPaolo Bonzini case BONITO_PCIMAIL0: 258c0907c9eSPaolo Bonzini case BONITO_PCIMAIL1: 259c0907c9eSPaolo Bonzini case BONITO_PCIMAIL2: 260c0907c9eSPaolo Bonzini case BONITO_PCIMAIL3: 261c0907c9eSPaolo Bonzini case BONITO_PCICACHECTRL: 262c0907c9eSPaolo Bonzini case BONITO_PCICACHETAG: 263c0907c9eSPaolo Bonzini case BONITO_PCIBADADDR: 264c0907c9eSPaolo Bonzini case BONITO_PCIMSTAT: 265c0907c9eSPaolo Bonzini case BONITO_TIMECFG: 266c0907c9eSPaolo Bonzini case BONITO_CPUCFG: 267c0907c9eSPaolo Bonzini case BONITO_DQCFG: 268c0907c9eSPaolo Bonzini case BONITO_MEMSIZE: 269c0907c9eSPaolo Bonzini s->regs[saddr] = val; 270c0907c9eSPaolo Bonzini break; 271c0907c9eSPaolo Bonzini case BONITO_BONGENCFG: 272c0907c9eSPaolo Bonzini if (!(s->regs[saddr] & 0x04) && (val & 0x04)) { 273c0907c9eSPaolo Bonzini reset = 1; /* bit 2 jump from 0 to 1 cause reset */ 274c0907c9eSPaolo Bonzini } 275c0907c9eSPaolo Bonzini s->regs[saddr] = val; 276c0907c9eSPaolo Bonzini if (reset) { 277cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 278c0907c9eSPaolo Bonzini } 279c0907c9eSPaolo Bonzini break; 280c0907c9eSPaolo Bonzini case BONITO_INTENSET: 281c0907c9eSPaolo Bonzini s->regs[BONITO_INTENSET] = val; 282c0907c9eSPaolo Bonzini s->regs[BONITO_INTEN] |= val; 283c0907c9eSPaolo Bonzini break; 284c0907c9eSPaolo Bonzini case BONITO_INTENCLR: 285c0907c9eSPaolo Bonzini s->regs[BONITO_INTENCLR] = val; 286c0907c9eSPaolo Bonzini s->regs[BONITO_INTEN] &= ~val; 287c0907c9eSPaolo Bonzini break; 288c0907c9eSPaolo Bonzini case BONITO_INTEN: 289c0907c9eSPaolo Bonzini case BONITO_INTISR: 290c0907c9eSPaolo Bonzini DPRINTF("write to readonly bonito register %x\n", saddr); 291c0907c9eSPaolo Bonzini break; 292c0907c9eSPaolo Bonzini default: 293c0907c9eSPaolo Bonzini DPRINTF("write to unknown bonito register %x\n", saddr); 294c0907c9eSPaolo Bonzini break; 295c0907c9eSPaolo Bonzini } 296c0907c9eSPaolo Bonzini } 297c0907c9eSPaolo Bonzini 298c0907c9eSPaolo Bonzini static uint64_t bonito_readl(void *opaque, hwaddr addr, 299c0907c9eSPaolo Bonzini unsigned size) 300c0907c9eSPaolo Bonzini { 301c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 302c0907c9eSPaolo Bonzini uint32_t saddr; 303c0907c9eSPaolo Bonzini 3040ca4f941SPaolo Bonzini saddr = addr >> 2; 305c0907c9eSPaolo Bonzini 306c0907c9eSPaolo Bonzini DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr); 307c0907c9eSPaolo Bonzini switch (saddr) { 308c0907c9eSPaolo Bonzini case BONITO_INTISR: 309c0907c9eSPaolo Bonzini return s->regs[saddr]; 310c0907c9eSPaolo Bonzini default: 311c0907c9eSPaolo Bonzini return s->regs[saddr]; 312c0907c9eSPaolo Bonzini } 313c0907c9eSPaolo Bonzini } 314c0907c9eSPaolo Bonzini 315c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_ops = { 316c0907c9eSPaolo Bonzini .read = bonito_readl, 317c0907c9eSPaolo Bonzini .write = bonito_writel, 318c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 319c0907c9eSPaolo Bonzini .valid = { 320c0907c9eSPaolo Bonzini .min_access_size = 4, 321c0907c9eSPaolo Bonzini .max_access_size = 4, 322c0907c9eSPaolo Bonzini }, 323c0907c9eSPaolo Bonzini }; 324c0907c9eSPaolo Bonzini 325c0907c9eSPaolo Bonzini static void bonito_pciconf_writel(void *opaque, hwaddr addr, 326c0907c9eSPaolo Bonzini uint64_t val, unsigned size) 327c0907c9eSPaolo Bonzini { 328c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 329c0907c9eSPaolo Bonzini PCIDevice *d = PCI_DEVICE(s); 330c0907c9eSPaolo Bonzini 331c0907c9eSPaolo Bonzini DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %x\n", addr, val); 332c0907c9eSPaolo Bonzini d->config_write(d, addr, val, 4); 333c0907c9eSPaolo Bonzini } 334c0907c9eSPaolo Bonzini 335c0907c9eSPaolo Bonzini static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr, 336c0907c9eSPaolo Bonzini unsigned size) 337c0907c9eSPaolo Bonzini { 338c0907c9eSPaolo Bonzini 339c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 340c0907c9eSPaolo Bonzini PCIDevice *d = PCI_DEVICE(s); 341c0907c9eSPaolo Bonzini 342c0907c9eSPaolo Bonzini DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr); 343c0907c9eSPaolo Bonzini return d->config_read(d, addr, 4); 344c0907c9eSPaolo Bonzini } 345c0907c9eSPaolo Bonzini 346c0907c9eSPaolo Bonzini /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */ 347c0907c9eSPaolo Bonzini 348c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_pciconf_ops = { 349c0907c9eSPaolo Bonzini .read = bonito_pciconf_readl, 350c0907c9eSPaolo Bonzini .write = bonito_pciconf_writel, 351c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 352c0907c9eSPaolo Bonzini .valid = { 353c0907c9eSPaolo Bonzini .min_access_size = 4, 354c0907c9eSPaolo Bonzini .max_access_size = 4, 355c0907c9eSPaolo Bonzini }, 356c0907c9eSPaolo Bonzini }; 357c0907c9eSPaolo Bonzini 358c0907c9eSPaolo Bonzini static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr, 359c0907c9eSPaolo Bonzini unsigned size) 360c0907c9eSPaolo Bonzini { 361c0907c9eSPaolo Bonzini uint32_t val; 362c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 363c0907c9eSPaolo Bonzini 36458d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 36558d47978SPeter Maydell return 0; 36658d47978SPeter Maydell } 36758d47978SPeter Maydell 368c0907c9eSPaolo Bonzini val = ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)]; 369c0907c9eSPaolo Bonzini 370c0907c9eSPaolo Bonzini return val; 371c0907c9eSPaolo Bonzini } 372c0907c9eSPaolo Bonzini 373c0907c9eSPaolo Bonzini static void bonito_ldma_writel(void *opaque, hwaddr addr, 374c0907c9eSPaolo Bonzini uint64_t val, unsigned size) 375c0907c9eSPaolo Bonzini { 376c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 377c0907c9eSPaolo Bonzini 37858d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 37958d47978SPeter Maydell return; 38058d47978SPeter Maydell } 38158d47978SPeter Maydell 382c0907c9eSPaolo Bonzini ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)] = val & 0xffffffff; 383c0907c9eSPaolo Bonzini } 384c0907c9eSPaolo Bonzini 385c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_ldma_ops = { 386c0907c9eSPaolo Bonzini .read = bonito_ldma_readl, 387c0907c9eSPaolo Bonzini .write = bonito_ldma_writel, 388c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 389c0907c9eSPaolo Bonzini .valid = { 390c0907c9eSPaolo Bonzini .min_access_size = 4, 391c0907c9eSPaolo Bonzini .max_access_size = 4, 392c0907c9eSPaolo Bonzini }, 393c0907c9eSPaolo Bonzini }; 394c0907c9eSPaolo Bonzini 395c0907c9eSPaolo Bonzini static uint64_t bonito_cop_readl(void *opaque, hwaddr addr, 396c0907c9eSPaolo Bonzini unsigned size) 397c0907c9eSPaolo Bonzini { 398c0907c9eSPaolo Bonzini uint32_t val; 399c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 400c0907c9eSPaolo Bonzini 40158d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 40258d47978SPeter Maydell return 0; 40358d47978SPeter Maydell } 40458d47978SPeter Maydell 405c0907c9eSPaolo Bonzini val = ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)]; 406c0907c9eSPaolo Bonzini 407c0907c9eSPaolo Bonzini return val; 408c0907c9eSPaolo Bonzini } 409c0907c9eSPaolo Bonzini 410c0907c9eSPaolo Bonzini static void bonito_cop_writel(void *opaque, hwaddr addr, 411c0907c9eSPaolo Bonzini uint64_t val, unsigned size) 412c0907c9eSPaolo Bonzini { 413c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 414c0907c9eSPaolo Bonzini 41558d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 41658d47978SPeter Maydell return; 41758d47978SPeter Maydell } 41858d47978SPeter Maydell 419c0907c9eSPaolo Bonzini ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)] = val & 0xffffffff; 420c0907c9eSPaolo Bonzini } 421c0907c9eSPaolo Bonzini 422c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_cop_ops = { 423c0907c9eSPaolo Bonzini .read = bonito_cop_readl, 424c0907c9eSPaolo Bonzini .write = bonito_cop_writel, 425c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 426c0907c9eSPaolo Bonzini .valid = { 427c0907c9eSPaolo Bonzini .min_access_size = 4, 428c0907c9eSPaolo Bonzini .max_access_size = 4, 429c0907c9eSPaolo Bonzini }, 430c0907c9eSPaolo Bonzini }; 431c0907c9eSPaolo Bonzini 432c0907c9eSPaolo Bonzini static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr) 433c0907c9eSPaolo Bonzini { 434c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 435c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 436c0907c9eSPaolo Bonzini uint32_t cfgaddr; 437c0907c9eSPaolo Bonzini uint32_t idsel; 438c0907c9eSPaolo Bonzini uint32_t devno; 439c0907c9eSPaolo Bonzini uint32_t funno; 440c0907c9eSPaolo Bonzini uint32_t regno; 441c0907c9eSPaolo Bonzini uint32_t pciaddr; 442c0907c9eSPaolo Bonzini 443c0907c9eSPaolo Bonzini /* support type0 pci config */ 444c0907c9eSPaolo Bonzini if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) { 445c0907c9eSPaolo Bonzini return 0xffffffff; 446c0907c9eSPaolo Bonzini } 447c0907c9eSPaolo Bonzini 448c0907c9eSPaolo Bonzini cfgaddr = addr & 0xffff; 449c0907c9eSPaolo Bonzini cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16; 450c0907c9eSPaolo Bonzini 451*f3db354cSFilip Bozuta idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >> 452*f3db354cSFilip Bozuta BONITO_PCICONF_IDSEL_OFFSET; 453786a4ea8SStefan Hajnoczi devno = ctz32(idsel); 454c0907c9eSPaolo Bonzini funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET; 455c0907c9eSPaolo Bonzini regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET; 456c0907c9eSPaolo Bonzini 457c0907c9eSPaolo Bonzini if (idsel == 0) { 4580151abe4SAlistair Francis error_report("error in bonito pci config address " TARGET_FMT_plx 4590151abe4SAlistair Francis ",pcimap_cfg=%x", addr, s->regs[BONITO_PCIMAP_CFG]); 460c0907c9eSPaolo Bonzini exit(1); 461c0907c9eSPaolo Bonzini } 462c0907c9eSPaolo Bonzini pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno); 463c0907c9eSPaolo Bonzini DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n", 464c0907c9eSPaolo Bonzini cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno); 465c0907c9eSPaolo Bonzini 466c0907c9eSPaolo Bonzini return pciaddr; 467c0907c9eSPaolo Bonzini } 468c0907c9eSPaolo Bonzini 469421ab725SPeter Maydell static void bonito_spciconf_write(void *opaque, hwaddr addr, uint64_t val, 470421ab725SPeter Maydell unsigned size) 471c0907c9eSPaolo Bonzini { 472c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 473c0907c9eSPaolo Bonzini PCIDevice *d = PCI_DEVICE(s); 474c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 475c0907c9eSPaolo Bonzini uint32_t pciaddr; 476c0907c9eSPaolo Bonzini uint16_t status; 477c0907c9eSPaolo Bonzini 478421ab725SPeter Maydell DPRINTF("bonito_spciconf_write "TARGET_FMT_plx" size %d val %x\n", 479421ab725SPeter Maydell addr, size, val); 480c0907c9eSPaolo Bonzini 481c0907c9eSPaolo Bonzini pciaddr = bonito_sbridge_pciaddr(s, addr); 482c0907c9eSPaolo Bonzini 483c0907c9eSPaolo Bonzini if (pciaddr == 0xffffffff) { 484c0907c9eSPaolo Bonzini return; 485c0907c9eSPaolo Bonzini } 486c0907c9eSPaolo Bonzini 487c0907c9eSPaolo Bonzini /* set the pci address in s->config_reg */ 488c0907c9eSPaolo Bonzini phb->config_reg = (pciaddr) | (1u << 31); 489421ab725SPeter Maydell pci_data_write(phb->bus, phb->config_reg, val, size); 490c0907c9eSPaolo Bonzini 491c0907c9eSPaolo Bonzini /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 492c0907c9eSPaolo Bonzini status = pci_get_word(d->config + PCI_STATUS); 493c0907c9eSPaolo Bonzini status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 494c0907c9eSPaolo Bonzini pci_set_word(d->config + PCI_STATUS, status); 495c0907c9eSPaolo Bonzini } 496c0907c9eSPaolo Bonzini 497421ab725SPeter Maydell static uint64_t bonito_spciconf_read(void *opaque, hwaddr addr, unsigned size) 498c0907c9eSPaolo Bonzini { 499c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 500c0907c9eSPaolo Bonzini PCIDevice *d = PCI_DEVICE(s); 501c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 502c0907c9eSPaolo Bonzini uint32_t pciaddr; 503c0907c9eSPaolo Bonzini uint16_t status; 504c0907c9eSPaolo Bonzini 505421ab725SPeter Maydell DPRINTF("bonito_spciconf_read "TARGET_FMT_plx" size %d\n", addr, size); 506c0907c9eSPaolo Bonzini 507c0907c9eSPaolo Bonzini pciaddr = bonito_sbridge_pciaddr(s, addr); 508c0907c9eSPaolo Bonzini 509c0907c9eSPaolo Bonzini if (pciaddr == 0xffffffff) { 510421ab725SPeter Maydell return MAKE_64BIT_MASK(0, size * 8); 511c0907c9eSPaolo Bonzini } 512c0907c9eSPaolo Bonzini 513c0907c9eSPaolo Bonzini /* set the pci address in s->config_reg */ 514c0907c9eSPaolo Bonzini phb->config_reg = (pciaddr) | (1u << 31); 515c0907c9eSPaolo Bonzini 516c0907c9eSPaolo Bonzini /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 517c0907c9eSPaolo Bonzini status = pci_get_word(d->config + PCI_STATUS); 518c0907c9eSPaolo Bonzini status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 519c0907c9eSPaolo Bonzini pci_set_word(d->config + PCI_STATUS, status); 520c0907c9eSPaolo Bonzini 521421ab725SPeter Maydell return pci_data_read(phb->bus, phb->config_reg, size); 522c0907c9eSPaolo Bonzini } 523c0907c9eSPaolo Bonzini 524c0907c9eSPaolo Bonzini /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */ 525c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_spciconf_ops = { 526421ab725SPeter Maydell .read = bonito_spciconf_read, 527421ab725SPeter Maydell .write = bonito_spciconf_write, 528421ab725SPeter Maydell .valid.min_access_size = 1, 529421ab725SPeter Maydell .valid.max_access_size = 4, 530421ab725SPeter Maydell .impl.min_access_size = 1, 531421ab725SPeter Maydell .impl.max_access_size = 4, 532c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 533c0907c9eSPaolo Bonzini }; 534c0907c9eSPaolo Bonzini 535c0907c9eSPaolo Bonzini #define BONITO_IRQ_BASE 32 536c0907c9eSPaolo Bonzini 537c0907c9eSPaolo Bonzini static void pci_bonito_set_irq(void *opaque, int irq_num, int level) 538c0907c9eSPaolo Bonzini { 539c0907c9eSPaolo Bonzini BonitoState *s = opaque; 540c0907c9eSPaolo Bonzini qemu_irq *pic = s->pic; 541c0907c9eSPaolo Bonzini PCIBonitoState *bonito_state = s->pci_dev; 542c0907c9eSPaolo Bonzini int internal_irq = irq_num - BONITO_IRQ_BASE; 543c0907c9eSPaolo Bonzini 544c0907c9eSPaolo Bonzini if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) { 545c0907c9eSPaolo Bonzini qemu_irq_pulse(*pic); 546c0907c9eSPaolo Bonzini } else { /* level triggered */ 547c0907c9eSPaolo Bonzini if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) { 548c0907c9eSPaolo Bonzini qemu_irq_raise(*pic); 549c0907c9eSPaolo Bonzini } else { 550c0907c9eSPaolo Bonzini qemu_irq_lower(*pic); 551c0907c9eSPaolo Bonzini } 552c0907c9eSPaolo Bonzini } 553c0907c9eSPaolo Bonzini } 554c0907c9eSPaolo Bonzini 555c0907c9eSPaolo Bonzini /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */ 556c0907c9eSPaolo Bonzini static int pci_bonito_map_irq(PCIDevice *pci_dev, int irq_num) 557c0907c9eSPaolo Bonzini { 558c0907c9eSPaolo Bonzini int slot; 559c0907c9eSPaolo Bonzini 560c0907c9eSPaolo Bonzini slot = (pci_dev->devfn >> 3); 561c0907c9eSPaolo Bonzini 562c0907c9eSPaolo Bonzini switch (slot) { 563c0907c9eSPaolo Bonzini case 5: /* FULONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */ 564c0907c9eSPaolo Bonzini return irq_num % 4 + BONITO_IRQ_BASE; 565c0907c9eSPaolo Bonzini case 6: /* FULONG2E_ATI_SLOT, VGA */ 566c0907c9eSPaolo Bonzini return 4 + BONITO_IRQ_BASE; 567c0907c9eSPaolo Bonzini case 7: /* FULONG2E_RTL_SLOT, RTL8139 */ 568c0907c9eSPaolo Bonzini return 5 + BONITO_IRQ_BASE; 569c0907c9eSPaolo Bonzini case 8 ... 12: /* PCI slot 1 to 4 */ 570c0907c9eSPaolo Bonzini return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE; 571c0907c9eSPaolo Bonzini default: /* Unknown device, don't do any translation */ 572c0907c9eSPaolo Bonzini return irq_num; 573c0907c9eSPaolo Bonzini } 574c0907c9eSPaolo Bonzini } 575c0907c9eSPaolo Bonzini 576c0907c9eSPaolo Bonzini static void bonito_reset(void *opaque) 577c0907c9eSPaolo Bonzini { 578c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 579c0907c9eSPaolo Bonzini 580c0907c9eSPaolo Bonzini /* set the default value of north bridge registers */ 581c0907c9eSPaolo Bonzini 582c0907c9eSPaolo Bonzini s->regs[BONITO_BONPONCFG] = 0xc40; 583c0907c9eSPaolo Bonzini s->regs[BONITO_BONGENCFG] = 0x1384; 584c0907c9eSPaolo Bonzini s->regs[BONITO_IODEVCFG] = 0x2bff8010; 585c0907c9eSPaolo Bonzini s->regs[BONITO_SDCFG] = 0x255e0091; 586c0907c9eSPaolo Bonzini 587c0907c9eSPaolo Bonzini s->regs[BONITO_GPIODATA] = 0x1ff; 588c0907c9eSPaolo Bonzini s->regs[BONITO_GPIOIE] = 0x1ff; 589c0907c9eSPaolo Bonzini s->regs[BONITO_DQCFG] = 0x8; 590c0907c9eSPaolo Bonzini s->regs[BONITO_MEMSIZE] = 0x10000000; 591c0907c9eSPaolo Bonzini s->regs[BONITO_PCIMAP] = 0x6140; 592c0907c9eSPaolo Bonzini } 593c0907c9eSPaolo Bonzini 594c0907c9eSPaolo Bonzini static const VMStateDescription vmstate_bonito = { 595c0907c9eSPaolo Bonzini .name = "Bonito", 596c0907c9eSPaolo Bonzini .version_id = 1, 597c0907c9eSPaolo Bonzini .minimum_version_id = 1, 598c0907c9eSPaolo Bonzini .fields = (VMStateField[]) { 599c0907c9eSPaolo Bonzini VMSTATE_PCI_DEVICE(dev, PCIBonitoState), 600c0907c9eSPaolo Bonzini VMSTATE_END_OF_LIST() 601c0907c9eSPaolo Bonzini } 602c0907c9eSPaolo Bonzini }; 603c0907c9eSPaolo Bonzini 604e800894aSPhilippe Mathieu-Daudé static void bonito_pcihost_realize(DeviceState *dev, Error **errp) 605c0907c9eSPaolo Bonzini { 606c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(dev); 607f7cf2219SBALATON Zoltan BonitoState *bs = BONITO_PCI_HOST_BRIDGE(dev); 608c0907c9eSPaolo Bonzini 609f7cf2219SBALATON Zoltan memory_region_init(&bs->pci_mem, OBJECT(dev), "pci.mem", BONITO_PCILO_SIZE); 6101115ff6dSDavid Gibson phb->bus = pci_register_root_bus(DEVICE(dev), "pci", 6111115ff6dSDavid Gibson pci_bonito_set_irq, pci_bonito_map_irq, 612f7cf2219SBALATON Zoltan dev, &bs->pci_mem, get_system_io(), 613c0907c9eSPaolo Bonzini 0x28, 32, TYPE_PCI_BUS); 614f7cf2219SBALATON Zoltan memory_region_add_subregion(get_system_memory(), BONITO_PCILO_BASE, 615f7cf2219SBALATON Zoltan &bs->pci_mem); 616c0907c9eSPaolo Bonzini } 617c0907c9eSPaolo Bonzini 6189af21dbeSMarkus Armbruster static void bonito_realize(PCIDevice *dev, Error **errp) 619c0907c9eSPaolo Bonzini { 620a2a645d9SCao jin PCIBonitoState *s = PCI_BONITO(dev); 621c0907c9eSPaolo Bonzini SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost); 622c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 623c0907c9eSPaolo Bonzini 624*f3db354cSFilip Bozuta /* 625*f3db354cSFilip Bozuta * Bonito North Bridge, built on FPGA, 626*f3db354cSFilip Bozuta * VENDOR_ID/DEVICE_ID are "undefined" 627*f3db354cSFilip Bozuta */ 628c0907c9eSPaolo Bonzini pci_config_set_prog_interface(dev->config, 0x00); 629c0907c9eSPaolo Bonzini 630c0907c9eSPaolo Bonzini /* set the north bridge register mapping */ 63140c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s, 632c0907c9eSPaolo Bonzini "north-bridge-register", BONITO_INTERNAL_REG_SIZE); 633c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &s->iomem); 634c0907c9eSPaolo Bonzini sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE); 635c0907c9eSPaolo Bonzini 636c0907c9eSPaolo Bonzini /* set the north bridge pci configure mapping */ 63740c5dce9SPaolo Bonzini memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s, 638c0907c9eSPaolo Bonzini "north-bridge-pci-config", BONITO_PCICONFIG_SIZE); 639c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &phb->conf_mem); 640c0907c9eSPaolo Bonzini sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE); 641c0907c9eSPaolo Bonzini 642c0907c9eSPaolo Bonzini /* set the south bridge pci configure mapping */ 64340c5dce9SPaolo Bonzini memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s, 644c0907c9eSPaolo Bonzini "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE); 645c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &phb->data_mem); 646c0907c9eSPaolo Bonzini sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE); 647c0907c9eSPaolo Bonzini 64840c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s, 649c0907c9eSPaolo Bonzini "ldma", 0x100); 650c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &s->iomem_ldma); 651c0907c9eSPaolo Bonzini sysbus_mmio_map(sysbus, 3, 0xbfe00200); 652c0907c9eSPaolo Bonzini 65340c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s, 654c0907c9eSPaolo Bonzini "cop", 0x100); 655c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &s->iomem_cop); 656c0907c9eSPaolo Bonzini sysbus_mmio_map(sysbus, 4, 0xbfe00300); 657c0907c9eSPaolo Bonzini 658c0907c9eSPaolo Bonzini /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */ 659e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio", 660e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_PCIIO_SIZE); 661e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_pciio); 662e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE); 663c0907c9eSPaolo Bonzini 664c0907c9eSPaolo Bonzini /* add pci local io mapping */ 665e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_localio, OBJECT(s), "isa_mmio", 666e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_DEV_SIZE); 667e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_localio); 668e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE); 669c0907c9eSPaolo Bonzini 670c0907c9eSPaolo Bonzini /* set the default value of north bridge pci config */ 671c0907c9eSPaolo Bonzini pci_set_word(dev->config + PCI_COMMAND, 0x0000); 672c0907c9eSPaolo Bonzini pci_set_word(dev->config + PCI_STATUS, 0x0000); 673c0907c9eSPaolo Bonzini pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000); 674c0907c9eSPaolo Bonzini pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000); 675c0907c9eSPaolo Bonzini 676c0907c9eSPaolo Bonzini pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00); 677c0907c9eSPaolo Bonzini pci_set_byte(dev->config + PCI_INTERRUPT_PIN, 0x01); 678c0907c9eSPaolo Bonzini pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c); 679c0907c9eSPaolo Bonzini pci_set_byte(dev->config + PCI_MAX_LAT, 0x00); 680c0907c9eSPaolo Bonzini 681c0907c9eSPaolo Bonzini qemu_register_reset(bonito_reset, s); 682c0907c9eSPaolo Bonzini } 683c0907c9eSPaolo Bonzini 684c0907c9eSPaolo Bonzini PCIBus *bonito_init(qemu_irq *pic) 685c0907c9eSPaolo Bonzini { 686c0907c9eSPaolo Bonzini DeviceState *dev; 687c0907c9eSPaolo Bonzini BonitoState *pcihost; 688c0907c9eSPaolo Bonzini PCIHostState *phb; 689c0907c9eSPaolo Bonzini PCIBonitoState *s; 690c0907c9eSPaolo Bonzini PCIDevice *d; 691c0907c9eSPaolo Bonzini 692c0907c9eSPaolo Bonzini dev = qdev_create(NULL, TYPE_BONITO_PCI_HOST_BRIDGE); 693c0907c9eSPaolo Bonzini phb = PCI_HOST_BRIDGE(dev); 694c0907c9eSPaolo Bonzini pcihost = BONITO_PCI_HOST_BRIDGE(dev); 695c0907c9eSPaolo Bonzini pcihost->pic = pic; 696c0907c9eSPaolo Bonzini qdev_init_nofail(dev); 697c0907c9eSPaolo Bonzini 698a2a645d9SCao jin d = pci_create(phb->bus, PCI_DEVFN(0, 0), TYPE_PCI_BONITO); 699a2a645d9SCao jin s = PCI_BONITO(d); 700c0907c9eSPaolo Bonzini s->pcihost = pcihost; 701c0907c9eSPaolo Bonzini pcihost->pci_dev = s; 702c0907c9eSPaolo Bonzini qdev_init_nofail(DEVICE(d)); 703c0907c9eSPaolo Bonzini 704c0907c9eSPaolo Bonzini return phb->bus; 705c0907c9eSPaolo Bonzini } 706c0907c9eSPaolo Bonzini 707c0907c9eSPaolo Bonzini static void bonito_class_init(ObjectClass *klass, void *data) 708c0907c9eSPaolo Bonzini { 709c0907c9eSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 710c0907c9eSPaolo Bonzini PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 711c0907c9eSPaolo Bonzini 7129af21dbeSMarkus Armbruster k->realize = bonito_realize; 713c0907c9eSPaolo Bonzini k->vendor_id = 0xdf53; 714c0907c9eSPaolo Bonzini k->device_id = 0x00d5; 715c0907c9eSPaolo Bonzini k->revision = 0x01; 716c0907c9eSPaolo Bonzini k->class_id = PCI_CLASS_BRIDGE_HOST; 717c0907c9eSPaolo Bonzini dc->desc = "Host bridge"; 718c0907c9eSPaolo Bonzini dc->vmsd = &vmstate_bonito; 71908c58f92SMarkus Armbruster /* 72008c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the 72108c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet. 72208c58f92SMarkus Armbruster */ 723e90f2a8cSEduardo Habkost dc->user_creatable = false; 724c0907c9eSPaolo Bonzini } 725c0907c9eSPaolo Bonzini 726c0907c9eSPaolo Bonzini static const TypeInfo bonito_info = { 727a2a645d9SCao jin .name = TYPE_PCI_BONITO, 728c0907c9eSPaolo Bonzini .parent = TYPE_PCI_DEVICE, 729c0907c9eSPaolo Bonzini .instance_size = sizeof(PCIBonitoState), 730c0907c9eSPaolo Bonzini .class_init = bonito_class_init, 731fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 732fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 733fd3b02c8SEduardo Habkost { }, 734fd3b02c8SEduardo Habkost }, 735c0907c9eSPaolo Bonzini }; 736c0907c9eSPaolo Bonzini 737c0907c9eSPaolo Bonzini static void bonito_pcihost_class_init(ObjectClass *klass, void *data) 738c0907c9eSPaolo Bonzini { 739e800894aSPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 740c0907c9eSPaolo Bonzini 741e800894aSPhilippe Mathieu-Daudé dc->realize = bonito_pcihost_realize; 742c0907c9eSPaolo Bonzini } 743c0907c9eSPaolo Bonzini 744c0907c9eSPaolo Bonzini static const TypeInfo bonito_pcihost_info = { 745c0907c9eSPaolo Bonzini .name = TYPE_BONITO_PCI_HOST_BRIDGE, 746c0907c9eSPaolo Bonzini .parent = TYPE_PCI_HOST_BRIDGE, 747c0907c9eSPaolo Bonzini .instance_size = sizeof(BonitoState), 748c0907c9eSPaolo Bonzini .class_init = bonito_pcihost_class_init, 749c0907c9eSPaolo Bonzini }; 750c0907c9eSPaolo Bonzini 751c0907c9eSPaolo Bonzini static void bonito_register_types(void) 752c0907c9eSPaolo Bonzini { 753c0907c9eSPaolo Bonzini type_register_static(&bonito_pcihost_info); 754c0907c9eSPaolo Bonzini type_register_static(&bonito_info); 755c0907c9eSPaolo Bonzini } 756c0907c9eSPaolo Bonzini 757c0907c9eSPaolo Bonzini type_init(bonito_register_types) 758