1c0907c9eSPaolo Bonzini /* 2c0907c9eSPaolo Bonzini * bonito north bridge support 3c0907c9eSPaolo Bonzini * 4c0907c9eSPaolo Bonzini * Copyright (c) 2008 yajin (yajin@vm-kernel.org) 5c0907c9eSPaolo Bonzini * Copyright (c) 2010 Huacai Chen (zltjiangshi@gmail.com) 6c0907c9eSPaolo Bonzini * 7c0907c9eSPaolo Bonzini * This code is licensed under the GNU GPL v2. 8c0907c9eSPaolo Bonzini * 9c0907c9eSPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 10c0907c9eSPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 11c0907c9eSPaolo Bonzini */ 12c0907c9eSPaolo Bonzini 13c0907c9eSPaolo Bonzini /* 14c0907c9eSPaolo Bonzini * fulong 2e mini pc has a bonito north bridge. 15c0907c9eSPaolo Bonzini */ 16c0907c9eSPaolo Bonzini 17f3db354cSFilip Bozuta /* 18f3db354cSFilip Bozuta * what is the meaning of devfn in qemu and IDSEL in bonito northbridge? 19c0907c9eSPaolo Bonzini * 20c0907c9eSPaolo Bonzini * devfn pci_slot<<3 + funno 21c0907c9eSPaolo Bonzini * one pci bus can have 32 devices and each device can have 8 functions. 22c0907c9eSPaolo Bonzini * 23c0907c9eSPaolo Bonzini * In bonito north bridge, pci slot = IDSEL bit - 12. 24c0907c9eSPaolo Bonzini * For example, PCI_IDSEL_VIA686B = 17, 25c0907c9eSPaolo Bonzini * pci slot = 17-12=5 26c0907c9eSPaolo Bonzini * 27c0907c9eSPaolo Bonzini * so 28c0907c9eSPaolo Bonzini * VT686B_FUN0's devfn = (5<<3)+0 29c0907c9eSPaolo Bonzini * VT686B_FUN1's devfn = (5<<3)+1 30c0907c9eSPaolo Bonzini * 31c0907c9eSPaolo Bonzini * qemu also uses pci address for north bridge to access pci config register. 32c0907c9eSPaolo Bonzini * bus_no [23:16] 33c0907c9eSPaolo Bonzini * dev_no [15:11] 34c0907c9eSPaolo Bonzini * fun_no [10:8] 35c0907c9eSPaolo Bonzini * reg_no [7:2] 36c0907c9eSPaolo Bonzini * 37c0907c9eSPaolo Bonzini * so function bonito_sbridge_pciaddr for the translation from 38c0907c9eSPaolo Bonzini * north bridge address to pci address. 39c0907c9eSPaolo Bonzini */ 40c0907c9eSPaolo Bonzini 4197d5408fSPeter Maydell #include "qemu/osdep.h" 42*a0b544c1SPhilippe Mathieu-Daudé #include "qemu/units.h" 430151abe4SAlistair Francis #include "qemu/error-report.h" 44c0907c9eSPaolo Bonzini #include "hw/pci/pci.h" 4564552b6bSMarkus Armbruster #include "hw/irq.h" 46c0907c9eSPaolo Bonzini #include "hw/mips/mips.h" 47c0907c9eSPaolo Bonzini #include "hw/pci/pci_host.h" 48d6454270SMarkus Armbruster #include "migration/vmstate.h" 4971e8a915SMarkus Armbruster #include "sysemu/reset.h" 5054d31236SMarkus Armbruster #include "sysemu/runstate.h" 51c0907c9eSPaolo Bonzini #include "exec/address-spaces.h" 5225cca0a9SPhilippe Mathieu-Daudé #include "hw/misc/unimp.h" 53c0907c9eSPaolo Bonzini 54f3db354cSFilip Bozuta /* #define DEBUG_BONITO */ 55c0907c9eSPaolo Bonzini 56c0907c9eSPaolo Bonzini #ifdef DEBUG_BONITO 57a89f364aSAlistair Francis #define DPRINTF(fmt, ...) fprintf(stderr, "%s: " fmt, __func__, ##__VA_ARGS__) 58c0907c9eSPaolo Bonzini #else 59c0907c9eSPaolo Bonzini #define DPRINTF(fmt, ...) 60c0907c9eSPaolo Bonzini #endif 61c0907c9eSPaolo Bonzini 62c0907c9eSPaolo Bonzini /* from linux soure code. include/asm-mips/mips-boards/bonito64.h*/ 63c0907c9eSPaolo Bonzini #define BONITO_BOOT_BASE 0x1fc00000 64c0907c9eSPaolo Bonzini #define BONITO_BOOT_SIZE 0x00100000 65c0907c9eSPaolo Bonzini #define BONITO_BOOT_TOP (BONITO_BOOT_BASE + BONITO_BOOT_SIZE - 1) 66c0907c9eSPaolo Bonzini #define BONITO_FLASH_BASE 0x1c000000 67c0907c9eSPaolo Bonzini #define BONITO_FLASH_SIZE 0x03000000 68c0907c9eSPaolo Bonzini #define BONITO_FLASH_TOP (BONITO_FLASH_BASE + BONITO_FLASH_SIZE - 1) 69c0907c9eSPaolo Bonzini #define BONITO_SOCKET_BASE 0x1f800000 70c0907c9eSPaolo Bonzini #define BONITO_SOCKET_SIZE 0x00400000 71c0907c9eSPaolo Bonzini #define BONITO_SOCKET_TOP (BONITO_SOCKET_BASE + BONITO_SOCKET_SIZE - 1) 72c0907c9eSPaolo Bonzini #define BONITO_REG_BASE 0x1fe00000 73c0907c9eSPaolo Bonzini #define BONITO_REG_SIZE 0x00040000 74c0907c9eSPaolo Bonzini #define BONITO_REG_TOP (BONITO_REG_BASE + BONITO_REG_SIZE - 1) 75c0907c9eSPaolo Bonzini #define BONITO_DEV_BASE 0x1ff00000 76c0907c9eSPaolo Bonzini #define BONITO_DEV_SIZE 0x00100000 77c0907c9eSPaolo Bonzini #define BONITO_DEV_TOP (BONITO_DEV_BASE + BONITO_DEV_SIZE - 1) 78c0907c9eSPaolo Bonzini #define BONITO_PCILO_BASE 0x10000000 79c0907c9eSPaolo Bonzini #define BONITO_PCILO_BASE_VA 0xb0000000 80c0907c9eSPaolo Bonzini #define BONITO_PCILO_SIZE 0x0c000000 81c0907c9eSPaolo Bonzini #define BONITO_PCILO_TOP (BONITO_PCILO_BASE + BONITO_PCILO_SIZE - 1) 82c0907c9eSPaolo Bonzini #define BONITO_PCILO0_BASE 0x10000000 83c0907c9eSPaolo Bonzini #define BONITO_PCILO1_BASE 0x14000000 84c0907c9eSPaolo Bonzini #define BONITO_PCILO2_BASE 0x18000000 85c0907c9eSPaolo Bonzini #define BONITO_PCIHI_BASE 0x20000000 86*a0b544c1SPhilippe Mathieu-Daudé #define BONITO_PCIHI_SIZE 0x60000000 87c0907c9eSPaolo Bonzini #define BONITO_PCIHI_TOP (BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE - 1) 88c0907c9eSPaolo Bonzini #define BONITO_PCIIO_BASE 0x1fd00000 89c0907c9eSPaolo Bonzini #define BONITO_PCIIO_BASE_VA 0xbfd00000 90c0907c9eSPaolo Bonzini #define BONITO_PCIIO_SIZE 0x00010000 91c0907c9eSPaolo Bonzini #define BONITO_PCIIO_TOP (BONITO_PCIIO_BASE + BONITO_PCIIO_SIZE - 1) 92c0907c9eSPaolo Bonzini #define BONITO_PCICFG_BASE 0x1fe80000 93c0907c9eSPaolo Bonzini #define BONITO_PCICFG_SIZE 0x00080000 94c0907c9eSPaolo Bonzini #define BONITO_PCICFG_TOP (BONITO_PCICFG_BASE + BONITO_PCICFG_SIZE - 1) 95c0907c9eSPaolo Bonzini 96c0907c9eSPaolo Bonzini 97c0907c9eSPaolo Bonzini #define BONITO_PCICONFIGBASE 0x00 98c0907c9eSPaolo Bonzini #define BONITO_REGBASE 0x100 99c0907c9eSPaolo Bonzini 100c0907c9eSPaolo Bonzini #define BONITO_PCICONFIG_BASE (BONITO_PCICONFIGBASE + BONITO_REG_BASE) 101c0907c9eSPaolo Bonzini #define BONITO_PCICONFIG_SIZE (0x100) 102c0907c9eSPaolo Bonzini 103c0907c9eSPaolo Bonzini #define BONITO_INTERNAL_REG_BASE (BONITO_REGBASE + BONITO_REG_BASE) 104c0907c9eSPaolo Bonzini #define BONITO_INTERNAL_REG_SIZE (0x70) 105c0907c9eSPaolo Bonzini 106c0907c9eSPaolo Bonzini #define BONITO_SPCICONFIG_BASE (BONITO_PCICFG_BASE) 107c0907c9eSPaolo Bonzini #define BONITO_SPCICONFIG_SIZE (BONITO_PCICFG_SIZE) 108c0907c9eSPaolo Bonzini 109c0907c9eSPaolo Bonzini 110c0907c9eSPaolo Bonzini 111c0907c9eSPaolo Bonzini /* 1. Bonito h/w Configuration */ 112c0907c9eSPaolo Bonzini /* Power on register */ 113c0907c9eSPaolo Bonzini 114c0907c9eSPaolo Bonzini #define BONITO_BONPONCFG (0x00 >> 2) /* 0x100 */ 115c0907c9eSPaolo Bonzini #define BONITO_BONGENCFG_OFFSET 0x4 116c0907c9eSPaolo Bonzini #define BONITO_BONGENCFG (BONITO_BONGENCFG_OFFSET >> 2) /*0x104 */ 117c0907c9eSPaolo Bonzini 118c0907c9eSPaolo Bonzini /* 2. IO & IDE configuration */ 119c0907c9eSPaolo Bonzini #define BONITO_IODEVCFG (0x08 >> 2) /* 0x108 */ 120c0907c9eSPaolo Bonzini 121c0907c9eSPaolo Bonzini /* 3. IO & IDE configuration */ 122c0907c9eSPaolo Bonzini #define BONITO_SDCFG (0x0c >> 2) /* 0x10c */ 123c0907c9eSPaolo Bonzini 124c0907c9eSPaolo Bonzini /* 4. PCI address map control */ 125c0907c9eSPaolo Bonzini #define BONITO_PCIMAP (0x10 >> 2) /* 0x110 */ 126c0907c9eSPaolo Bonzini #define BONITO_PCIMEMBASECFG (0x14 >> 2) /* 0x114 */ 127c0907c9eSPaolo Bonzini #define BONITO_PCIMAP_CFG (0x18 >> 2) /* 0x118 */ 128c0907c9eSPaolo Bonzini 129c0907c9eSPaolo Bonzini /* 5. ICU & GPIO regs */ 130c0907c9eSPaolo Bonzini /* GPIO Regs - r/w */ 131c0907c9eSPaolo Bonzini #define BONITO_GPIODATA_OFFSET 0x1c 132c0907c9eSPaolo Bonzini #define BONITO_GPIODATA (BONITO_GPIODATA_OFFSET >> 2) /* 0x11c */ 133c0907c9eSPaolo Bonzini #define BONITO_GPIOIE (0x20 >> 2) /* 0x120 */ 134c0907c9eSPaolo Bonzini 135c0907c9eSPaolo Bonzini /* ICU Configuration Regs - r/w */ 136c0907c9eSPaolo Bonzini #define BONITO_INTEDGE (0x24 >> 2) /* 0x124 */ 137c0907c9eSPaolo Bonzini #define BONITO_INTSTEER (0x28 >> 2) /* 0x128 */ 138c0907c9eSPaolo Bonzini #define BONITO_INTPOL (0x2c >> 2) /* 0x12c */ 139c0907c9eSPaolo Bonzini 140c0907c9eSPaolo Bonzini /* ICU Enable Regs - IntEn & IntISR are r/o. */ 141c0907c9eSPaolo Bonzini #define BONITO_INTENSET (0x30 >> 2) /* 0x130 */ 142c0907c9eSPaolo Bonzini #define BONITO_INTENCLR (0x34 >> 2) /* 0x134 */ 143c0907c9eSPaolo Bonzini #define BONITO_INTEN (0x38 >> 2) /* 0x138 */ 144c0907c9eSPaolo Bonzini #define BONITO_INTISR (0x3c >> 2) /* 0x13c */ 145c0907c9eSPaolo Bonzini 146c0907c9eSPaolo Bonzini /* PCI mail boxes */ 147c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL0_OFFSET 0x40 148c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL1_OFFSET 0x44 149c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL2_OFFSET 0x48 150c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL3_OFFSET 0x4c 151c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL0 (0x40 >> 2) /* 0x140 */ 152c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL1 (0x44 >> 2) /* 0x144 */ 153c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL2 (0x48 >> 2) /* 0x148 */ 154c0907c9eSPaolo Bonzini #define BONITO_PCIMAIL3 (0x4c >> 2) /* 0x14c */ 155c0907c9eSPaolo Bonzini 156c0907c9eSPaolo Bonzini /* 6. PCI cache */ 157c0907c9eSPaolo Bonzini #define BONITO_PCICACHECTRL (0x50 >> 2) /* 0x150 */ 158c0907c9eSPaolo Bonzini #define BONITO_PCICACHETAG (0x54 >> 2) /* 0x154 */ 159c0907c9eSPaolo Bonzini #define BONITO_PCIBADADDR (0x58 >> 2) /* 0x158 */ 160c0907c9eSPaolo Bonzini #define BONITO_PCIMSTAT (0x5c >> 2) /* 0x15c */ 161c0907c9eSPaolo Bonzini 162c0907c9eSPaolo Bonzini /* 7. other*/ 163c0907c9eSPaolo Bonzini #define BONITO_TIMECFG (0x60 >> 2) /* 0x160 */ 164c0907c9eSPaolo Bonzini #define BONITO_CPUCFG (0x64 >> 2) /* 0x164 */ 165c0907c9eSPaolo Bonzini #define BONITO_DQCFG (0x68 >> 2) /* 0x168 */ 166c0907c9eSPaolo Bonzini #define BONITO_MEMSIZE (0x6C >> 2) /* 0x16c */ 167c0907c9eSPaolo Bonzini 168c0907c9eSPaolo Bonzini #define BONITO_REGS (0x70 >> 2) 169c0907c9eSPaolo Bonzini 170c0907c9eSPaolo Bonzini /* PCI config for south bridge. type 0 */ 171c0907c9eSPaolo Bonzini #define BONITO_PCICONF_IDSEL_MASK 0xfffff800 /* [31:11] */ 172c0907c9eSPaolo Bonzini #define BONITO_PCICONF_IDSEL_OFFSET 11 173c0907c9eSPaolo Bonzini #define BONITO_PCICONF_FUN_MASK 0x700 /* [10:8] */ 174c0907c9eSPaolo Bonzini #define BONITO_PCICONF_FUN_OFFSET 8 175c0907c9eSPaolo Bonzini #define BONITO_PCICONF_REG_MASK 0xFC 176c0907c9eSPaolo Bonzini #define BONITO_PCICONF_REG_OFFSET 0 177c0907c9eSPaolo Bonzini 178c0907c9eSPaolo Bonzini 179c0907c9eSPaolo Bonzini /* idsel BIT = pci slot number +12 */ 180c0907c9eSPaolo Bonzini #define PCI_SLOT_BASE 12 181c0907c9eSPaolo Bonzini #define PCI_IDSEL_VIA686B_BIT (17) 182c0907c9eSPaolo Bonzini #define PCI_IDSEL_VIA686B (1 << PCI_IDSEL_VIA686B_BIT) 183c0907c9eSPaolo Bonzini 184c0907c9eSPaolo Bonzini #define PCI_ADDR(busno , devno , funno , regno) \ 185f3db354cSFilip Bozuta ((((busno) << 16) & 0xff0000) + (((devno) << 11) & 0xf800) + \ 186f3db354cSFilip Bozuta (((funno) << 8) & 0x700) + (regno)) 187c0907c9eSPaolo Bonzini 188c0907c9eSPaolo Bonzini typedef struct BonitoState BonitoState; 189c0907c9eSPaolo Bonzini 190f3db354cSFilip Bozuta typedef struct PCIBonitoState { 191c0907c9eSPaolo Bonzini PCIDevice dev; 192c0907c9eSPaolo Bonzini 193c0907c9eSPaolo Bonzini BonitoState *pcihost; 194c0907c9eSPaolo Bonzini uint32_t regs[BONITO_REGS]; 195c0907c9eSPaolo Bonzini 196c0907c9eSPaolo Bonzini struct bonldma { 197c0907c9eSPaolo Bonzini uint32_t ldmactrl; 198c0907c9eSPaolo Bonzini uint32_t ldmastat; 199c0907c9eSPaolo Bonzini uint32_t ldmaaddr; 200c0907c9eSPaolo Bonzini uint32_t ldmago; 201c0907c9eSPaolo Bonzini } bonldma; 202c0907c9eSPaolo Bonzini 203c0907c9eSPaolo Bonzini /* Based at 1fe00300, bonito Copier */ 204c0907c9eSPaolo Bonzini struct boncop { 205c0907c9eSPaolo Bonzini uint32_t copctrl; 206c0907c9eSPaolo Bonzini uint32_t copstat; 207c0907c9eSPaolo Bonzini uint32_t coppaddr; 208c0907c9eSPaolo Bonzini uint32_t copgo; 209c0907c9eSPaolo Bonzini } boncop; 210c0907c9eSPaolo Bonzini 211c0907c9eSPaolo Bonzini /* Bonito registers */ 212c0907c9eSPaolo Bonzini MemoryRegion iomem; 213c0907c9eSPaolo Bonzini MemoryRegion iomem_ldma; 214c0907c9eSPaolo Bonzini MemoryRegion iomem_cop; 215e37b80faSPaolo Bonzini MemoryRegion bonito_pciio; 216e37b80faSPaolo Bonzini MemoryRegion bonito_localio; 217c0907c9eSPaolo Bonzini 218c0907c9eSPaolo Bonzini } PCIBonitoState; 219c0907c9eSPaolo Bonzini 220a2a645d9SCao jin struct BonitoState { 221a2a645d9SCao jin PCIHostState parent_obj; 222a2a645d9SCao jin qemu_irq *pic; 223a2a645d9SCao jin PCIBonitoState *pci_dev; 224f7cf2219SBALATON Zoltan MemoryRegion pci_mem; 225a2a645d9SCao jin }; 226a2a645d9SCao jin 227a2a645d9SCao jin #define TYPE_BONITO_PCI_HOST_BRIDGE "Bonito-pcihost" 228c0907c9eSPaolo Bonzini #define BONITO_PCI_HOST_BRIDGE(obj) \ 229c0907c9eSPaolo Bonzini OBJECT_CHECK(BonitoState, (obj), TYPE_BONITO_PCI_HOST_BRIDGE) 230c0907c9eSPaolo Bonzini 231a2a645d9SCao jin #define TYPE_PCI_BONITO "Bonito" 232a2a645d9SCao jin #define PCI_BONITO(obj) \ 233a2a645d9SCao jin OBJECT_CHECK(PCIBonitoState, (obj), TYPE_PCI_BONITO) 234c0907c9eSPaolo Bonzini 235c0907c9eSPaolo Bonzini static void bonito_writel(void *opaque, hwaddr addr, 236c0907c9eSPaolo Bonzini uint64_t val, unsigned size) 237c0907c9eSPaolo Bonzini { 238c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 239c0907c9eSPaolo Bonzini uint32_t saddr; 240c0907c9eSPaolo Bonzini int reset = 0; 241c0907c9eSPaolo Bonzini 2420ca4f941SPaolo Bonzini saddr = addr >> 2; 243c0907c9eSPaolo Bonzini 2443d14264cSPhilippe Mathieu-Daudé DPRINTF("bonito_writel "TARGET_FMT_plx" val %lx saddr %x\n", 245f3db354cSFilip Bozuta addr, val, saddr); 246c0907c9eSPaolo Bonzini switch (saddr) { 247c0907c9eSPaolo Bonzini case BONITO_BONPONCFG: 248c0907c9eSPaolo Bonzini case BONITO_IODEVCFG: 249c0907c9eSPaolo Bonzini case BONITO_SDCFG: 250c0907c9eSPaolo Bonzini case BONITO_PCIMAP: 251c0907c9eSPaolo Bonzini case BONITO_PCIMEMBASECFG: 252c0907c9eSPaolo Bonzini case BONITO_PCIMAP_CFG: 253c0907c9eSPaolo Bonzini case BONITO_GPIODATA: 254c0907c9eSPaolo Bonzini case BONITO_GPIOIE: 255c0907c9eSPaolo Bonzini case BONITO_INTEDGE: 256c0907c9eSPaolo Bonzini case BONITO_INTSTEER: 257c0907c9eSPaolo Bonzini case BONITO_INTPOL: 258c0907c9eSPaolo Bonzini case BONITO_PCIMAIL0: 259c0907c9eSPaolo Bonzini case BONITO_PCIMAIL1: 260c0907c9eSPaolo Bonzini case BONITO_PCIMAIL2: 261c0907c9eSPaolo Bonzini case BONITO_PCIMAIL3: 262c0907c9eSPaolo Bonzini case BONITO_PCICACHECTRL: 263c0907c9eSPaolo Bonzini case BONITO_PCICACHETAG: 264c0907c9eSPaolo Bonzini case BONITO_PCIBADADDR: 265c0907c9eSPaolo Bonzini case BONITO_PCIMSTAT: 266c0907c9eSPaolo Bonzini case BONITO_TIMECFG: 267c0907c9eSPaolo Bonzini case BONITO_CPUCFG: 268c0907c9eSPaolo Bonzini case BONITO_DQCFG: 269c0907c9eSPaolo Bonzini case BONITO_MEMSIZE: 270c0907c9eSPaolo Bonzini s->regs[saddr] = val; 271c0907c9eSPaolo Bonzini break; 272c0907c9eSPaolo Bonzini case BONITO_BONGENCFG: 273c0907c9eSPaolo Bonzini if (!(s->regs[saddr] & 0x04) && (val & 0x04)) { 274c0907c9eSPaolo Bonzini reset = 1; /* bit 2 jump from 0 to 1 cause reset */ 275c0907c9eSPaolo Bonzini } 276c0907c9eSPaolo Bonzini s->regs[saddr] = val; 277c0907c9eSPaolo Bonzini if (reset) { 278cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET); 279c0907c9eSPaolo Bonzini } 280c0907c9eSPaolo Bonzini break; 281c0907c9eSPaolo Bonzini case BONITO_INTENSET: 282c0907c9eSPaolo Bonzini s->regs[BONITO_INTENSET] = val; 283c0907c9eSPaolo Bonzini s->regs[BONITO_INTEN] |= val; 284c0907c9eSPaolo Bonzini break; 285c0907c9eSPaolo Bonzini case BONITO_INTENCLR: 286c0907c9eSPaolo Bonzini s->regs[BONITO_INTENCLR] = val; 287c0907c9eSPaolo Bonzini s->regs[BONITO_INTEN] &= ~val; 288c0907c9eSPaolo Bonzini break; 289c0907c9eSPaolo Bonzini case BONITO_INTEN: 290c0907c9eSPaolo Bonzini case BONITO_INTISR: 291c0907c9eSPaolo Bonzini DPRINTF("write to readonly bonito register %x\n", saddr); 292c0907c9eSPaolo Bonzini break; 293c0907c9eSPaolo Bonzini default: 294c0907c9eSPaolo Bonzini DPRINTF("write to unknown bonito register %x\n", saddr); 295c0907c9eSPaolo Bonzini break; 296c0907c9eSPaolo Bonzini } 297c0907c9eSPaolo Bonzini } 298c0907c9eSPaolo Bonzini 299c0907c9eSPaolo Bonzini static uint64_t bonito_readl(void *opaque, hwaddr addr, 300c0907c9eSPaolo Bonzini unsigned size) 301c0907c9eSPaolo Bonzini { 302c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 303c0907c9eSPaolo Bonzini uint32_t saddr; 304c0907c9eSPaolo Bonzini 3050ca4f941SPaolo Bonzini saddr = addr >> 2; 306c0907c9eSPaolo Bonzini 307c0907c9eSPaolo Bonzini DPRINTF("bonito_readl "TARGET_FMT_plx"\n", addr); 308c0907c9eSPaolo Bonzini switch (saddr) { 309c0907c9eSPaolo Bonzini case BONITO_INTISR: 310c0907c9eSPaolo Bonzini return s->regs[saddr]; 311c0907c9eSPaolo Bonzini default: 312c0907c9eSPaolo Bonzini return s->regs[saddr]; 313c0907c9eSPaolo Bonzini } 314c0907c9eSPaolo Bonzini } 315c0907c9eSPaolo Bonzini 316c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_ops = { 317c0907c9eSPaolo Bonzini .read = bonito_readl, 318c0907c9eSPaolo Bonzini .write = bonito_writel, 319c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 320c0907c9eSPaolo Bonzini .valid = { 321c0907c9eSPaolo Bonzini .min_access_size = 4, 322c0907c9eSPaolo Bonzini .max_access_size = 4, 323c0907c9eSPaolo Bonzini }, 324c0907c9eSPaolo Bonzini }; 325c0907c9eSPaolo Bonzini 326c0907c9eSPaolo Bonzini static void bonito_pciconf_writel(void *opaque, hwaddr addr, 327c0907c9eSPaolo Bonzini uint64_t val, unsigned size) 328c0907c9eSPaolo Bonzini { 329c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 330c0907c9eSPaolo Bonzini PCIDevice *d = PCI_DEVICE(s); 331c0907c9eSPaolo Bonzini 3323d14264cSPhilippe Mathieu-Daudé DPRINTF("bonito_pciconf_writel "TARGET_FMT_plx" val %lx\n", addr, val); 333c0907c9eSPaolo Bonzini d->config_write(d, addr, val, 4); 334c0907c9eSPaolo Bonzini } 335c0907c9eSPaolo Bonzini 336c0907c9eSPaolo Bonzini static uint64_t bonito_pciconf_readl(void *opaque, hwaddr addr, 337c0907c9eSPaolo Bonzini unsigned size) 338c0907c9eSPaolo Bonzini { 339c0907c9eSPaolo Bonzini 340c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 341c0907c9eSPaolo Bonzini PCIDevice *d = PCI_DEVICE(s); 342c0907c9eSPaolo Bonzini 343c0907c9eSPaolo Bonzini DPRINTF("bonito_pciconf_readl "TARGET_FMT_plx"\n", addr); 344c0907c9eSPaolo Bonzini return d->config_read(d, addr, 4); 345c0907c9eSPaolo Bonzini } 346c0907c9eSPaolo Bonzini 347c0907c9eSPaolo Bonzini /* north bridge PCI configure space. 0x1fe0 0000 - 0x1fe0 00ff */ 348c0907c9eSPaolo Bonzini 349c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_pciconf_ops = { 350c0907c9eSPaolo Bonzini .read = bonito_pciconf_readl, 351c0907c9eSPaolo Bonzini .write = bonito_pciconf_writel, 352c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 353c0907c9eSPaolo Bonzini .valid = { 354c0907c9eSPaolo Bonzini .min_access_size = 4, 355c0907c9eSPaolo Bonzini .max_access_size = 4, 356c0907c9eSPaolo Bonzini }, 357c0907c9eSPaolo Bonzini }; 358c0907c9eSPaolo Bonzini 359c0907c9eSPaolo Bonzini static uint64_t bonito_ldma_readl(void *opaque, hwaddr addr, 360c0907c9eSPaolo Bonzini unsigned size) 361c0907c9eSPaolo Bonzini { 362c0907c9eSPaolo Bonzini uint32_t val; 363c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 364c0907c9eSPaolo Bonzini 36558d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 36658d47978SPeter Maydell return 0; 36758d47978SPeter Maydell } 36858d47978SPeter Maydell 369c0907c9eSPaolo Bonzini val = ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)]; 370c0907c9eSPaolo Bonzini 371c0907c9eSPaolo Bonzini return val; 372c0907c9eSPaolo Bonzini } 373c0907c9eSPaolo Bonzini 374c0907c9eSPaolo Bonzini static void bonito_ldma_writel(void *opaque, hwaddr addr, 375c0907c9eSPaolo Bonzini uint64_t val, unsigned size) 376c0907c9eSPaolo Bonzini { 377c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 378c0907c9eSPaolo Bonzini 37958d47978SPeter Maydell if (addr >= sizeof(s->bonldma)) { 38058d47978SPeter Maydell return; 38158d47978SPeter Maydell } 38258d47978SPeter Maydell 383c0907c9eSPaolo Bonzini ((uint32_t *)(&s->bonldma))[addr / sizeof(uint32_t)] = val & 0xffffffff; 384c0907c9eSPaolo Bonzini } 385c0907c9eSPaolo Bonzini 386c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_ldma_ops = { 387c0907c9eSPaolo Bonzini .read = bonito_ldma_readl, 388c0907c9eSPaolo Bonzini .write = bonito_ldma_writel, 389c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 390c0907c9eSPaolo Bonzini .valid = { 391c0907c9eSPaolo Bonzini .min_access_size = 4, 392c0907c9eSPaolo Bonzini .max_access_size = 4, 393c0907c9eSPaolo Bonzini }, 394c0907c9eSPaolo Bonzini }; 395c0907c9eSPaolo Bonzini 396c0907c9eSPaolo Bonzini static uint64_t bonito_cop_readl(void *opaque, hwaddr addr, 397c0907c9eSPaolo Bonzini unsigned size) 398c0907c9eSPaolo Bonzini { 399c0907c9eSPaolo Bonzini uint32_t val; 400c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 401c0907c9eSPaolo Bonzini 40258d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 40358d47978SPeter Maydell return 0; 40458d47978SPeter Maydell } 40558d47978SPeter Maydell 406c0907c9eSPaolo Bonzini val = ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)]; 407c0907c9eSPaolo Bonzini 408c0907c9eSPaolo Bonzini return val; 409c0907c9eSPaolo Bonzini } 410c0907c9eSPaolo Bonzini 411c0907c9eSPaolo Bonzini static void bonito_cop_writel(void *opaque, hwaddr addr, 412c0907c9eSPaolo Bonzini uint64_t val, unsigned size) 413c0907c9eSPaolo Bonzini { 414c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 415c0907c9eSPaolo Bonzini 41658d47978SPeter Maydell if (addr >= sizeof(s->boncop)) { 41758d47978SPeter Maydell return; 41858d47978SPeter Maydell } 41958d47978SPeter Maydell 420c0907c9eSPaolo Bonzini ((uint32_t *)(&s->boncop))[addr / sizeof(uint32_t)] = val & 0xffffffff; 421c0907c9eSPaolo Bonzini } 422c0907c9eSPaolo Bonzini 423c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_cop_ops = { 424c0907c9eSPaolo Bonzini .read = bonito_cop_readl, 425c0907c9eSPaolo Bonzini .write = bonito_cop_writel, 426c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 427c0907c9eSPaolo Bonzini .valid = { 428c0907c9eSPaolo Bonzini .min_access_size = 4, 429c0907c9eSPaolo Bonzini .max_access_size = 4, 430c0907c9eSPaolo Bonzini }, 431c0907c9eSPaolo Bonzini }; 432c0907c9eSPaolo Bonzini 433c0907c9eSPaolo Bonzini static uint32_t bonito_sbridge_pciaddr(void *opaque, hwaddr addr) 434c0907c9eSPaolo Bonzini { 435c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 436c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 437c0907c9eSPaolo Bonzini uint32_t cfgaddr; 438c0907c9eSPaolo Bonzini uint32_t idsel; 439c0907c9eSPaolo Bonzini uint32_t devno; 440c0907c9eSPaolo Bonzini uint32_t funno; 441c0907c9eSPaolo Bonzini uint32_t regno; 442c0907c9eSPaolo Bonzini uint32_t pciaddr; 443c0907c9eSPaolo Bonzini 444c0907c9eSPaolo Bonzini /* support type0 pci config */ 445c0907c9eSPaolo Bonzini if ((s->regs[BONITO_PCIMAP_CFG] & 0x10000) != 0x0) { 446c0907c9eSPaolo Bonzini return 0xffffffff; 447c0907c9eSPaolo Bonzini } 448c0907c9eSPaolo Bonzini 449c0907c9eSPaolo Bonzini cfgaddr = addr & 0xffff; 450c0907c9eSPaolo Bonzini cfgaddr |= (s->regs[BONITO_PCIMAP_CFG] & 0xffff) << 16; 451c0907c9eSPaolo Bonzini 452f3db354cSFilip Bozuta idsel = (cfgaddr & BONITO_PCICONF_IDSEL_MASK) >> 453f3db354cSFilip Bozuta BONITO_PCICONF_IDSEL_OFFSET; 454786a4ea8SStefan Hajnoczi devno = ctz32(idsel); 455c0907c9eSPaolo Bonzini funno = (cfgaddr & BONITO_PCICONF_FUN_MASK) >> BONITO_PCICONF_FUN_OFFSET; 456c0907c9eSPaolo Bonzini regno = (cfgaddr & BONITO_PCICONF_REG_MASK) >> BONITO_PCICONF_REG_OFFSET; 457c0907c9eSPaolo Bonzini 458c0907c9eSPaolo Bonzini if (idsel == 0) { 4590151abe4SAlistair Francis error_report("error in bonito pci config address " TARGET_FMT_plx 4600151abe4SAlistair Francis ",pcimap_cfg=%x", addr, s->regs[BONITO_PCIMAP_CFG]); 461c0907c9eSPaolo Bonzini exit(1); 462c0907c9eSPaolo Bonzini } 463c0907c9eSPaolo Bonzini pciaddr = PCI_ADDR(pci_bus_num(phb->bus), devno, funno, regno); 464c0907c9eSPaolo Bonzini DPRINTF("cfgaddr %x pciaddr %x busno %x devno %d funno %d regno %d\n", 465c0907c9eSPaolo Bonzini cfgaddr, pciaddr, pci_bus_num(phb->bus), devno, funno, regno); 466c0907c9eSPaolo Bonzini 467c0907c9eSPaolo Bonzini return pciaddr; 468c0907c9eSPaolo Bonzini } 469c0907c9eSPaolo Bonzini 470421ab725SPeter Maydell static void bonito_spciconf_write(void *opaque, hwaddr addr, uint64_t val, 471421ab725SPeter Maydell unsigned size) 472c0907c9eSPaolo Bonzini { 473c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 474c0907c9eSPaolo Bonzini PCIDevice *d = PCI_DEVICE(s); 475c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 476c0907c9eSPaolo Bonzini uint32_t pciaddr; 477c0907c9eSPaolo Bonzini uint16_t status; 478c0907c9eSPaolo Bonzini 4793d14264cSPhilippe Mathieu-Daudé DPRINTF("bonito_spciconf_write "TARGET_FMT_plx" size %d val %lx\n", 480421ab725SPeter Maydell addr, size, val); 481c0907c9eSPaolo Bonzini 482c0907c9eSPaolo Bonzini pciaddr = bonito_sbridge_pciaddr(s, addr); 483c0907c9eSPaolo Bonzini 484c0907c9eSPaolo Bonzini if (pciaddr == 0xffffffff) { 485c0907c9eSPaolo Bonzini return; 486c0907c9eSPaolo Bonzini } 487c0907c9eSPaolo Bonzini 488c0907c9eSPaolo Bonzini /* set the pci address in s->config_reg */ 489c0907c9eSPaolo Bonzini phb->config_reg = (pciaddr) | (1u << 31); 490421ab725SPeter Maydell pci_data_write(phb->bus, phb->config_reg, val, size); 491c0907c9eSPaolo Bonzini 492c0907c9eSPaolo Bonzini /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 493c0907c9eSPaolo Bonzini status = pci_get_word(d->config + PCI_STATUS); 494c0907c9eSPaolo Bonzini status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 495c0907c9eSPaolo Bonzini pci_set_word(d->config + PCI_STATUS, status); 496c0907c9eSPaolo Bonzini } 497c0907c9eSPaolo Bonzini 498421ab725SPeter Maydell static uint64_t bonito_spciconf_read(void *opaque, hwaddr addr, unsigned size) 499c0907c9eSPaolo Bonzini { 500c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 501c0907c9eSPaolo Bonzini PCIDevice *d = PCI_DEVICE(s); 502c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 503c0907c9eSPaolo Bonzini uint32_t pciaddr; 504c0907c9eSPaolo Bonzini uint16_t status; 505c0907c9eSPaolo Bonzini 506421ab725SPeter Maydell DPRINTF("bonito_spciconf_read "TARGET_FMT_plx" size %d\n", addr, size); 507c0907c9eSPaolo Bonzini 508c0907c9eSPaolo Bonzini pciaddr = bonito_sbridge_pciaddr(s, addr); 509c0907c9eSPaolo Bonzini 510c0907c9eSPaolo Bonzini if (pciaddr == 0xffffffff) { 511421ab725SPeter Maydell return MAKE_64BIT_MASK(0, size * 8); 512c0907c9eSPaolo Bonzini } 513c0907c9eSPaolo Bonzini 514c0907c9eSPaolo Bonzini /* set the pci address in s->config_reg */ 515c0907c9eSPaolo Bonzini phb->config_reg = (pciaddr) | (1u << 31); 516c0907c9eSPaolo Bonzini 517c0907c9eSPaolo Bonzini /* clear PCI_STATUS_REC_MASTER_ABORT and PCI_STATUS_REC_TARGET_ABORT */ 518c0907c9eSPaolo Bonzini status = pci_get_word(d->config + PCI_STATUS); 519c0907c9eSPaolo Bonzini status &= ~(PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT); 520c0907c9eSPaolo Bonzini pci_set_word(d->config + PCI_STATUS, status); 521c0907c9eSPaolo Bonzini 522421ab725SPeter Maydell return pci_data_read(phb->bus, phb->config_reg, size); 523c0907c9eSPaolo Bonzini } 524c0907c9eSPaolo Bonzini 525c0907c9eSPaolo Bonzini /* south bridge PCI configure space. 0x1fe8 0000 - 0x1fef ffff */ 526c0907c9eSPaolo Bonzini static const MemoryRegionOps bonito_spciconf_ops = { 527421ab725SPeter Maydell .read = bonito_spciconf_read, 528421ab725SPeter Maydell .write = bonito_spciconf_write, 529421ab725SPeter Maydell .valid.min_access_size = 1, 530421ab725SPeter Maydell .valid.max_access_size = 4, 531421ab725SPeter Maydell .impl.min_access_size = 1, 532421ab725SPeter Maydell .impl.max_access_size = 4, 533c0907c9eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 534c0907c9eSPaolo Bonzini }; 535c0907c9eSPaolo Bonzini 536c0907c9eSPaolo Bonzini #define BONITO_IRQ_BASE 32 537c0907c9eSPaolo Bonzini 538c0907c9eSPaolo Bonzini static void pci_bonito_set_irq(void *opaque, int irq_num, int level) 539c0907c9eSPaolo Bonzini { 540c0907c9eSPaolo Bonzini BonitoState *s = opaque; 541c0907c9eSPaolo Bonzini qemu_irq *pic = s->pic; 542c0907c9eSPaolo Bonzini PCIBonitoState *bonito_state = s->pci_dev; 543c0907c9eSPaolo Bonzini int internal_irq = irq_num - BONITO_IRQ_BASE; 544c0907c9eSPaolo Bonzini 545c0907c9eSPaolo Bonzini if (bonito_state->regs[BONITO_INTEDGE] & (1 << internal_irq)) { 546c0907c9eSPaolo Bonzini qemu_irq_pulse(*pic); 547c0907c9eSPaolo Bonzini } else { /* level triggered */ 548c0907c9eSPaolo Bonzini if (bonito_state->regs[BONITO_INTPOL] & (1 << internal_irq)) { 549c0907c9eSPaolo Bonzini qemu_irq_raise(*pic); 550c0907c9eSPaolo Bonzini } else { 551c0907c9eSPaolo Bonzini qemu_irq_lower(*pic); 552c0907c9eSPaolo Bonzini } 553c0907c9eSPaolo Bonzini } 554c0907c9eSPaolo Bonzini } 555c0907c9eSPaolo Bonzini 556c0907c9eSPaolo Bonzini /* map the original irq (0~3) to bonito irq (16~47, but 16~31 are unused) */ 557c0907c9eSPaolo Bonzini static int pci_bonito_map_irq(PCIDevice *pci_dev, int irq_num) 558c0907c9eSPaolo Bonzini { 559c0907c9eSPaolo Bonzini int slot; 560c0907c9eSPaolo Bonzini 561c0907c9eSPaolo Bonzini slot = (pci_dev->devfn >> 3); 562c0907c9eSPaolo Bonzini 563c0907c9eSPaolo Bonzini switch (slot) { 564c0907c9eSPaolo Bonzini case 5: /* FULONG2E_VIA_SLOT, SouthBridge, IDE, USB, ACPI, AC97, MC97 */ 565c0907c9eSPaolo Bonzini return irq_num % 4 + BONITO_IRQ_BASE; 566c0907c9eSPaolo Bonzini case 6: /* FULONG2E_ATI_SLOT, VGA */ 567c0907c9eSPaolo Bonzini return 4 + BONITO_IRQ_BASE; 568c0907c9eSPaolo Bonzini case 7: /* FULONG2E_RTL_SLOT, RTL8139 */ 569c0907c9eSPaolo Bonzini return 5 + BONITO_IRQ_BASE; 570c0907c9eSPaolo Bonzini case 8 ... 12: /* PCI slot 1 to 4 */ 571c0907c9eSPaolo Bonzini return (slot - 8 + irq_num) + 6 + BONITO_IRQ_BASE; 572c0907c9eSPaolo Bonzini default: /* Unknown device, don't do any translation */ 573c0907c9eSPaolo Bonzini return irq_num; 574c0907c9eSPaolo Bonzini } 575c0907c9eSPaolo Bonzini } 576c0907c9eSPaolo Bonzini 577c0907c9eSPaolo Bonzini static void bonito_reset(void *opaque) 578c0907c9eSPaolo Bonzini { 579c0907c9eSPaolo Bonzini PCIBonitoState *s = opaque; 580c0907c9eSPaolo Bonzini 581c0907c9eSPaolo Bonzini /* set the default value of north bridge registers */ 582c0907c9eSPaolo Bonzini 583c0907c9eSPaolo Bonzini s->regs[BONITO_BONPONCFG] = 0xc40; 584c0907c9eSPaolo Bonzini s->regs[BONITO_BONGENCFG] = 0x1384; 585c0907c9eSPaolo Bonzini s->regs[BONITO_IODEVCFG] = 0x2bff8010; 586c0907c9eSPaolo Bonzini s->regs[BONITO_SDCFG] = 0x255e0091; 587c0907c9eSPaolo Bonzini 588c0907c9eSPaolo Bonzini s->regs[BONITO_GPIODATA] = 0x1ff; 589c0907c9eSPaolo Bonzini s->regs[BONITO_GPIOIE] = 0x1ff; 590c0907c9eSPaolo Bonzini s->regs[BONITO_DQCFG] = 0x8; 591c0907c9eSPaolo Bonzini s->regs[BONITO_MEMSIZE] = 0x10000000; 592c0907c9eSPaolo Bonzini s->regs[BONITO_PCIMAP] = 0x6140; 593c0907c9eSPaolo Bonzini } 594c0907c9eSPaolo Bonzini 595c0907c9eSPaolo Bonzini static const VMStateDescription vmstate_bonito = { 596c0907c9eSPaolo Bonzini .name = "Bonito", 597c0907c9eSPaolo Bonzini .version_id = 1, 598c0907c9eSPaolo Bonzini .minimum_version_id = 1, 599c0907c9eSPaolo Bonzini .fields = (VMStateField[]) { 600c0907c9eSPaolo Bonzini VMSTATE_PCI_DEVICE(dev, PCIBonitoState), 601c0907c9eSPaolo Bonzini VMSTATE_END_OF_LIST() 602c0907c9eSPaolo Bonzini } 603c0907c9eSPaolo Bonzini }; 604c0907c9eSPaolo Bonzini 605e800894aSPhilippe Mathieu-Daudé static void bonito_pcihost_realize(DeviceState *dev, Error **errp) 606c0907c9eSPaolo Bonzini { 607c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(dev); 608f7cf2219SBALATON Zoltan BonitoState *bs = BONITO_PCI_HOST_BRIDGE(dev); 609*a0b544c1SPhilippe Mathieu-Daudé MemoryRegion *pcimem_lo_alias = g_new(MemoryRegion, 3); 610c0907c9eSPaolo Bonzini 611*a0b544c1SPhilippe Mathieu-Daudé memory_region_init(&bs->pci_mem, OBJECT(dev), "pci.mem", BONITO_PCIHI_SIZE); 6128e5c952bSPhilippe Mathieu-Daudé phb->bus = pci_register_root_bus(dev, "pci", 6131115ff6dSDavid Gibson pci_bonito_set_irq, pci_bonito_map_irq, 614f7cf2219SBALATON Zoltan dev, &bs->pci_mem, get_system_io(), 615c0907c9eSPaolo Bonzini 0x28, 32, TYPE_PCI_BUS); 616*a0b544c1SPhilippe Mathieu-Daudé 617*a0b544c1SPhilippe Mathieu-Daudé for (size_t i = 0; i < 3; i++) { 618*a0b544c1SPhilippe Mathieu-Daudé char *name = g_strdup_printf("pci.lomem%zu", i); 619*a0b544c1SPhilippe Mathieu-Daudé 620*a0b544c1SPhilippe Mathieu-Daudé memory_region_init_alias(&pcimem_lo_alias[i], NULL, name, 621*a0b544c1SPhilippe Mathieu-Daudé &bs->pci_mem, i * 64 * MiB, 64 * MiB); 622*a0b544c1SPhilippe Mathieu-Daudé memory_region_add_subregion(get_system_memory(), 623*a0b544c1SPhilippe Mathieu-Daudé BONITO_PCILO_BASE + i * 64 * MiB, 624*a0b544c1SPhilippe Mathieu-Daudé &pcimem_lo_alias[i]); 625*a0b544c1SPhilippe Mathieu-Daudé g_free(name); 626*a0b544c1SPhilippe Mathieu-Daudé } 627*a0b544c1SPhilippe Mathieu-Daudé 628*a0b544c1SPhilippe Mathieu-Daudé create_unimplemented_device("pci.io", BONITO_PCIIO_BASE, 1 * MiB); 629c0907c9eSPaolo Bonzini } 630c0907c9eSPaolo Bonzini 6319af21dbeSMarkus Armbruster static void bonito_realize(PCIDevice *dev, Error **errp) 632c0907c9eSPaolo Bonzini { 633a2a645d9SCao jin PCIBonitoState *s = PCI_BONITO(dev); 634c0907c9eSPaolo Bonzini SysBusDevice *sysbus = SYS_BUS_DEVICE(s->pcihost); 635c0907c9eSPaolo Bonzini PCIHostState *phb = PCI_HOST_BRIDGE(s->pcihost); 636*a0b544c1SPhilippe Mathieu-Daudé BonitoState *bs = BONITO_PCI_HOST_BRIDGE(s->pcihost); 637*a0b544c1SPhilippe Mathieu-Daudé MemoryRegion *pcimem_alias = g_new(MemoryRegion, 1); 638c0907c9eSPaolo Bonzini 639f3db354cSFilip Bozuta /* 640f3db354cSFilip Bozuta * Bonito North Bridge, built on FPGA, 641f3db354cSFilip Bozuta * VENDOR_ID/DEVICE_ID are "undefined" 642f3db354cSFilip Bozuta */ 643c0907c9eSPaolo Bonzini pci_config_set_prog_interface(dev->config, 0x00); 644c0907c9eSPaolo Bonzini 645c0907c9eSPaolo Bonzini /* set the north bridge register mapping */ 64640c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(s), &bonito_ops, s, 647c0907c9eSPaolo Bonzini "north-bridge-register", BONITO_INTERNAL_REG_SIZE); 648c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &s->iomem); 649c0907c9eSPaolo Bonzini sysbus_mmio_map(sysbus, 0, BONITO_INTERNAL_REG_BASE); 650c0907c9eSPaolo Bonzini 651c0907c9eSPaolo Bonzini /* set the north bridge pci configure mapping */ 65240c5dce9SPaolo Bonzini memory_region_init_io(&phb->conf_mem, OBJECT(s), &bonito_pciconf_ops, s, 653c0907c9eSPaolo Bonzini "north-bridge-pci-config", BONITO_PCICONFIG_SIZE); 654c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &phb->conf_mem); 655c0907c9eSPaolo Bonzini sysbus_mmio_map(sysbus, 1, BONITO_PCICONFIG_BASE); 656c0907c9eSPaolo Bonzini 657c0907c9eSPaolo Bonzini /* set the south bridge pci configure mapping */ 65840c5dce9SPaolo Bonzini memory_region_init_io(&phb->data_mem, OBJECT(s), &bonito_spciconf_ops, s, 659c0907c9eSPaolo Bonzini "south-bridge-pci-config", BONITO_SPCICONFIG_SIZE); 660c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &phb->data_mem); 661c0907c9eSPaolo Bonzini sysbus_mmio_map(sysbus, 2, BONITO_SPCICONFIG_BASE); 662c0907c9eSPaolo Bonzini 66325cca0a9SPhilippe Mathieu-Daudé create_unimplemented_device("bonito", BONITO_REG_BASE, BONITO_REG_SIZE); 66425cca0a9SPhilippe Mathieu-Daudé 66540c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_ldma, OBJECT(s), &bonito_ldma_ops, s, 666c0907c9eSPaolo Bonzini "ldma", 0x100); 667c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &s->iomem_ldma); 66886313bdcSPhilippe Mathieu-Daudé sysbus_mmio_map(sysbus, 3, 0x1fe00200); 669c0907c9eSPaolo Bonzini 670*a0b544c1SPhilippe Mathieu-Daudé /* PCI copier */ 67140c5dce9SPaolo Bonzini memory_region_init_io(&s->iomem_cop, OBJECT(s), &bonito_cop_ops, s, 672c0907c9eSPaolo Bonzini "cop", 0x100); 673c0907c9eSPaolo Bonzini sysbus_init_mmio(sysbus, &s->iomem_cop); 67486313bdcSPhilippe Mathieu-Daudé sysbus_mmio_map(sysbus, 4, 0x1fe00300); 675c0907c9eSPaolo Bonzini 676c0907c9eSPaolo Bonzini /* Map PCI IO Space 0x1fd0 0000 - 0x1fd1 0000 */ 677e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_pciio, OBJECT(s), "isa_mmio", 678e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_PCIIO_SIZE); 679e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_pciio); 680e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 5, BONITO_PCIIO_BASE); 681c0907c9eSPaolo Bonzini 682c0907c9eSPaolo Bonzini /* add pci local io mapping */ 683e37b80faSPaolo Bonzini memory_region_init_alias(&s->bonito_localio, OBJECT(s), "isa_mmio", 684e37b80faSPaolo Bonzini get_system_io(), 0, BONITO_DEV_SIZE); 685e37b80faSPaolo Bonzini sysbus_init_mmio(sysbus, &s->bonito_localio); 686e37b80faSPaolo Bonzini sysbus_mmio_map(sysbus, 6, BONITO_DEV_BASE); 687c0907c9eSPaolo Bonzini 688*a0b544c1SPhilippe Mathieu-Daudé memory_region_init_alias(pcimem_alias, NULL, "pci.mem.alias", 689*a0b544c1SPhilippe Mathieu-Daudé &bs->pci_mem, 0, BONITO_PCIHI_SIZE); 690*a0b544c1SPhilippe Mathieu-Daudé memory_region_add_subregion(get_system_memory(), 691*a0b544c1SPhilippe Mathieu-Daudé BONITO_PCIHI_BASE, pcimem_alias); 692*a0b544c1SPhilippe Mathieu-Daudé create_unimplemented_device("PCI_2", 693*a0b544c1SPhilippe Mathieu-Daudé (hwaddr)BONITO_PCIHI_BASE + BONITO_PCIHI_SIZE, 694*a0b544c1SPhilippe Mathieu-Daudé 2 * GiB); 695*a0b544c1SPhilippe Mathieu-Daudé 696c0907c9eSPaolo Bonzini /* set the default value of north bridge pci config */ 697c0907c9eSPaolo Bonzini pci_set_word(dev->config + PCI_COMMAND, 0x0000); 698c0907c9eSPaolo Bonzini pci_set_word(dev->config + PCI_STATUS, 0x0000); 699c0907c9eSPaolo Bonzini pci_set_word(dev->config + PCI_SUBSYSTEM_VENDOR_ID, 0x0000); 700c0907c9eSPaolo Bonzini pci_set_word(dev->config + PCI_SUBSYSTEM_ID, 0x0000); 701c0907c9eSPaolo Bonzini 702c0907c9eSPaolo Bonzini pci_set_byte(dev->config + PCI_INTERRUPT_LINE, 0x00); 703c0907c9eSPaolo Bonzini pci_set_byte(dev->config + PCI_INTERRUPT_PIN, 0x01); 704c0907c9eSPaolo Bonzini pci_set_byte(dev->config + PCI_MIN_GNT, 0x3c); 705c0907c9eSPaolo Bonzini pci_set_byte(dev->config + PCI_MAX_LAT, 0x00); 706c0907c9eSPaolo Bonzini 707c0907c9eSPaolo Bonzini qemu_register_reset(bonito_reset, s); 708c0907c9eSPaolo Bonzini } 709c0907c9eSPaolo Bonzini 710c0907c9eSPaolo Bonzini PCIBus *bonito_init(qemu_irq *pic) 711c0907c9eSPaolo Bonzini { 712c0907c9eSPaolo Bonzini DeviceState *dev; 713c0907c9eSPaolo Bonzini BonitoState *pcihost; 714c0907c9eSPaolo Bonzini PCIHostState *phb; 715c0907c9eSPaolo Bonzini PCIBonitoState *s; 716c0907c9eSPaolo Bonzini PCIDevice *d; 717c0907c9eSPaolo Bonzini 718c0907c9eSPaolo Bonzini dev = qdev_create(NULL, TYPE_BONITO_PCI_HOST_BRIDGE); 719c0907c9eSPaolo Bonzini phb = PCI_HOST_BRIDGE(dev); 720c0907c9eSPaolo Bonzini pcihost = BONITO_PCI_HOST_BRIDGE(dev); 721c0907c9eSPaolo Bonzini pcihost->pic = pic; 722c0907c9eSPaolo Bonzini qdev_init_nofail(dev); 723c0907c9eSPaolo Bonzini 724a2a645d9SCao jin d = pci_create(phb->bus, PCI_DEVFN(0, 0), TYPE_PCI_BONITO); 725a2a645d9SCao jin s = PCI_BONITO(d); 726c0907c9eSPaolo Bonzini s->pcihost = pcihost; 727c0907c9eSPaolo Bonzini pcihost->pci_dev = s; 728c0907c9eSPaolo Bonzini qdev_init_nofail(DEVICE(d)); 729c0907c9eSPaolo Bonzini 730c0907c9eSPaolo Bonzini return phb->bus; 731c0907c9eSPaolo Bonzini } 732c0907c9eSPaolo Bonzini 733c0907c9eSPaolo Bonzini static void bonito_class_init(ObjectClass *klass, void *data) 734c0907c9eSPaolo Bonzini { 735c0907c9eSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 736c0907c9eSPaolo Bonzini PCIDeviceClass *k = PCI_DEVICE_CLASS(klass); 737c0907c9eSPaolo Bonzini 7389af21dbeSMarkus Armbruster k->realize = bonito_realize; 739c0907c9eSPaolo Bonzini k->vendor_id = 0xdf53; 740c0907c9eSPaolo Bonzini k->device_id = 0x00d5; 741c0907c9eSPaolo Bonzini k->revision = 0x01; 742c0907c9eSPaolo Bonzini k->class_id = PCI_CLASS_BRIDGE_HOST; 743c0907c9eSPaolo Bonzini dc->desc = "Host bridge"; 744c0907c9eSPaolo Bonzini dc->vmsd = &vmstate_bonito; 74508c58f92SMarkus Armbruster /* 74608c58f92SMarkus Armbruster * PCI-facing part of the host bridge, not usable without the 74708c58f92SMarkus Armbruster * host-facing part, which can't be device_add'ed, yet. 74808c58f92SMarkus Armbruster */ 749e90f2a8cSEduardo Habkost dc->user_creatable = false; 750c0907c9eSPaolo Bonzini } 751c0907c9eSPaolo Bonzini 752c0907c9eSPaolo Bonzini static const TypeInfo bonito_info = { 753a2a645d9SCao jin .name = TYPE_PCI_BONITO, 754c0907c9eSPaolo Bonzini .parent = TYPE_PCI_DEVICE, 755c0907c9eSPaolo Bonzini .instance_size = sizeof(PCIBonitoState), 756c0907c9eSPaolo Bonzini .class_init = bonito_class_init, 757fd3b02c8SEduardo Habkost .interfaces = (InterfaceInfo[]) { 758fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE }, 759fd3b02c8SEduardo Habkost { }, 760fd3b02c8SEduardo Habkost }, 761c0907c9eSPaolo Bonzini }; 762c0907c9eSPaolo Bonzini 763c0907c9eSPaolo Bonzini static void bonito_pcihost_class_init(ObjectClass *klass, void *data) 764c0907c9eSPaolo Bonzini { 765e800894aSPhilippe Mathieu-Daudé DeviceClass *dc = DEVICE_CLASS(klass); 766c0907c9eSPaolo Bonzini 767e800894aSPhilippe Mathieu-Daudé dc->realize = bonito_pcihost_realize; 768c0907c9eSPaolo Bonzini } 769c0907c9eSPaolo Bonzini 770c0907c9eSPaolo Bonzini static const TypeInfo bonito_pcihost_info = { 771c0907c9eSPaolo Bonzini .name = TYPE_BONITO_PCI_HOST_BRIDGE, 772c0907c9eSPaolo Bonzini .parent = TYPE_PCI_HOST_BRIDGE, 773c0907c9eSPaolo Bonzini .instance_size = sizeof(BonitoState), 774c0907c9eSPaolo Bonzini .class_init = bonito_pcihost_class_init, 775c0907c9eSPaolo Bonzini }; 776c0907c9eSPaolo Bonzini 777c0907c9eSPaolo Bonzini static void bonito_register_types(void) 778c0907c9eSPaolo Bonzini { 779c0907c9eSPaolo Bonzini type_register_static(&bonito_pcihost_info); 780c0907c9eSPaolo Bonzini type_register_static(&bonito_info); 781c0907c9eSPaolo Bonzini } 782c0907c9eSPaolo Bonzini 783c0907c9eSPaolo Bonzini type_init(bonito_register_types) 784