1b5fcfe92SStafford Horne /*
2b5fcfe92SStafford Horne * SPDX-License-Identifier: GPL-2.0-or-later
3b5fcfe92SStafford Horne *
4b5fcfe92SStafford Horne * OpenRISC QEMU virtual machine.
5b5fcfe92SStafford Horne *
6b5fcfe92SStafford Horne * (c) 2022 Stafford Horne <shorne@gmail.com>
7b5fcfe92SStafford Horne */
8b5fcfe92SStafford Horne
9b5fcfe92SStafford Horne #include "qemu/osdep.h"
10b5fcfe92SStafford Horne #include "qemu/error-report.h"
11c6fe3e6bSJason A. Donenfeld #include "qemu/guest-random.h"
12b5fcfe92SStafford Horne #include "qapi/error.h"
13b5fcfe92SStafford Horne #include "cpu.h"
14b5fcfe92SStafford Horne #include "exec/address-spaces.h"
15b5fcfe92SStafford Horne #include "hw/irq.h"
16b5fcfe92SStafford Horne #include "hw/boards.h"
17*7e6b5497SBernhard Beschow #include "hw/char/serial-mm.h"
18b5fcfe92SStafford Horne #include "hw/core/split-irq.h"
19b5fcfe92SStafford Horne #include "hw/openrisc/boot.h"
20b5fcfe92SStafford Horne #include "hw/misc/sifive_test.h"
2140fef82cSStafford Horne #include "hw/pci/pci.h"
2240fef82cSStafford Horne #include "hw/pci-host/gpex.h"
23b5fcfe92SStafford Horne #include "hw/qdev-properties.h"
24b5fcfe92SStafford Horne #include "hw/rtc/goldfish_rtc.h"
25b5fcfe92SStafford Horne #include "hw/sysbus.h"
26b5fcfe92SStafford Horne #include "hw/virtio/virtio-mmio.h"
27b5fcfe92SStafford Horne #include "sysemu/device_tree.h"
28b5fcfe92SStafford Horne #include "sysemu/sysemu.h"
29b5fcfe92SStafford Horne #include "sysemu/qtest.h"
30b5fcfe92SStafford Horne #include "sysemu/reset.h"
31b5fcfe92SStafford Horne
32b5fcfe92SStafford Horne #include <libfdt.h>
33b5fcfe92SStafford Horne
34b5fcfe92SStafford Horne #define VIRT_CPUS_MAX 4
35b5fcfe92SStafford Horne #define VIRT_CLK_MHZ 20000000
36b5fcfe92SStafford Horne
37b5fcfe92SStafford Horne #define TYPE_VIRT_MACHINE MACHINE_TYPE_NAME("virt")
38b5fcfe92SStafford Horne #define VIRT_MACHINE(obj) \
39b5fcfe92SStafford Horne OBJECT_CHECK(OR1KVirtState, (obj), TYPE_VIRT_MACHINE)
40b5fcfe92SStafford Horne
41b5fcfe92SStafford Horne typedef struct OR1KVirtState {
42b5fcfe92SStafford Horne /*< private >*/
43b5fcfe92SStafford Horne MachineState parent_obj;
44b5fcfe92SStafford Horne
45b5fcfe92SStafford Horne /*< public >*/
46b5fcfe92SStafford Horne void *fdt;
47b5fcfe92SStafford Horne int fdt_size;
48b5fcfe92SStafford Horne
49b5fcfe92SStafford Horne } OR1KVirtState;
50b5fcfe92SStafford Horne
51b5fcfe92SStafford Horne enum {
52b5fcfe92SStafford Horne VIRT_DRAM,
5340fef82cSStafford Horne VIRT_ECAM,
5440fef82cSStafford Horne VIRT_MMIO,
5540fef82cSStafford Horne VIRT_PIO,
56b5fcfe92SStafford Horne VIRT_TEST,
57b5fcfe92SStafford Horne VIRT_RTC,
58b5fcfe92SStafford Horne VIRT_VIRTIO,
59b5fcfe92SStafford Horne VIRT_UART,
60b5fcfe92SStafford Horne VIRT_OMPIC,
61b5fcfe92SStafford Horne };
62b5fcfe92SStafford Horne
63b5fcfe92SStafford Horne enum {
64b5fcfe92SStafford Horne VIRT_OMPIC_IRQ = 1,
65b5fcfe92SStafford Horne VIRT_UART_IRQ = 2,
66b5fcfe92SStafford Horne VIRT_RTC_IRQ = 3,
67b5fcfe92SStafford Horne VIRT_VIRTIO_IRQ = 4, /* to 12 */
68b5fcfe92SStafford Horne VIRTIO_COUNT = 8,
6940fef82cSStafford Horne VIRT_PCI_IRQ_BASE = 13, /* to 17 */
70b5fcfe92SStafford Horne };
71b5fcfe92SStafford Horne
72b5fcfe92SStafford Horne static const struct MemmapEntry {
73b5fcfe92SStafford Horne hwaddr base;
74b5fcfe92SStafford Horne hwaddr size;
75b5fcfe92SStafford Horne } virt_memmap[] = {
76b5fcfe92SStafford Horne [VIRT_DRAM] = { 0x00000000, 0 },
77b5fcfe92SStafford Horne [VIRT_UART] = { 0x90000000, 0x100 },
78b5fcfe92SStafford Horne [VIRT_TEST] = { 0x96000000, 0x8 },
79b5fcfe92SStafford Horne [VIRT_RTC] = { 0x96005000, 0x1000 },
80b5fcfe92SStafford Horne [VIRT_VIRTIO] = { 0x97000000, 0x1000 },
81b5fcfe92SStafford Horne [VIRT_OMPIC] = { 0x98000000, VIRT_CPUS_MAX * 8 },
8240fef82cSStafford Horne [VIRT_ECAM] = { 0x9e000000, 0x1000000 },
8340fef82cSStafford Horne [VIRT_PIO] = { 0x9f000000, 0x1000000 },
8440fef82cSStafford Horne [VIRT_MMIO] = { 0xa0000000, 0x10000000 },
85b5fcfe92SStafford Horne };
86b5fcfe92SStafford Horne
87b5fcfe92SStafford Horne static struct openrisc_boot_info {
88b5fcfe92SStafford Horne uint32_t bootstrap_pc;
89b5fcfe92SStafford Horne uint32_t fdt_addr;
90b5fcfe92SStafford Horne } boot_info;
91b5fcfe92SStafford Horne
main_cpu_reset(void * opaque)92b5fcfe92SStafford Horne static void main_cpu_reset(void *opaque)
93b5fcfe92SStafford Horne {
94b5fcfe92SStafford Horne OpenRISCCPU *cpu = opaque;
95b5fcfe92SStafford Horne CPUState *cs = CPU(cpu);
96b5fcfe92SStafford Horne
97b5fcfe92SStafford Horne cpu_reset(CPU(cpu));
98b5fcfe92SStafford Horne
99b5fcfe92SStafford Horne cpu_set_pc(cs, boot_info.bootstrap_pc);
100b5fcfe92SStafford Horne cpu_set_gpr(&cpu->env, 3, boot_info.fdt_addr);
101b5fcfe92SStafford Horne }
102b5fcfe92SStafford Horne
get_cpu_irq(OpenRISCCPU * cpus[],int cpunum,int irq_pin)103b5fcfe92SStafford Horne static qemu_irq get_cpu_irq(OpenRISCCPU *cpus[], int cpunum, int irq_pin)
104b5fcfe92SStafford Horne {
105b5fcfe92SStafford Horne return qdev_get_gpio_in_named(DEVICE(cpus[cpunum]), "IRQ", irq_pin);
106b5fcfe92SStafford Horne }
107b5fcfe92SStafford Horne
get_per_cpu_irq(OpenRISCCPU * cpus[],int num_cpus,int irq_pin)108b5fcfe92SStafford Horne static qemu_irq get_per_cpu_irq(OpenRISCCPU *cpus[], int num_cpus, int irq_pin)
109b5fcfe92SStafford Horne {
110b5fcfe92SStafford Horne int i;
111b5fcfe92SStafford Horne
112b5fcfe92SStafford Horne if (num_cpus > 1) {
113b5fcfe92SStafford Horne DeviceState *splitter = qdev_new(TYPE_SPLIT_IRQ);
114b5fcfe92SStafford Horne qdev_prop_set_uint32(splitter, "num-lines", num_cpus);
115b5fcfe92SStafford Horne qdev_realize_and_unref(splitter, NULL, &error_fatal);
116b5fcfe92SStafford Horne for (i = 0; i < num_cpus; i++) {
117b5fcfe92SStafford Horne qdev_connect_gpio_out(splitter, i, get_cpu_irq(cpus, i, irq_pin));
118b5fcfe92SStafford Horne }
119b5fcfe92SStafford Horne return qdev_get_gpio_in(splitter, 0);
120b5fcfe92SStafford Horne } else {
121b5fcfe92SStafford Horne return get_cpu_irq(cpus, 0, irq_pin);
122b5fcfe92SStafford Horne }
123b5fcfe92SStafford Horne }
124b5fcfe92SStafford Horne
openrisc_create_fdt(OR1KVirtState * state,const struct MemmapEntry * memmap,int num_cpus,uint64_t mem_size,const char * cmdline,int32_t * pic_phandle)125b5fcfe92SStafford Horne static void openrisc_create_fdt(OR1KVirtState *state,
126b5fcfe92SStafford Horne const struct MemmapEntry *memmap,
127b5fcfe92SStafford Horne int num_cpus, uint64_t mem_size,
12840fef82cSStafford Horne const char *cmdline,
12940fef82cSStafford Horne int32_t *pic_phandle)
130b5fcfe92SStafford Horne {
131b5fcfe92SStafford Horne void *fdt;
132b5fcfe92SStafford Horne int cpu;
133b5fcfe92SStafford Horne char *nodename;
134c6fe3e6bSJason A. Donenfeld uint8_t rng_seed[32];
135b5fcfe92SStafford Horne
136b5fcfe92SStafford Horne fdt = state->fdt = create_device_tree(&state->fdt_size);
137b5fcfe92SStafford Horne if (!fdt) {
138b5fcfe92SStafford Horne error_report("create_device_tree() failed");
139b5fcfe92SStafford Horne exit(1);
140b5fcfe92SStafford Horne }
141b5fcfe92SStafford Horne
142b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, "/", "compatible", "opencores,or1ksim");
143b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, "/", "#address-cells", 0x1);
144b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, "/", "#size-cells", 0x1);
145b5fcfe92SStafford Horne
146b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, "/soc");
147b5fcfe92SStafford Horne qemu_fdt_setprop(fdt, "/soc", "ranges", NULL, 0);
148b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, "/soc", "compatible", "simple-bus");
149b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, "/soc", "#address-cells", 0x1);
150b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, "/soc", "#size-cells", 0x1);
151b5fcfe92SStafford Horne
152b5fcfe92SStafford Horne nodename = g_strdup_printf("/memory@%" HWADDR_PRIx,
153b5fcfe92SStafford Horne memmap[VIRT_DRAM].base);
154b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
155b5fcfe92SStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "reg",
156b5fcfe92SStafford Horne memmap[VIRT_DRAM].base, mem_size);
157b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "device_type", "memory");
158b5fcfe92SStafford Horne g_free(nodename);
159b5fcfe92SStafford Horne
160b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, "/cpus");
161b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, "/cpus", "#size-cells", 0x0);
162b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, "/cpus", "#address-cells", 0x1);
163b5fcfe92SStafford Horne
164b5fcfe92SStafford Horne for (cpu = 0; cpu < num_cpus; cpu++) {
165b5fcfe92SStafford Horne nodename = g_strdup_printf("/cpus/cpu@%d", cpu);
166b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
167b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible",
168b5fcfe92SStafford Horne "opencores,or1200-rtlsvn481");
169b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "reg", cpu);
170b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency",
171b5fcfe92SStafford Horne VIRT_CLK_MHZ);
172b5fcfe92SStafford Horne g_free(nodename);
173b5fcfe92SStafford Horne }
174b5fcfe92SStafford Horne
175b5fcfe92SStafford Horne nodename = (char *)"/pic";
176b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
17740fef82cSStafford Horne *pic_phandle = qemu_fdt_alloc_phandle(fdt);
178b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible",
179b5fcfe92SStafford Horne "opencores,or1k-pic-level");
180b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1);
181b5fcfe92SStafford Horne qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
18240fef82cSStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "phandle", *pic_phandle);
183b5fcfe92SStafford Horne
18440fef82cSStafford Horne qemu_fdt_setprop_cell(fdt, "/", "interrupt-parent", *pic_phandle);
185b5fcfe92SStafford Horne
186b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, "/chosen");
187b5fcfe92SStafford Horne if (cmdline) {
188b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, "/chosen", "bootargs", cmdline);
189b5fcfe92SStafford Horne }
190b5fcfe92SStafford Horne
191c6fe3e6bSJason A. Donenfeld /* Pass seed to RNG. */
192c6fe3e6bSJason A. Donenfeld qemu_guest_getrandom_nofail(rng_seed, sizeof(rng_seed));
193c6fe3e6bSJason A. Donenfeld qemu_fdt_setprop(fdt, "/chosen", "rng-seed", rng_seed, sizeof(rng_seed));
194c6fe3e6bSJason A. Donenfeld
195b5fcfe92SStafford Horne /* Create aliases node for use by devices. */
196b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, "/aliases");
197b5fcfe92SStafford Horne }
198b5fcfe92SStafford Horne
openrisc_virt_ompic_init(OR1KVirtState * state,hwaddr base,hwaddr size,int num_cpus,OpenRISCCPU * cpus[],int irq_pin)199b5fcfe92SStafford Horne static void openrisc_virt_ompic_init(OR1KVirtState *state, hwaddr base,
200b5fcfe92SStafford Horne hwaddr size, int num_cpus,
201b5fcfe92SStafford Horne OpenRISCCPU *cpus[], int irq_pin)
202b5fcfe92SStafford Horne {
203b5fcfe92SStafford Horne void *fdt = state->fdt;
204b5fcfe92SStafford Horne DeviceState *dev;
205b5fcfe92SStafford Horne SysBusDevice *s;
206b5fcfe92SStafford Horne char *nodename;
207b5fcfe92SStafford Horne int i;
208b5fcfe92SStafford Horne
209b5fcfe92SStafford Horne dev = qdev_new("or1k-ompic");
210b5fcfe92SStafford Horne qdev_prop_set_uint32(dev, "num-cpus", num_cpus);
211b5fcfe92SStafford Horne
212b5fcfe92SStafford Horne s = SYS_BUS_DEVICE(dev);
213b5fcfe92SStafford Horne sysbus_realize_and_unref(s, &error_fatal);
214b5fcfe92SStafford Horne for (i = 0; i < num_cpus; i++) {
215b5fcfe92SStafford Horne sysbus_connect_irq(s, i, get_cpu_irq(cpus, i, irq_pin));
216b5fcfe92SStafford Horne }
217b5fcfe92SStafford Horne sysbus_mmio_map(s, 0, base);
218b5fcfe92SStafford Horne
219b5fcfe92SStafford Horne /* Add device tree node for ompic. */
220b5fcfe92SStafford Horne nodename = g_strdup_printf("/ompic@%" HWADDR_PRIx, base);
221b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
222b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible", "openrisc,ompic");
223b5fcfe92SStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "reg", base, size);
224b5fcfe92SStafford Horne qemu_fdt_setprop(fdt, nodename, "interrupt-controller", NULL, 0);
225b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 0);
226b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "interrupts", irq_pin);
227b5fcfe92SStafford Horne g_free(nodename);
228b5fcfe92SStafford Horne }
229b5fcfe92SStafford Horne
openrisc_virt_serial_init(OR1KVirtState * state,hwaddr base,hwaddr size,int num_cpus,OpenRISCCPU * cpus[],int irq_pin)230b5fcfe92SStafford Horne static void openrisc_virt_serial_init(OR1KVirtState *state, hwaddr base,
231b5fcfe92SStafford Horne hwaddr size, int num_cpus,
232b5fcfe92SStafford Horne OpenRISCCPU *cpus[], int irq_pin)
233b5fcfe92SStafford Horne {
234b5fcfe92SStafford Horne void *fdt = state->fdt;
235b5fcfe92SStafford Horne char *nodename;
236b5fcfe92SStafford Horne qemu_irq serial_irq = get_per_cpu_irq(cpus, num_cpus, irq_pin);
237b5fcfe92SStafford Horne
238b5fcfe92SStafford Horne serial_mm_init(get_system_memory(), base, 0, serial_irq, 115200,
239b5fcfe92SStafford Horne serial_hd(0), DEVICE_NATIVE_ENDIAN);
240b5fcfe92SStafford Horne
241b5fcfe92SStafford Horne /* Add device tree node for serial. */
242b5fcfe92SStafford Horne nodename = g_strdup_printf("/serial@%" HWADDR_PRIx, base);
243b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
244b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible", "ns16550a");
245b5fcfe92SStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "reg", base, size);
246b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "interrupts", irq_pin);
247b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "clock-frequency", VIRT_CLK_MHZ);
248b5fcfe92SStafford Horne qemu_fdt_setprop(fdt, nodename, "big-endian", NULL, 0);
249b5fcfe92SStafford Horne
250b5fcfe92SStafford Horne /* The /chosen node is created during fdt creation. */
251b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, "/chosen", "stdout-path", nodename);
252b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, "/aliases", "uart0", nodename);
253b5fcfe92SStafford Horne g_free(nodename);
254b5fcfe92SStafford Horne }
255b5fcfe92SStafford Horne
openrisc_virt_test_init(OR1KVirtState * state,hwaddr base,hwaddr size)256b5fcfe92SStafford Horne static void openrisc_virt_test_init(OR1KVirtState *state, hwaddr base,
257b5fcfe92SStafford Horne hwaddr size)
258b5fcfe92SStafford Horne {
259b5fcfe92SStafford Horne void *fdt = state->fdt;
260b5fcfe92SStafford Horne int test_ph;
261b5fcfe92SStafford Horne char *nodename;
262b5fcfe92SStafford Horne
263b5fcfe92SStafford Horne /* SiFive Test MMIO device */
264b5fcfe92SStafford Horne sifive_test_create(base);
265b5fcfe92SStafford Horne
266b5fcfe92SStafford Horne /* SiFive Test MMIO Reset device FDT */
267b5fcfe92SStafford Horne nodename = g_strdup_printf("/soc/test@%" HWADDR_PRIx, base);
268b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
269b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible", "syscon");
270b5fcfe92SStafford Horne test_ph = qemu_fdt_alloc_phandle(fdt);
271b5fcfe92SStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "reg", base, size);
272b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "phandle", test_ph);
273b5fcfe92SStafford Horne qemu_fdt_setprop(fdt, nodename, "big-endian", NULL, 0);
274b5fcfe92SStafford Horne g_free(nodename);
275b5fcfe92SStafford Horne
276b5fcfe92SStafford Horne nodename = g_strdup_printf("/soc/reboot");
277b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
278b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible", "syscon-reboot");
279b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "regmap", test_ph);
280b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "offset", 0x0);
281b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "value", FINISHER_RESET);
282b5fcfe92SStafford Horne g_free(nodename);
283b5fcfe92SStafford Horne
284b5fcfe92SStafford Horne nodename = g_strdup_printf("/soc/poweroff");
285b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
286b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible", "syscon-poweroff");
287b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "regmap", test_ph);
288b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "offset", 0x0);
289b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "value", FINISHER_PASS);
290b5fcfe92SStafford Horne g_free(nodename);
291b5fcfe92SStafford Horne
292b5fcfe92SStafford Horne }
29340fef82cSStafford Horne
openrisc_virt_rtc_init(OR1KVirtState * state,hwaddr base,hwaddr size,int num_cpus,OpenRISCCPU * cpus[],int irq_pin)294b5fcfe92SStafford Horne static void openrisc_virt_rtc_init(OR1KVirtState *state, hwaddr base,
295b5fcfe92SStafford Horne hwaddr size, int num_cpus,
296b5fcfe92SStafford Horne OpenRISCCPU *cpus[], int irq_pin)
297b5fcfe92SStafford Horne {
298b5fcfe92SStafford Horne void *fdt = state->fdt;
299b5fcfe92SStafford Horne char *nodename;
300b5fcfe92SStafford Horne qemu_irq rtc_irq = get_per_cpu_irq(cpus, num_cpus, irq_pin);
301b5fcfe92SStafford Horne
302b5fcfe92SStafford Horne /* Goldfish RTC */
303b5fcfe92SStafford Horne sysbus_create_simple(TYPE_GOLDFISH_RTC, base, rtc_irq);
304b5fcfe92SStafford Horne
305b5fcfe92SStafford Horne /* Goldfish RTC FDT */
306b5fcfe92SStafford Horne nodename = g_strdup_printf("/soc/rtc@%" HWADDR_PRIx, base);
307b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
308b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible",
309b5fcfe92SStafford Horne "google,goldfish-rtc");
310b5fcfe92SStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "reg", base, size);
311b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "interrupts", irq_pin);
312b5fcfe92SStafford Horne g_free(nodename);
313b5fcfe92SStafford Horne
314b5fcfe92SStafford Horne }
31540fef82cSStafford Horne
create_pcie_irq_map(void * fdt,char * nodename,int irq_base,uint32_t irqchip_phandle)31640fef82cSStafford Horne static void create_pcie_irq_map(void *fdt, char *nodename, int irq_base,
31740fef82cSStafford Horne uint32_t irqchip_phandle)
31840fef82cSStafford Horne {
31940fef82cSStafford Horne int pin, dev;
32040fef82cSStafford Horne uint32_t irq_map_stride = 0;
32140fef82cSStafford Horne uint32_t full_irq_map[GPEX_NUM_IRQS * GPEX_NUM_IRQS * 6] = {};
32240fef82cSStafford Horne uint32_t *irq_map = full_irq_map;
32340fef82cSStafford Horne
32440fef82cSStafford Horne /*
32540fef82cSStafford Horne * This code creates a standard swizzle of interrupts such that
32640fef82cSStafford Horne * each device's first interrupt is based on it's PCI_SLOT number.
32740fef82cSStafford Horne * (See pci_swizzle_map_irq_fn())
32840fef82cSStafford Horne *
32940fef82cSStafford Horne * We only need one entry per interrupt in the table (not one per
33040fef82cSStafford Horne * possible slot) seeing the interrupt-map-mask will allow the table
33140fef82cSStafford Horne * to wrap to any number of devices.
33240fef82cSStafford Horne */
33340fef82cSStafford Horne for (dev = 0; dev < GPEX_NUM_IRQS; dev++) {
33440fef82cSStafford Horne int devfn = dev << 3;
33540fef82cSStafford Horne
33640fef82cSStafford Horne for (pin = 0; pin < GPEX_NUM_IRQS; pin++) {
33740fef82cSStafford Horne int irq_nr = irq_base + ((pin + PCI_SLOT(devfn)) % GPEX_NUM_IRQS);
33840fef82cSStafford Horne int i = 0;
33940fef82cSStafford Horne
34040fef82cSStafford Horne /* Fill PCI address cells */
34140fef82cSStafford Horne irq_map[i++] = cpu_to_be32(devfn << 8);
34240fef82cSStafford Horne irq_map[i++] = 0;
34340fef82cSStafford Horne irq_map[i++] = 0;
34440fef82cSStafford Horne
34540fef82cSStafford Horne /* Fill PCI Interrupt cells */
34640fef82cSStafford Horne irq_map[i++] = cpu_to_be32(pin + 1);
34740fef82cSStafford Horne
34840fef82cSStafford Horne /* Fill interrupt controller phandle and cells */
34940fef82cSStafford Horne irq_map[i++] = cpu_to_be32(irqchip_phandle);
35040fef82cSStafford Horne irq_map[i++] = cpu_to_be32(irq_nr);
35140fef82cSStafford Horne
35240fef82cSStafford Horne if (!irq_map_stride) {
35340fef82cSStafford Horne irq_map_stride = i;
35440fef82cSStafford Horne }
35540fef82cSStafford Horne irq_map += irq_map_stride;
35640fef82cSStafford Horne }
35740fef82cSStafford Horne }
35840fef82cSStafford Horne
35940fef82cSStafford Horne qemu_fdt_setprop(fdt, nodename, "interrupt-map", full_irq_map,
36040fef82cSStafford Horne GPEX_NUM_IRQS * GPEX_NUM_IRQS *
36140fef82cSStafford Horne irq_map_stride * sizeof(uint32_t));
36240fef82cSStafford Horne
36340fef82cSStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "interrupt-map-mask",
36440fef82cSStafford Horne 0x1800, 0, 0, 0x7);
36540fef82cSStafford Horne }
36640fef82cSStafford Horne
openrisc_virt_pcie_init(OR1KVirtState * state,hwaddr ecam_base,hwaddr ecam_size,hwaddr pio_base,hwaddr pio_size,hwaddr mmio_base,hwaddr mmio_size,int num_cpus,OpenRISCCPU * cpus[],int irq_base,int32_t pic_phandle)36740fef82cSStafford Horne static void openrisc_virt_pcie_init(OR1KVirtState *state,
36840fef82cSStafford Horne hwaddr ecam_base, hwaddr ecam_size,
36940fef82cSStafford Horne hwaddr pio_base, hwaddr pio_size,
37040fef82cSStafford Horne hwaddr mmio_base, hwaddr mmio_size,
37140fef82cSStafford Horne int num_cpus, OpenRISCCPU *cpus[],
37240fef82cSStafford Horne int irq_base, int32_t pic_phandle)
37340fef82cSStafford Horne {
37440fef82cSStafford Horne void *fdt = state->fdt;
37540fef82cSStafford Horne char *nodename;
37640fef82cSStafford Horne MemoryRegion *alias;
37740fef82cSStafford Horne MemoryRegion *reg;
37840fef82cSStafford Horne DeviceState *dev;
37940fef82cSStafford Horne qemu_irq pcie_irq;
38040fef82cSStafford Horne int i;
38140fef82cSStafford Horne
38240fef82cSStafford Horne dev = qdev_new(TYPE_GPEX_HOST);
38340fef82cSStafford Horne sysbus_realize_and_unref(SYS_BUS_DEVICE(dev), &error_fatal);
38440fef82cSStafford Horne
38540fef82cSStafford Horne /* Map ECAM space. */
38640fef82cSStafford Horne alias = g_new0(MemoryRegion, 1);
38740fef82cSStafford Horne reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 0);
38840fef82cSStafford Horne memory_region_init_alias(alias, OBJECT(dev), "pcie-ecam",
38940fef82cSStafford Horne reg, 0, ecam_size);
39040fef82cSStafford Horne memory_region_add_subregion(get_system_memory(), ecam_base, alias);
39140fef82cSStafford Horne
39240fef82cSStafford Horne /*
39340fef82cSStafford Horne * Map the MMIO window into system address space so as to expose
39440fef82cSStafford Horne * the section of PCI MMIO space which starts at the same base address
39540fef82cSStafford Horne * (ie 1:1 mapping for that part of PCI MMIO space visible through
39640fef82cSStafford Horne * the window).
39740fef82cSStafford Horne */
39840fef82cSStafford Horne alias = g_new0(MemoryRegion, 1);
39940fef82cSStafford Horne reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 1);
40040fef82cSStafford Horne memory_region_init_alias(alias, OBJECT(dev), "pcie-mmio",
40140fef82cSStafford Horne reg, mmio_base, mmio_size);
40240fef82cSStafford Horne memory_region_add_subregion(get_system_memory(), mmio_base, alias);
40340fef82cSStafford Horne
40440fef82cSStafford Horne /* Map IO port space. */
40540fef82cSStafford Horne alias = g_new0(MemoryRegion, 1);
40640fef82cSStafford Horne reg = sysbus_mmio_get_region(SYS_BUS_DEVICE(dev), 2);
40740fef82cSStafford Horne memory_region_init_alias(alias, OBJECT(dev), "pcie-pio",
40840fef82cSStafford Horne reg, 0, pio_size);
40940fef82cSStafford Horne memory_region_add_subregion(get_system_memory(), pio_base, alias);
41040fef82cSStafford Horne
41140fef82cSStafford Horne /* Connect IRQ lines. */
41240fef82cSStafford Horne for (i = 0; i < GPEX_NUM_IRQS; i++) {
41340fef82cSStafford Horne pcie_irq = get_per_cpu_irq(cpus, num_cpus, irq_base + i);
41440fef82cSStafford Horne
41540fef82cSStafford Horne sysbus_connect_irq(SYS_BUS_DEVICE(dev), i, pcie_irq);
41640fef82cSStafford Horne gpex_set_irq_num(GPEX_HOST(dev), i, irq_base + i);
41740fef82cSStafford Horne }
41840fef82cSStafford Horne
41940fef82cSStafford Horne nodename = g_strdup_printf("/soc/pci@%" HWADDR_PRIx, ecam_base);
42040fef82cSStafford Horne qemu_fdt_add_subnode(fdt, nodename);
42140fef82cSStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "#interrupt-cells", 1);
42240fef82cSStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "#address-cells", 3);
42340fef82cSStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "#size-cells", 2);
42440fef82cSStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible",
42540fef82cSStafford Horne "pci-host-ecam-generic");
42640fef82cSStafford Horne qemu_fdt_setprop_string(fdt, nodename, "device_type", "pci");
42740fef82cSStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "linux,pci-domain", 0);
42840fef82cSStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "bus-range", 0,
42940fef82cSStafford Horne ecam_size / PCIE_MMCFG_SIZE_MIN - 1);
43040fef82cSStafford Horne qemu_fdt_setprop(fdt, nodename, "dma-coherent", NULL, 0);
43140fef82cSStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "reg", ecam_base, ecam_size);
43240fef82cSStafford Horne /* pci-address(3) cpu-address(1) pci-size(2) */
43340fef82cSStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "ranges",
43440fef82cSStafford Horne FDT_PCI_RANGE_IOPORT, 0, 0,
43540fef82cSStafford Horne pio_base, 0, pio_size,
43640fef82cSStafford Horne FDT_PCI_RANGE_MMIO, 0, mmio_base,
43740fef82cSStafford Horne mmio_base, 0, mmio_size);
43840fef82cSStafford Horne
43940fef82cSStafford Horne create_pcie_irq_map(fdt, nodename, irq_base, pic_phandle);
44040fef82cSStafford Horne g_free(nodename);
44140fef82cSStafford Horne }
44240fef82cSStafford Horne
openrisc_virt_virtio_init(OR1KVirtState * state,hwaddr base,hwaddr size,int num_cpus,OpenRISCCPU * cpus[],int irq_pin)443b5fcfe92SStafford Horne static void openrisc_virt_virtio_init(OR1KVirtState *state, hwaddr base,
444b5fcfe92SStafford Horne hwaddr size, int num_cpus,
445b5fcfe92SStafford Horne OpenRISCCPU *cpus[], int irq_pin)
446b5fcfe92SStafford Horne {
447b5fcfe92SStafford Horne void *fdt = state->fdt;
448b5fcfe92SStafford Horne char *nodename;
449b5fcfe92SStafford Horne DeviceState *dev;
450b5fcfe92SStafford Horne SysBusDevice *sysbus;
451b5fcfe92SStafford Horne qemu_irq virtio_irq = get_per_cpu_irq(cpus, num_cpus, irq_pin);
452b5fcfe92SStafford Horne
453b5fcfe92SStafford Horne /* VirtIO MMIO devices */
454b5fcfe92SStafford Horne dev = qdev_new(TYPE_VIRTIO_MMIO);
455b5fcfe92SStafford Horne qdev_prop_set_bit(dev, "force-legacy", false);
456b5fcfe92SStafford Horne sysbus = SYS_BUS_DEVICE(dev);
457b5fcfe92SStafford Horne sysbus_realize_and_unref(sysbus, &error_fatal);
458b5fcfe92SStafford Horne sysbus_connect_irq(sysbus, 0, virtio_irq);
459b5fcfe92SStafford Horne sysbus_mmio_map(sysbus, 0, base);
460b5fcfe92SStafford Horne
461b5fcfe92SStafford Horne /* VirtIO MMIO devices FDT */
462b5fcfe92SStafford Horne nodename = g_strdup_printf("/soc/virtio_mmio@%" HWADDR_PRIx, base);
463b5fcfe92SStafford Horne qemu_fdt_add_subnode(fdt, nodename);
464b5fcfe92SStafford Horne qemu_fdt_setprop_string(fdt, nodename, "compatible", "virtio,mmio");
465b5fcfe92SStafford Horne qemu_fdt_setprop_cells(fdt, nodename, "reg", base, size);
466b5fcfe92SStafford Horne qemu_fdt_setprop_cell(fdt, nodename, "interrupts", irq_pin);
467b5fcfe92SStafford Horne g_free(nodename);
468b5fcfe92SStafford Horne }
469b5fcfe92SStafford Horne
openrisc_virt_init(MachineState * machine)470b5fcfe92SStafford Horne static void openrisc_virt_init(MachineState *machine)
471b5fcfe92SStafford Horne {
472b5fcfe92SStafford Horne ram_addr_t ram_size = machine->ram_size;
473b5fcfe92SStafford Horne const char *kernel_filename = machine->kernel_filename;
474b5fcfe92SStafford Horne OpenRISCCPU *cpus[VIRT_CPUS_MAX] = {};
475b5fcfe92SStafford Horne OR1KVirtState *state = VIRT_MACHINE(machine);
476b5fcfe92SStafford Horne MemoryRegion *ram;
477b5fcfe92SStafford Horne hwaddr load_addr;
478b5fcfe92SStafford Horne int n;
479b5fcfe92SStafford Horne unsigned int smp_cpus = machine->smp.cpus;
48040fef82cSStafford Horne int32_t pic_phandle;
481b5fcfe92SStafford Horne
482b5fcfe92SStafford Horne assert(smp_cpus >= 1 && smp_cpus <= VIRT_CPUS_MAX);
483b5fcfe92SStafford Horne for (n = 0; n < smp_cpus; n++) {
484b5fcfe92SStafford Horne cpus[n] = OPENRISC_CPU(cpu_create(machine->cpu_type));
485b5fcfe92SStafford Horne if (cpus[n] == NULL) {
486b5fcfe92SStafford Horne fprintf(stderr, "Unable to find CPU definition!\n");
487b5fcfe92SStafford Horne exit(1);
488b5fcfe92SStafford Horne }
489b5fcfe92SStafford Horne
490b5fcfe92SStafford Horne cpu_openrisc_clock_init(cpus[n]);
491b5fcfe92SStafford Horne
492b5fcfe92SStafford Horne qemu_register_reset(main_cpu_reset, cpus[n]);
493b5fcfe92SStafford Horne }
494b5fcfe92SStafford Horne
495b5fcfe92SStafford Horne ram = g_malloc(sizeof(*ram));
496b5fcfe92SStafford Horne memory_region_init_ram(ram, NULL, "openrisc.ram", ram_size, &error_fatal);
497b5fcfe92SStafford Horne memory_region_add_subregion(get_system_memory(), 0, ram);
498b5fcfe92SStafford Horne
499b5fcfe92SStafford Horne openrisc_create_fdt(state, virt_memmap, smp_cpus, machine->ram_size,
50040fef82cSStafford Horne machine->kernel_cmdline, &pic_phandle);
501b5fcfe92SStafford Horne
502b5fcfe92SStafford Horne if (smp_cpus > 1) {
503b5fcfe92SStafford Horne openrisc_virt_ompic_init(state, virt_memmap[VIRT_OMPIC].base,
504b5fcfe92SStafford Horne virt_memmap[VIRT_OMPIC].size,
505b5fcfe92SStafford Horne smp_cpus, cpus, VIRT_OMPIC_IRQ);
506b5fcfe92SStafford Horne }
507b5fcfe92SStafford Horne
508b5fcfe92SStafford Horne openrisc_virt_serial_init(state, virt_memmap[VIRT_UART].base,
509b5fcfe92SStafford Horne virt_memmap[VIRT_UART].size,
510b5fcfe92SStafford Horne smp_cpus, cpus, VIRT_UART_IRQ);
511b5fcfe92SStafford Horne
512b5fcfe92SStafford Horne openrisc_virt_test_init(state, virt_memmap[VIRT_TEST].base,
513b5fcfe92SStafford Horne virt_memmap[VIRT_TEST].size);
514b5fcfe92SStafford Horne
515b5fcfe92SStafford Horne openrisc_virt_rtc_init(state, virt_memmap[VIRT_RTC].base,
516b5fcfe92SStafford Horne virt_memmap[VIRT_RTC].size, smp_cpus, cpus,
517b5fcfe92SStafford Horne VIRT_RTC_IRQ);
518b5fcfe92SStafford Horne
51940fef82cSStafford Horne openrisc_virt_pcie_init(state, virt_memmap[VIRT_ECAM].base,
52040fef82cSStafford Horne virt_memmap[VIRT_ECAM].size,
52140fef82cSStafford Horne virt_memmap[VIRT_PIO].base,
52240fef82cSStafford Horne virt_memmap[VIRT_PIO].size,
52340fef82cSStafford Horne virt_memmap[VIRT_MMIO].base,
52440fef82cSStafford Horne virt_memmap[VIRT_MMIO].size,
52540fef82cSStafford Horne smp_cpus, cpus,
52640fef82cSStafford Horne VIRT_PCI_IRQ_BASE, pic_phandle);
52740fef82cSStafford Horne
528b5fcfe92SStafford Horne for (n = 0; n < VIRTIO_COUNT; n++) {
529b5fcfe92SStafford Horne openrisc_virt_virtio_init(state, virt_memmap[VIRT_VIRTIO].base
530b5fcfe92SStafford Horne + n * virt_memmap[VIRT_VIRTIO].size,
531b5fcfe92SStafford Horne virt_memmap[VIRT_VIRTIO].size,
532b5fcfe92SStafford Horne smp_cpus, cpus, VIRT_VIRTIO_IRQ + n);
533b5fcfe92SStafford Horne }
534b5fcfe92SStafford Horne
535b5fcfe92SStafford Horne load_addr = openrisc_load_kernel(ram_size, kernel_filename,
536b5fcfe92SStafford Horne &boot_info.bootstrap_pc);
537b5fcfe92SStafford Horne if (load_addr > 0) {
538b5fcfe92SStafford Horne if (machine->initrd_filename) {
539b5fcfe92SStafford Horne load_addr = openrisc_load_initrd(state->fdt,
540b5fcfe92SStafford Horne machine->initrd_filename,
541b5fcfe92SStafford Horne load_addr, machine->ram_size);
542b5fcfe92SStafford Horne }
543b5fcfe92SStafford Horne boot_info.fdt_addr = openrisc_load_fdt(state->fdt, load_addr,
544b5fcfe92SStafford Horne machine->ram_size);
545b5fcfe92SStafford Horne }
546b5fcfe92SStafford Horne }
547b5fcfe92SStafford Horne
openrisc_virt_machine_init(ObjectClass * oc,void * data)548b5fcfe92SStafford Horne static void openrisc_virt_machine_init(ObjectClass *oc, void *data)
549b5fcfe92SStafford Horne {
550b5fcfe92SStafford Horne MachineClass *mc = MACHINE_CLASS(oc);
551b5fcfe92SStafford Horne
552b5fcfe92SStafford Horne mc->desc = "or1k virtual machine";
553b5fcfe92SStafford Horne mc->init = openrisc_virt_init;
554b5fcfe92SStafford Horne mc->max_cpus = VIRT_CPUS_MAX;
555b5fcfe92SStafford Horne mc->is_default = false;
556b5fcfe92SStafford Horne mc->default_cpu_type = OPENRISC_CPU_TYPE_NAME("or1200");
557b5fcfe92SStafford Horne }
558b5fcfe92SStafford Horne
559b5fcfe92SStafford Horne static const TypeInfo or1ksim_machine_typeinfo = {
560b5fcfe92SStafford Horne .name = TYPE_VIRT_MACHINE,
561b5fcfe92SStafford Horne .parent = TYPE_MACHINE,
562b5fcfe92SStafford Horne .class_init = openrisc_virt_machine_init,
563b5fcfe92SStafford Horne .instance_size = sizeof(OR1KVirtState),
564b5fcfe92SStafford Horne };
565b5fcfe92SStafford Horne
or1ksim_machine_init_register_types(void)566b5fcfe92SStafford Horne static void or1ksim_machine_init_register_types(void)
567b5fcfe92SStafford Horne {
568b5fcfe92SStafford Horne type_register_static(&or1ksim_machine_typeinfo);
569b5fcfe92SStafford Horne }
570b5fcfe92SStafford Horne
571b5fcfe92SStafford Horne type_init(or1ksim_machine_init_register_types)
572