xref: /openbmc/qemu/hw/openrisc/cputimer.c (revision b733701533232a2b6821470fe4edc1ab212c4532)
153018216SPaolo Bonzini /*
253018216SPaolo Bonzini  * QEMU OpenRISC timer support
353018216SPaolo Bonzini  *
453018216SPaolo Bonzini  * Copyright (c) 2011-2012 Jia Liu <proljc@gmail.com>
553018216SPaolo Bonzini  *                         Zhizhou Zhang <etouzh@gmail.com>
653018216SPaolo Bonzini  *
753018216SPaolo Bonzini  * This library is free software; you can redistribute it and/or
853018216SPaolo Bonzini  * modify it under the terms of the GNU Lesser General Public
953018216SPaolo Bonzini  * License as published by the Free Software Foundation; either
10198a2d21SThomas Huth  * version 2.1 of the License, or (at your option) any later version.
1153018216SPaolo Bonzini  *
1253018216SPaolo Bonzini  * This library is distributed in the hope that it will be useful,
1353018216SPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1453018216SPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
1553018216SPaolo Bonzini  * Lesser General Public License for more details.
1653018216SPaolo Bonzini  *
1753018216SPaolo Bonzini  * You should have received a copy of the GNU Lesser General Public
1853018216SPaolo Bonzini  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
1953018216SPaolo Bonzini  */
2053018216SPaolo Bonzini 
21ed2decc6SPeter Maydell #include "qemu/osdep.h"
2253018216SPaolo Bonzini #include "cpu.h"
23d6454270SMarkus Armbruster #include "migration/vmstate.h"
2453018216SPaolo Bonzini #include "qemu/timer.h"
25557e3707SStafford Horne #include "sysemu/reset.h"
2653018216SPaolo Bonzini 
27ccaf1749SLaurent Vivier #define TIMER_PERIOD 50 /* 50 ns period for 20 MHz timer */
2853018216SPaolo Bonzini 
296b4bbd6aSStafford Horne /* Tick Timer global state to allow all cores to be in sync */
306b4bbd6aSStafford Horne typedef struct OR1KTimerState {
316b4bbd6aSStafford Horne     uint32_t ttcr;
32*3eb43aebSJoel Holdsworth     uint32_t ttcr_offset;
33*3eb43aebSJoel Holdsworth     uint64_t clk_offset;
346b4bbd6aSStafford Horne } OR1KTimerState;
3553018216SPaolo Bonzini 
366b4bbd6aSStafford Horne static OR1KTimerState *or1k_timer;
376b4bbd6aSStafford Horne 
cpu_openrisc_count_set(OpenRISCCPU * cpu,uint32_t val)386b4bbd6aSStafford Horne void cpu_openrisc_count_set(OpenRISCCPU *cpu, uint32_t val)
396b4bbd6aSStafford Horne {
406b4bbd6aSStafford Horne     or1k_timer->ttcr = val;
41*3eb43aebSJoel Holdsworth     or1k_timer->ttcr_offset = val;
42*3eb43aebSJoel Holdsworth     or1k_timer->clk_offset = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
436b4bbd6aSStafford Horne }
446b4bbd6aSStafford Horne 
cpu_openrisc_count_get(OpenRISCCPU * cpu)456b4bbd6aSStafford Horne uint32_t cpu_openrisc_count_get(OpenRISCCPU *cpu)
466b4bbd6aSStafford Horne {
476b4bbd6aSStafford Horne     return or1k_timer->ttcr;
486b4bbd6aSStafford Horne }
496b4bbd6aSStafford Horne 
506b4bbd6aSStafford Horne /* Add elapsed ticks to ttcr */
cpu_openrisc_count_update(OpenRISCCPU * cpu)5153018216SPaolo Bonzini void cpu_openrisc_count_update(OpenRISCCPU *cpu)
5253018216SPaolo Bonzini {
53d5155217SSebastian Macke     uint64_t now;
5453018216SPaolo Bonzini 
556b4bbd6aSStafford Horne     if (!cpu->env.is_counting) {
5653018216SPaolo Bonzini         return;
5753018216SPaolo Bonzini     }
58d5155217SSebastian Macke     now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
59*3eb43aebSJoel Holdsworth     or1k_timer->ttcr = or1k_timer->ttcr_offset +
60*3eb43aebSJoel Holdsworth         DIV_ROUND_UP(now - or1k_timer->clk_offset, TIMER_PERIOD);
61d5155217SSebastian Macke }
62d5155217SSebastian Macke 
636b4bbd6aSStafford Horne /* Update the next timeout time as difference between ttmr and ttcr */
cpu_openrisc_timer_update(OpenRISCCPU * cpu)64d5155217SSebastian Macke void cpu_openrisc_timer_update(OpenRISCCPU *cpu)
65d5155217SSebastian Macke {
66d5155217SSebastian Macke     uint32_t wait;
67d5155217SSebastian Macke     uint64_t now, next;
68d5155217SSebastian Macke 
696b4bbd6aSStafford Horne     if (!cpu->env.is_counting) {
70d5155217SSebastian Macke         return;
71d5155217SSebastian Macke     }
72d5155217SSebastian Macke 
73d5155217SSebastian Macke     cpu_openrisc_count_update(cpu);
74*3eb43aebSJoel Holdsworth     now = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL);
7553018216SPaolo Bonzini 
766b4bbd6aSStafford Horne     if ((cpu->env.ttmr & TTMR_TP) <= (or1k_timer->ttcr & TTMR_TP)) {
776b4bbd6aSStafford Horne         wait = TTMR_TP - (or1k_timer->ttcr & TTMR_TP) + 1;
7853018216SPaolo Bonzini         wait += cpu->env.ttmr & TTMR_TP;
7953018216SPaolo Bonzini     } else {
806b4bbd6aSStafford Horne         wait = (cpu->env.ttmr & TTMR_TP) - (or1k_timer->ttcr & TTMR_TP);
8153018216SPaolo Bonzini     }
82ccaf1749SLaurent Vivier     next = now + (uint64_t)wait * TIMER_PERIOD;
83bc72ad67SAlex Bligh     timer_mod(cpu->env.timer, next);
8453018216SPaolo Bonzini }
8553018216SPaolo Bonzini 
cpu_openrisc_count_start(OpenRISCCPU * cpu)8653018216SPaolo Bonzini void cpu_openrisc_count_start(OpenRISCCPU *cpu)
8753018216SPaolo Bonzini {
886b4bbd6aSStafford Horne     cpu->env.is_counting = 1;
8953018216SPaolo Bonzini     cpu_openrisc_count_update(cpu);
9053018216SPaolo Bonzini }
9153018216SPaolo Bonzini 
cpu_openrisc_count_stop(OpenRISCCPU * cpu)9253018216SPaolo Bonzini void cpu_openrisc_count_stop(OpenRISCCPU *cpu)
9353018216SPaolo Bonzini {
94d5155217SSebastian Macke     timer_del(cpu->env.timer);
9553018216SPaolo Bonzini     cpu_openrisc_count_update(cpu);
966b4bbd6aSStafford Horne     cpu->env.is_counting = 0;
9753018216SPaolo Bonzini }
9853018216SPaolo Bonzini 
openrisc_timer_cb(void * opaque)9953018216SPaolo Bonzini static void openrisc_timer_cb(void *opaque)
10053018216SPaolo Bonzini {
10153018216SPaolo Bonzini     OpenRISCCPU *cpu = opaque;
10253018216SPaolo Bonzini 
10353018216SPaolo Bonzini     if ((cpu->env.ttmr & TTMR_IE) &&
104bc72ad67SAlex Bligh          timer_expired(cpu->env.timer, qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL))) {
105259186a7SAndreas Färber         CPUState *cs = CPU(cpu);
106259186a7SAndreas Färber 
10753018216SPaolo Bonzini         cpu->env.ttmr |= TTMR_IP;
108259186a7SAndreas Färber         cs->interrupt_request |= CPU_INTERRUPT_TIMER;
10953018216SPaolo Bonzini     }
11053018216SPaolo Bonzini 
11153018216SPaolo Bonzini     switch (cpu->env.ttmr & TTMR_M) {
11253018216SPaolo Bonzini     case TIMER_NONE:
11353018216SPaolo Bonzini         break;
11453018216SPaolo Bonzini     case TIMER_INTR:
115*3eb43aebSJoel Holdsworth         /* Zero the count by applying a negative offset to the counter */
116*3eb43aebSJoel Holdsworth         or1k_timer->ttcr_offset -= (cpu->env.ttmr & TTMR_TP);
11753018216SPaolo Bonzini         break;
11853018216SPaolo Bonzini     case TIMER_SHOT:
11953018216SPaolo Bonzini         cpu_openrisc_count_stop(cpu);
12053018216SPaolo Bonzini         break;
12153018216SPaolo Bonzini     case TIMER_CONT:
12253018216SPaolo Bonzini         break;
12353018216SPaolo Bonzini     }
124d5155217SSebastian Macke 
125d5155217SSebastian Macke     cpu_openrisc_timer_update(cpu);
126373b259bSStafford Horne     qemu_cpu_kick(CPU(cpu));
12753018216SPaolo Bonzini }
12853018216SPaolo Bonzini 
129557e3707SStafford Horne /* Reset the per CPU counter state. */
openrisc_count_reset(void * opaque)130557e3707SStafford Horne static void openrisc_count_reset(void *opaque)
131557e3707SStafford Horne {
132557e3707SStafford Horne     OpenRISCCPU *cpu = opaque;
133557e3707SStafford Horne 
134557e3707SStafford Horne     if (cpu->env.is_counting) {
135557e3707SStafford Horne         cpu_openrisc_count_stop(cpu);
136557e3707SStafford Horne     }
137557e3707SStafford Horne     cpu->env.ttmr = 0x00000000;
138557e3707SStafford Horne }
139557e3707SStafford Horne 
140557e3707SStafford Horne /* Reset the global timer state. */
openrisc_timer_reset(void * opaque)141557e3707SStafford Horne static void openrisc_timer_reset(void *opaque)
142557e3707SStafford Horne {
143*3eb43aebSJoel Holdsworth     OpenRISCCPU *cpu = opaque;
144*3eb43aebSJoel Holdsworth     cpu_openrisc_count_set(cpu, 0);
145557e3707SStafford Horne }
146557e3707SStafford Horne 
1476b4bbd6aSStafford Horne static const VMStateDescription vmstate_or1k_timer = {
1486b4bbd6aSStafford Horne     .name = "or1k_timer",
149*3eb43aebSJoel Holdsworth     .version_id = 2,
150*3eb43aebSJoel Holdsworth     .minimum_version_id = 2,
151be555ec4SRichard Henderson     .fields = (const VMStateField[]) {
1526b4bbd6aSStafford Horne         VMSTATE_UINT32(ttcr, OR1KTimerState),
153*3eb43aebSJoel Holdsworth         VMSTATE_UINT32(ttcr_offset, OR1KTimerState),
154*3eb43aebSJoel Holdsworth         VMSTATE_UINT64(clk_offset, OR1KTimerState),
1556b4bbd6aSStafford Horne         VMSTATE_END_OF_LIST()
1566b4bbd6aSStafford Horne     }
1576b4bbd6aSStafford Horne };
1586b4bbd6aSStafford Horne 
cpu_openrisc_clock_init(OpenRISCCPU * cpu)15953018216SPaolo Bonzini void cpu_openrisc_clock_init(OpenRISCCPU *cpu)
16053018216SPaolo Bonzini {
161bc72ad67SAlex Bligh     cpu->env.timer = timer_new_ns(QEMU_CLOCK_VIRTUAL, &openrisc_timer_cb, cpu);
1626b4bbd6aSStafford Horne 
163557e3707SStafford Horne     qemu_register_reset(openrisc_count_reset, cpu);
1646b4bbd6aSStafford Horne     if (or1k_timer == NULL) {
1656b4bbd6aSStafford Horne         or1k_timer = g_new0(OR1KTimerState, 1);
166557e3707SStafford Horne         qemu_register_reset(openrisc_timer_reset, cpu);
1676b4bbd6aSStafford Horne         vmstate_register(NULL, 0, &vmstate_or1k_timer, or1k_timer);
1686b4bbd6aSStafford Horne     }
16953018216SPaolo Bonzini }
170