1d7e35d4aSPaolo Bonzini /*
2d7e35d4aSPaolo Bonzini * ColdFire Fast Ethernet Controller emulation.
3d7e35d4aSPaolo Bonzini *
4d7e35d4aSPaolo Bonzini * Copyright (c) 2007 CodeSourcery.
5d7e35d4aSPaolo Bonzini *
6d7e35d4aSPaolo Bonzini * This code is licensed under the GPL
7d7e35d4aSPaolo Bonzini */
80b8fa32fSMarkus Armbruster
9e8d40465SPeter Maydell #include "qemu/osdep.h"
10b8096678SPhilippe Mathieu-Daudé #include "qemu/log.h"
1164552b6bSMarkus Armbruster #include "hw/irq.h"
12d7e35d4aSPaolo Bonzini #include "net/net.h"
130b8fa32fSMarkus Armbruster #include "qemu/module.h"
14d7e35d4aSPaolo Bonzini #include "hw/m68k/mcf.h"
156ac38ed4SThomas Huth #include "hw/m68k/mcf_fec.h"
16299f7becSGreg Ungerer #include "hw/net/mii.h"
17a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
186ac38ed4SThomas Huth #include "hw/sysbus.h"
19*5691f477SMichael Tokarev #include <zlib.h> /* for crc32 */
20d7e35d4aSPaolo Bonzini
21d7e35d4aSPaolo Bonzini //#define DEBUG_FEC 1
22d7e35d4aSPaolo Bonzini
23d7e35d4aSPaolo Bonzini #ifdef DEBUG_FEC
24d7e35d4aSPaolo Bonzini #define DPRINTF(fmt, ...) \
25d7e35d4aSPaolo Bonzini do { printf("mcf_fec: " fmt , ## __VA_ARGS__); } while (0)
26d7e35d4aSPaolo Bonzini #else
27d7e35d4aSPaolo Bonzini #define DPRINTF(fmt, ...) do {} while(0)
28d7e35d4aSPaolo Bonzini #endif
29d7e35d4aSPaolo Bonzini
30070c4b92SPrasad J Pandit #define FEC_MAX_DESC 1024
31d7e35d4aSPaolo Bonzini #define FEC_MAX_FRAME_SIZE 2032
32adb560f7SGreg Ungerer #define FEC_MIB_SIZE 64
33d7e35d4aSPaolo Bonzini
343c03b563SEduardo Habkost struct mcf_fec_state {
356ac38ed4SThomas Huth SysBusDevice parent_obj;
366ac38ed4SThomas Huth
37d7e35d4aSPaolo Bonzini MemoryRegion iomem;
386ac38ed4SThomas Huth qemu_irq irq[FEC_NUM_IRQ];
39d7e35d4aSPaolo Bonzini NICState *nic;
40d7e35d4aSPaolo Bonzini NICConf conf;
41d7e35d4aSPaolo Bonzini uint32_t irq_state;
42d7e35d4aSPaolo Bonzini uint32_t eir;
43d7e35d4aSPaolo Bonzini uint32_t eimr;
44d7e35d4aSPaolo Bonzini int rx_enabled;
45d7e35d4aSPaolo Bonzini uint32_t rx_descriptor;
46d7e35d4aSPaolo Bonzini uint32_t tx_descriptor;
47d7e35d4aSPaolo Bonzini uint32_t ecr;
48d7e35d4aSPaolo Bonzini uint32_t mmfr;
49d7e35d4aSPaolo Bonzini uint32_t mscr;
50d7e35d4aSPaolo Bonzini uint32_t rcr;
51d7e35d4aSPaolo Bonzini uint32_t tcr;
52d7e35d4aSPaolo Bonzini uint32_t tfwr;
53d7e35d4aSPaolo Bonzini uint32_t rfsr;
54d7e35d4aSPaolo Bonzini uint32_t erdsr;
55d7e35d4aSPaolo Bonzini uint32_t etdsr;
56d7e35d4aSPaolo Bonzini uint32_t emrbr;
57adb560f7SGreg Ungerer uint32_t mib[FEC_MIB_SIZE];
583c03b563SEduardo Habkost };
59d7e35d4aSPaolo Bonzini
60d7e35d4aSPaolo Bonzini #define FEC_INT_HB 0x80000000
61d7e35d4aSPaolo Bonzini #define FEC_INT_BABR 0x40000000
62d7e35d4aSPaolo Bonzini #define FEC_INT_BABT 0x20000000
63d7e35d4aSPaolo Bonzini #define FEC_INT_GRA 0x10000000
64d7e35d4aSPaolo Bonzini #define FEC_INT_TXF 0x08000000
65d7e35d4aSPaolo Bonzini #define FEC_INT_TXB 0x04000000
66d7e35d4aSPaolo Bonzini #define FEC_INT_RXF 0x02000000
67d7e35d4aSPaolo Bonzini #define FEC_INT_RXB 0x01000000
68d7e35d4aSPaolo Bonzini #define FEC_INT_MII 0x00800000
69d7e35d4aSPaolo Bonzini #define FEC_INT_EB 0x00400000
70d7e35d4aSPaolo Bonzini #define FEC_INT_LC 0x00200000
71d7e35d4aSPaolo Bonzini #define FEC_INT_RL 0x00100000
72d7e35d4aSPaolo Bonzini #define FEC_INT_UN 0x00080000
73d7e35d4aSPaolo Bonzini
74d7e35d4aSPaolo Bonzini #define FEC_EN 2
75d7e35d4aSPaolo Bonzini #define FEC_RESET 1
76d7e35d4aSPaolo Bonzini
77d7e35d4aSPaolo Bonzini /* Map interrupt flags onto IRQ lines. */
78d7e35d4aSPaolo Bonzini static const uint32_t mcf_fec_irq_map[FEC_NUM_IRQ] = {
79d7e35d4aSPaolo Bonzini FEC_INT_TXF,
80d7e35d4aSPaolo Bonzini FEC_INT_TXB,
81d7e35d4aSPaolo Bonzini FEC_INT_UN,
82d7e35d4aSPaolo Bonzini FEC_INT_RL,
83d7e35d4aSPaolo Bonzini FEC_INT_RXF,
84d7e35d4aSPaolo Bonzini FEC_INT_RXB,
85d7e35d4aSPaolo Bonzini FEC_INT_MII,
86d7e35d4aSPaolo Bonzini FEC_INT_LC,
87d7e35d4aSPaolo Bonzini FEC_INT_HB,
88d7e35d4aSPaolo Bonzini FEC_INT_GRA,
89d7e35d4aSPaolo Bonzini FEC_INT_EB,
90d7e35d4aSPaolo Bonzini FEC_INT_BABT,
91d7e35d4aSPaolo Bonzini FEC_INT_BABR
92d7e35d4aSPaolo Bonzini };
93d7e35d4aSPaolo Bonzini
94d7e35d4aSPaolo Bonzini /* Buffer Descriptor. */
95d7e35d4aSPaolo Bonzini typedef struct {
96d7e35d4aSPaolo Bonzini uint16_t flags;
97d7e35d4aSPaolo Bonzini uint16_t length;
98d7e35d4aSPaolo Bonzini uint32_t data;
99d7e35d4aSPaolo Bonzini } mcf_fec_bd;
100d7e35d4aSPaolo Bonzini
101d7e35d4aSPaolo Bonzini #define FEC_BD_R 0x8000
102d7e35d4aSPaolo Bonzini #define FEC_BD_E 0x8000
103d7e35d4aSPaolo Bonzini #define FEC_BD_O1 0x4000
104d7e35d4aSPaolo Bonzini #define FEC_BD_W 0x2000
105d7e35d4aSPaolo Bonzini #define FEC_BD_O2 0x1000
106d7e35d4aSPaolo Bonzini #define FEC_BD_L 0x0800
107d7e35d4aSPaolo Bonzini #define FEC_BD_TC 0x0400
108d7e35d4aSPaolo Bonzini #define FEC_BD_ABC 0x0200
109d7e35d4aSPaolo Bonzini #define FEC_BD_M 0x0100
110d7e35d4aSPaolo Bonzini #define FEC_BD_BC 0x0080
111d7e35d4aSPaolo Bonzini #define FEC_BD_MC 0x0040
112d7e35d4aSPaolo Bonzini #define FEC_BD_LG 0x0020
113d7e35d4aSPaolo Bonzini #define FEC_BD_NO 0x0010
114d7e35d4aSPaolo Bonzini #define FEC_BD_CR 0x0004
115d7e35d4aSPaolo Bonzini #define FEC_BD_OV 0x0002
116d7e35d4aSPaolo Bonzini #define FEC_BD_TR 0x0001
117d7e35d4aSPaolo Bonzini
118adb560f7SGreg Ungerer #define MIB_RMON_T_DROP 0
119adb560f7SGreg Ungerer #define MIB_RMON_T_PACKETS 1
120adb560f7SGreg Ungerer #define MIB_RMON_T_BC_PKT 2
121adb560f7SGreg Ungerer #define MIB_RMON_T_MC_PKT 3
122adb560f7SGreg Ungerer #define MIB_RMON_T_CRC_ALIGN 4
123adb560f7SGreg Ungerer #define MIB_RMON_T_UNDERSIZE 5
124adb560f7SGreg Ungerer #define MIB_RMON_T_OVERSIZE 6
125adb560f7SGreg Ungerer #define MIB_RMON_T_FRAG 7
126adb560f7SGreg Ungerer #define MIB_RMON_T_JAB 8
127adb560f7SGreg Ungerer #define MIB_RMON_T_COL 9
128adb560f7SGreg Ungerer #define MIB_RMON_T_P64 10
129adb560f7SGreg Ungerer #define MIB_RMON_T_P65TO127 11
130adb560f7SGreg Ungerer #define MIB_RMON_T_P128TO255 12
131adb560f7SGreg Ungerer #define MIB_RMON_T_P256TO511 13
132adb560f7SGreg Ungerer #define MIB_RMON_T_P512TO1023 14
133adb560f7SGreg Ungerer #define MIB_RMON_T_P1024TO2047 15
134adb560f7SGreg Ungerer #define MIB_RMON_T_P_GTE2048 16
135adb560f7SGreg Ungerer #define MIB_RMON_T_OCTETS 17
136adb560f7SGreg Ungerer #define MIB_IEEE_T_DROP 18
137adb560f7SGreg Ungerer #define MIB_IEEE_T_FRAME_OK 19
138adb560f7SGreg Ungerer #define MIB_IEEE_T_1COL 20
139adb560f7SGreg Ungerer #define MIB_IEEE_T_MCOL 21
140adb560f7SGreg Ungerer #define MIB_IEEE_T_DEF 22
141adb560f7SGreg Ungerer #define MIB_IEEE_T_LCOL 23
142adb560f7SGreg Ungerer #define MIB_IEEE_T_EXCOL 24
143adb560f7SGreg Ungerer #define MIB_IEEE_T_MACERR 25
144adb560f7SGreg Ungerer #define MIB_IEEE_T_CSERR 26
145adb560f7SGreg Ungerer #define MIB_IEEE_T_SQE 27
146adb560f7SGreg Ungerer #define MIB_IEEE_T_FDXFC 28
147adb560f7SGreg Ungerer #define MIB_IEEE_T_OCTETS_OK 29
148adb560f7SGreg Ungerer
149adb560f7SGreg Ungerer #define MIB_RMON_R_DROP 32
150adb560f7SGreg Ungerer #define MIB_RMON_R_PACKETS 33
151adb560f7SGreg Ungerer #define MIB_RMON_R_BC_PKT 34
152adb560f7SGreg Ungerer #define MIB_RMON_R_MC_PKT 35
153adb560f7SGreg Ungerer #define MIB_RMON_R_CRC_ALIGN 36
154adb560f7SGreg Ungerer #define MIB_RMON_R_UNDERSIZE 37
155adb560f7SGreg Ungerer #define MIB_RMON_R_OVERSIZE 38
156adb560f7SGreg Ungerer #define MIB_RMON_R_FRAG 39
157adb560f7SGreg Ungerer #define MIB_RMON_R_JAB 40
158adb560f7SGreg Ungerer #define MIB_RMON_R_RESVD_0 41
159adb560f7SGreg Ungerer #define MIB_RMON_R_P64 42
160adb560f7SGreg Ungerer #define MIB_RMON_R_P65TO127 43
161adb560f7SGreg Ungerer #define MIB_RMON_R_P128TO255 44
162adb560f7SGreg Ungerer #define MIB_RMON_R_P256TO511 45
163adb560f7SGreg Ungerer #define MIB_RMON_R_P512TO1023 46
164adb560f7SGreg Ungerer #define MIB_RMON_R_P1024TO2047 47
165adb560f7SGreg Ungerer #define MIB_RMON_R_P_GTE2048 48
166adb560f7SGreg Ungerer #define MIB_RMON_R_OCTETS 49
167adb560f7SGreg Ungerer #define MIB_IEEE_R_DROP 50
168adb560f7SGreg Ungerer #define MIB_IEEE_R_FRAME_OK 51
169adb560f7SGreg Ungerer #define MIB_IEEE_R_CRC 52
170adb560f7SGreg Ungerer #define MIB_IEEE_R_ALIGN 53
171adb560f7SGreg Ungerer #define MIB_IEEE_R_MACERR 54
172adb560f7SGreg Ungerer #define MIB_IEEE_R_FDXFC 55
173adb560f7SGreg Ungerer #define MIB_IEEE_R_OCTETS_OK 56
174adb560f7SGreg Ungerer
mcf_fec_read_bd(mcf_fec_bd * bd,uint32_t addr)175d7e35d4aSPaolo Bonzini static void mcf_fec_read_bd(mcf_fec_bd *bd, uint32_t addr)
176d7e35d4aSPaolo Bonzini {
177e1fe50dcSStefan Weil cpu_physical_memory_read(addr, bd, sizeof(*bd));
178d7e35d4aSPaolo Bonzini be16_to_cpus(&bd->flags);
179d7e35d4aSPaolo Bonzini be16_to_cpus(&bd->length);
180d7e35d4aSPaolo Bonzini be32_to_cpus(&bd->data);
181d7e35d4aSPaolo Bonzini }
182d7e35d4aSPaolo Bonzini
mcf_fec_write_bd(mcf_fec_bd * bd,uint32_t addr)183d7e35d4aSPaolo Bonzini static void mcf_fec_write_bd(mcf_fec_bd *bd, uint32_t addr)
184d7e35d4aSPaolo Bonzini {
185d7e35d4aSPaolo Bonzini mcf_fec_bd tmp;
186d7e35d4aSPaolo Bonzini tmp.flags = cpu_to_be16(bd->flags);
187d7e35d4aSPaolo Bonzini tmp.length = cpu_to_be16(bd->length);
188d7e35d4aSPaolo Bonzini tmp.data = cpu_to_be32(bd->data);
189e1fe50dcSStefan Weil cpu_physical_memory_write(addr, &tmp, sizeof(tmp));
190d7e35d4aSPaolo Bonzini }
191d7e35d4aSPaolo Bonzini
mcf_fec_update(mcf_fec_state * s)192d7e35d4aSPaolo Bonzini static void mcf_fec_update(mcf_fec_state *s)
193d7e35d4aSPaolo Bonzini {
194d7e35d4aSPaolo Bonzini uint32_t active;
195d7e35d4aSPaolo Bonzini uint32_t changed;
196d7e35d4aSPaolo Bonzini uint32_t mask;
197d7e35d4aSPaolo Bonzini int i;
198d7e35d4aSPaolo Bonzini
199d7e35d4aSPaolo Bonzini active = s->eir & s->eimr;
200d7e35d4aSPaolo Bonzini changed = active ^s->irq_state;
201d7e35d4aSPaolo Bonzini for (i = 0; i < FEC_NUM_IRQ; i++) {
202d7e35d4aSPaolo Bonzini mask = mcf_fec_irq_map[i];
203d7e35d4aSPaolo Bonzini if (changed & mask) {
204d7e35d4aSPaolo Bonzini DPRINTF("IRQ %d = %d\n", i, (active & mask) != 0);
205d7e35d4aSPaolo Bonzini qemu_set_irq(s->irq[i], (active & mask) != 0);
206d7e35d4aSPaolo Bonzini }
207d7e35d4aSPaolo Bonzini }
208d7e35d4aSPaolo Bonzini s->irq_state = active;
209d7e35d4aSPaolo Bonzini }
210d7e35d4aSPaolo Bonzini
mcf_fec_tx_stats(mcf_fec_state * s,int size)211adb560f7SGreg Ungerer static void mcf_fec_tx_stats(mcf_fec_state *s, int size)
212adb560f7SGreg Ungerer {
213adb560f7SGreg Ungerer s->mib[MIB_RMON_T_PACKETS]++;
214adb560f7SGreg Ungerer s->mib[MIB_RMON_T_OCTETS] += size;
215adb560f7SGreg Ungerer if (size < 64) {
216adb560f7SGreg Ungerer s->mib[MIB_RMON_T_FRAG]++;
217adb560f7SGreg Ungerer } else if (size == 64) {
218adb560f7SGreg Ungerer s->mib[MIB_RMON_T_P64]++;
219adb560f7SGreg Ungerer } else if (size < 128) {
220adb560f7SGreg Ungerer s->mib[MIB_RMON_T_P65TO127]++;
221adb560f7SGreg Ungerer } else if (size < 256) {
222adb560f7SGreg Ungerer s->mib[MIB_RMON_T_P128TO255]++;
223adb560f7SGreg Ungerer } else if (size < 512) {
224adb560f7SGreg Ungerer s->mib[MIB_RMON_T_P256TO511]++;
225adb560f7SGreg Ungerer } else if (size < 1024) {
226adb560f7SGreg Ungerer s->mib[MIB_RMON_T_P512TO1023]++;
227adb560f7SGreg Ungerer } else if (size < 2048) {
228adb560f7SGreg Ungerer s->mib[MIB_RMON_T_P1024TO2047]++;
229adb560f7SGreg Ungerer } else {
230adb560f7SGreg Ungerer s->mib[MIB_RMON_T_P_GTE2048]++;
231adb560f7SGreg Ungerer }
232adb560f7SGreg Ungerer s->mib[MIB_IEEE_T_FRAME_OK]++;
233adb560f7SGreg Ungerer s->mib[MIB_IEEE_T_OCTETS_OK] += size;
234adb560f7SGreg Ungerer }
235adb560f7SGreg Ungerer
mcf_fec_do_tx(mcf_fec_state * s)236d7e35d4aSPaolo Bonzini static void mcf_fec_do_tx(mcf_fec_state *s)
237d7e35d4aSPaolo Bonzini {
238d7e35d4aSPaolo Bonzini uint32_t addr;
239d7e35d4aSPaolo Bonzini mcf_fec_bd bd;
240d7e35d4aSPaolo Bonzini int frame_size;
241070c4b92SPrasad J Pandit int len, descnt = 0;
242d7e35d4aSPaolo Bonzini uint8_t frame[FEC_MAX_FRAME_SIZE];
243d7e35d4aSPaolo Bonzini uint8_t *ptr;
244d7e35d4aSPaolo Bonzini
245d7e35d4aSPaolo Bonzini DPRINTF("do_tx\n");
246d7e35d4aSPaolo Bonzini ptr = frame;
247d7e35d4aSPaolo Bonzini frame_size = 0;
248d7e35d4aSPaolo Bonzini addr = s->tx_descriptor;
249070c4b92SPrasad J Pandit while (descnt++ < FEC_MAX_DESC) {
250d7e35d4aSPaolo Bonzini mcf_fec_read_bd(&bd, addr);
251d7e35d4aSPaolo Bonzini DPRINTF("tx_bd %x flags %04x len %d data %08x\n",
252d7e35d4aSPaolo Bonzini addr, bd.flags, bd.length, bd.data);
253d7e35d4aSPaolo Bonzini if ((bd.flags & FEC_BD_R) == 0) {
254d7e35d4aSPaolo Bonzini /* Run out of descriptors to transmit. */
255d7e35d4aSPaolo Bonzini break;
256d7e35d4aSPaolo Bonzini }
257d7e35d4aSPaolo Bonzini len = bd.length;
258d7e35d4aSPaolo Bonzini if (frame_size + len > FEC_MAX_FRAME_SIZE) {
259d7e35d4aSPaolo Bonzini len = FEC_MAX_FRAME_SIZE - frame_size;
260d7e35d4aSPaolo Bonzini s->eir |= FEC_INT_BABT;
261d7e35d4aSPaolo Bonzini }
262d7e35d4aSPaolo Bonzini cpu_physical_memory_read(bd.data, ptr, len);
263d7e35d4aSPaolo Bonzini ptr += len;
264d7e35d4aSPaolo Bonzini frame_size += len;
265d7e35d4aSPaolo Bonzini if (bd.flags & FEC_BD_L) {
266d7e35d4aSPaolo Bonzini /* Last buffer in frame. */
267d7e35d4aSPaolo Bonzini DPRINTF("Sending packet\n");
268a16d8ef5SPaolo Bonzini qemu_send_packet(qemu_get_queue(s->nic), frame, frame_size);
269adb560f7SGreg Ungerer mcf_fec_tx_stats(s, frame_size);
270d7e35d4aSPaolo Bonzini ptr = frame;
271d7e35d4aSPaolo Bonzini frame_size = 0;
272d7e35d4aSPaolo Bonzini s->eir |= FEC_INT_TXF;
273d7e35d4aSPaolo Bonzini }
274d7e35d4aSPaolo Bonzini s->eir |= FEC_INT_TXB;
275d7e35d4aSPaolo Bonzini bd.flags &= ~FEC_BD_R;
276d7e35d4aSPaolo Bonzini /* Write back the modified descriptor. */
277d7e35d4aSPaolo Bonzini mcf_fec_write_bd(&bd, addr);
278d7e35d4aSPaolo Bonzini /* Advance to the next descriptor. */
279d7e35d4aSPaolo Bonzini if ((bd.flags & FEC_BD_W) != 0) {
280d7e35d4aSPaolo Bonzini addr = s->etdsr;
281d7e35d4aSPaolo Bonzini } else {
282d7e35d4aSPaolo Bonzini addr += 8;
283d7e35d4aSPaolo Bonzini }
284d7e35d4aSPaolo Bonzini }
285d7e35d4aSPaolo Bonzini s->tx_descriptor = addr;
286d7e35d4aSPaolo Bonzini }
287d7e35d4aSPaolo Bonzini
mcf_fec_enable_rx(mcf_fec_state * s)288d7e35d4aSPaolo Bonzini static void mcf_fec_enable_rx(mcf_fec_state *s)
289d7e35d4aSPaolo Bonzini {
290ff1d2ac9SGreg Ungerer NetClientState *nc = qemu_get_queue(s->nic);
291d7e35d4aSPaolo Bonzini mcf_fec_bd bd;
292d7e35d4aSPaolo Bonzini
293d7e35d4aSPaolo Bonzini mcf_fec_read_bd(&bd, s->rx_descriptor);
294d7e35d4aSPaolo Bonzini s->rx_enabled = ((bd.flags & FEC_BD_E) != 0);
295ff1d2ac9SGreg Ungerer if (s->rx_enabled) {
296ff1d2ac9SGreg Ungerer qemu_flush_queued_packets(nc);
297ff1d2ac9SGreg Ungerer }
298d7e35d4aSPaolo Bonzini }
299d7e35d4aSPaolo Bonzini
mcf_fec_reset(DeviceState * dev)3006ac38ed4SThomas Huth static void mcf_fec_reset(DeviceState *dev)
301d7e35d4aSPaolo Bonzini {
3026ac38ed4SThomas Huth mcf_fec_state *s = MCF_FEC_NET(dev);
3036ac38ed4SThomas Huth
304d7e35d4aSPaolo Bonzini s->eir = 0;
305d7e35d4aSPaolo Bonzini s->eimr = 0;
306d7e35d4aSPaolo Bonzini s->rx_enabled = 0;
307d7e35d4aSPaolo Bonzini s->ecr = 0;
308d7e35d4aSPaolo Bonzini s->mscr = 0;
309d7e35d4aSPaolo Bonzini s->rcr = 0x05ee0001;
310d7e35d4aSPaolo Bonzini s->tcr = 0;
311d7e35d4aSPaolo Bonzini s->tfwr = 0;
312d7e35d4aSPaolo Bonzini s->rfsr = 0x500;
313d7e35d4aSPaolo Bonzini }
314d7e35d4aSPaolo Bonzini
315299f7becSGreg Ungerer #define MMFR_WRITE_OP (1 << 28)
316299f7becSGreg Ungerer #define MMFR_READ_OP (2 << 28)
317299f7becSGreg Ungerer #define MMFR_PHYADDR(v) (((v) >> 23) & 0x1f)
318299f7becSGreg Ungerer #define MMFR_REGNUM(v) (((v) >> 18) & 0x1f)
319299f7becSGreg Ungerer
mcf_fec_read_mdio(mcf_fec_state * s)320299f7becSGreg Ungerer static uint64_t mcf_fec_read_mdio(mcf_fec_state *s)
321299f7becSGreg Ungerer {
322299f7becSGreg Ungerer uint64_t v;
323299f7becSGreg Ungerer
324299f7becSGreg Ungerer if (s->mmfr & MMFR_WRITE_OP)
325299f7becSGreg Ungerer return s->mmfr;
326299f7becSGreg Ungerer if (MMFR_PHYADDR(s->mmfr) != 1)
327299f7becSGreg Ungerer return s->mmfr |= 0xffff;
328299f7becSGreg Ungerer
329299f7becSGreg Ungerer switch (MMFR_REGNUM(s->mmfr)) {
330299f7becSGreg Ungerer case MII_BMCR:
331299f7becSGreg Ungerer v = MII_BMCR_SPEED | MII_BMCR_AUTOEN | MII_BMCR_FD;
332299f7becSGreg Ungerer break;
333299f7becSGreg Ungerer case MII_BMSR:
334299f7becSGreg Ungerer v = MII_BMSR_100TX_FD | MII_BMSR_100TX_HD | MII_BMSR_10T_FD |
335299f7becSGreg Ungerer MII_BMSR_10T_HD | MII_BMSR_MFPS | MII_BMSR_AN_COMP |
336299f7becSGreg Ungerer MII_BMSR_AUTONEG | MII_BMSR_LINK_ST;
337299f7becSGreg Ungerer break;
338299f7becSGreg Ungerer case MII_PHYID1:
339299f7becSGreg Ungerer v = DP83848_PHYID1;
340299f7becSGreg Ungerer break;
341299f7becSGreg Ungerer case MII_PHYID2:
342299f7becSGreg Ungerer v = DP83848_PHYID2;
343299f7becSGreg Ungerer break;
344299f7becSGreg Ungerer case MII_ANAR:
345299f7becSGreg Ungerer v = MII_ANAR_TXFD | MII_ANAR_TX | MII_ANAR_10FD |
346299f7becSGreg Ungerer MII_ANAR_10 | MII_ANAR_CSMACD;
347299f7becSGreg Ungerer break;
348299f7becSGreg Ungerer case MII_ANLPAR:
349299f7becSGreg Ungerer v = MII_ANLPAR_ACK | MII_ANLPAR_TXFD | MII_ANLPAR_TX |
350299f7becSGreg Ungerer MII_ANLPAR_10FD | MII_ANLPAR_10 | MII_ANLPAR_CSMACD;
351299f7becSGreg Ungerer break;
352299f7becSGreg Ungerer default:
353299f7becSGreg Ungerer v = 0xffff;
354299f7becSGreg Ungerer break;
355299f7becSGreg Ungerer }
356299f7becSGreg Ungerer s->mmfr = (s->mmfr & ~0xffff) | v;
357299f7becSGreg Ungerer return s->mmfr;
358299f7becSGreg Ungerer }
359299f7becSGreg Ungerer
mcf_fec_read(void * opaque,hwaddr addr,unsigned size)360d7e35d4aSPaolo Bonzini static uint64_t mcf_fec_read(void *opaque, hwaddr addr,
361d7e35d4aSPaolo Bonzini unsigned size)
362d7e35d4aSPaolo Bonzini {
363d7e35d4aSPaolo Bonzini mcf_fec_state *s = (mcf_fec_state *)opaque;
364d7e35d4aSPaolo Bonzini switch (addr & 0x3ff) {
365d7e35d4aSPaolo Bonzini case 0x004: return s->eir;
366d7e35d4aSPaolo Bonzini case 0x008: return s->eimr;
367d7e35d4aSPaolo Bonzini case 0x010: return s->rx_enabled ? (1 << 24) : 0; /* RDAR */
368d7e35d4aSPaolo Bonzini case 0x014: return 0; /* TDAR */
369d7e35d4aSPaolo Bonzini case 0x024: return s->ecr;
370299f7becSGreg Ungerer case 0x040: return mcf_fec_read_mdio(s);
371d7e35d4aSPaolo Bonzini case 0x044: return s->mscr;
372d7e35d4aSPaolo Bonzini case 0x064: return 0; /* MIBC */
373d7e35d4aSPaolo Bonzini case 0x084: return s->rcr;
374d7e35d4aSPaolo Bonzini case 0x0c4: return s->tcr;
375d7e35d4aSPaolo Bonzini case 0x0e4: /* PALR */
376d7e35d4aSPaolo Bonzini return (s->conf.macaddr.a[0] << 24) | (s->conf.macaddr.a[1] << 16)
377d7e35d4aSPaolo Bonzini | (s->conf.macaddr.a[2] << 8) | s->conf.macaddr.a[3];
378d7e35d4aSPaolo Bonzini break;
379d7e35d4aSPaolo Bonzini case 0x0e8: /* PAUR */
380d7e35d4aSPaolo Bonzini return (s->conf.macaddr.a[4] << 24) | (s->conf.macaddr.a[5] << 16) | 0x8808;
381d7e35d4aSPaolo Bonzini case 0x0ec: return 0x10000; /* OPD */
382d7e35d4aSPaolo Bonzini case 0x118: return 0;
383d7e35d4aSPaolo Bonzini case 0x11c: return 0;
384d7e35d4aSPaolo Bonzini case 0x120: return 0;
385d7e35d4aSPaolo Bonzini case 0x124: return 0;
386d7e35d4aSPaolo Bonzini case 0x144: return s->tfwr;
387d7e35d4aSPaolo Bonzini case 0x14c: return 0x600;
388d7e35d4aSPaolo Bonzini case 0x150: return s->rfsr;
389d7e35d4aSPaolo Bonzini case 0x180: return s->erdsr;
390d7e35d4aSPaolo Bonzini case 0x184: return s->etdsr;
391d7e35d4aSPaolo Bonzini case 0x188: return s->emrbr;
392adb560f7SGreg Ungerer case 0x200 ... 0x2e0: return s->mib[(addr & 0x1ff) / 4];
393d7e35d4aSPaolo Bonzini default:
394b8096678SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address 0x%" HWADDR_PRIX "\n",
395b8096678SPhilippe Mathieu-Daudé __func__, addr);
396d7e35d4aSPaolo Bonzini return 0;
397d7e35d4aSPaolo Bonzini }
398d7e35d4aSPaolo Bonzini }
399d7e35d4aSPaolo Bonzini
mcf_fec_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)400d7e35d4aSPaolo Bonzini static void mcf_fec_write(void *opaque, hwaddr addr,
401d7e35d4aSPaolo Bonzini uint64_t value, unsigned size)
402d7e35d4aSPaolo Bonzini {
403d7e35d4aSPaolo Bonzini mcf_fec_state *s = (mcf_fec_state *)opaque;
404d7e35d4aSPaolo Bonzini switch (addr & 0x3ff) {
405d7e35d4aSPaolo Bonzini case 0x004:
406d7e35d4aSPaolo Bonzini s->eir &= ~value;
407d7e35d4aSPaolo Bonzini break;
408d7e35d4aSPaolo Bonzini case 0x008:
409d7e35d4aSPaolo Bonzini s->eimr = value;
410d7e35d4aSPaolo Bonzini break;
411d7e35d4aSPaolo Bonzini case 0x010: /* RDAR */
412d7e35d4aSPaolo Bonzini if ((s->ecr & FEC_EN) && !s->rx_enabled) {
413d7e35d4aSPaolo Bonzini DPRINTF("RX enable\n");
414d7e35d4aSPaolo Bonzini mcf_fec_enable_rx(s);
415d7e35d4aSPaolo Bonzini }
416d7e35d4aSPaolo Bonzini break;
417d7e35d4aSPaolo Bonzini case 0x014: /* TDAR */
418d7e35d4aSPaolo Bonzini if (s->ecr & FEC_EN) {
419d7e35d4aSPaolo Bonzini mcf_fec_do_tx(s);
420d7e35d4aSPaolo Bonzini }
421d7e35d4aSPaolo Bonzini break;
422d7e35d4aSPaolo Bonzini case 0x024:
423d7e35d4aSPaolo Bonzini s->ecr = value;
424d7e35d4aSPaolo Bonzini if (value & FEC_RESET) {
425d7e35d4aSPaolo Bonzini DPRINTF("Reset\n");
4266ac38ed4SThomas Huth mcf_fec_reset(opaque);
427d7e35d4aSPaolo Bonzini }
428d7e35d4aSPaolo Bonzini if ((s->ecr & FEC_EN) == 0) {
429d7e35d4aSPaolo Bonzini s->rx_enabled = 0;
430d7e35d4aSPaolo Bonzini }
431d7e35d4aSPaolo Bonzini break;
432d7e35d4aSPaolo Bonzini case 0x040:
433d7e35d4aSPaolo Bonzini s->mmfr = value;
434299f7becSGreg Ungerer s->eir |= FEC_INT_MII;
435d7e35d4aSPaolo Bonzini break;
436d7e35d4aSPaolo Bonzini case 0x044:
437d7e35d4aSPaolo Bonzini s->mscr = value & 0xfe;
438d7e35d4aSPaolo Bonzini break;
439d7e35d4aSPaolo Bonzini case 0x064:
440d7e35d4aSPaolo Bonzini /* TODO: Implement MIB. */
441d7e35d4aSPaolo Bonzini break;
442d7e35d4aSPaolo Bonzini case 0x084:
443d7e35d4aSPaolo Bonzini s->rcr = value & 0x07ff003f;
444d7e35d4aSPaolo Bonzini /* TODO: Implement LOOP mode. */
445d7e35d4aSPaolo Bonzini break;
446d7e35d4aSPaolo Bonzini case 0x0c4: /* TCR */
447d7e35d4aSPaolo Bonzini /* We transmit immediately, so raise GRA immediately. */
448d7e35d4aSPaolo Bonzini s->tcr = value;
449d7e35d4aSPaolo Bonzini if (value & 1)
450d7e35d4aSPaolo Bonzini s->eir |= FEC_INT_GRA;
451d7e35d4aSPaolo Bonzini break;
452d7e35d4aSPaolo Bonzini case 0x0e4: /* PALR */
453d7e35d4aSPaolo Bonzini s->conf.macaddr.a[0] = value >> 24;
454d7e35d4aSPaolo Bonzini s->conf.macaddr.a[1] = value >> 16;
455d7e35d4aSPaolo Bonzini s->conf.macaddr.a[2] = value >> 8;
456d7e35d4aSPaolo Bonzini s->conf.macaddr.a[3] = value;
457d7e35d4aSPaolo Bonzini break;
458d7e35d4aSPaolo Bonzini case 0x0e8: /* PAUR */
459d7e35d4aSPaolo Bonzini s->conf.macaddr.a[4] = value >> 24;
460d7e35d4aSPaolo Bonzini s->conf.macaddr.a[5] = value >> 16;
461d7e35d4aSPaolo Bonzini break;
462d7e35d4aSPaolo Bonzini case 0x0ec:
463d7e35d4aSPaolo Bonzini /* OPD */
464d7e35d4aSPaolo Bonzini break;
465d7e35d4aSPaolo Bonzini case 0x118:
466d7e35d4aSPaolo Bonzini case 0x11c:
467d7e35d4aSPaolo Bonzini case 0x120:
468d7e35d4aSPaolo Bonzini case 0x124:
469d7e35d4aSPaolo Bonzini /* TODO: implement MAC hash filtering. */
470d7e35d4aSPaolo Bonzini break;
471d7e35d4aSPaolo Bonzini case 0x144:
472d7e35d4aSPaolo Bonzini s->tfwr = value & 3;
473d7e35d4aSPaolo Bonzini break;
474d7e35d4aSPaolo Bonzini case 0x14c:
475d7e35d4aSPaolo Bonzini /* FRBR writes ignored. */
476d7e35d4aSPaolo Bonzini break;
477d7e35d4aSPaolo Bonzini case 0x150:
478d7e35d4aSPaolo Bonzini s->rfsr = (value & 0x3fc) | 0x400;
479d7e35d4aSPaolo Bonzini break;
480d7e35d4aSPaolo Bonzini case 0x180:
481d7e35d4aSPaolo Bonzini s->erdsr = value & ~3;
482d7e35d4aSPaolo Bonzini s->rx_descriptor = s->erdsr;
483d7e35d4aSPaolo Bonzini break;
484d7e35d4aSPaolo Bonzini case 0x184:
485d7e35d4aSPaolo Bonzini s->etdsr = value & ~3;
486d7e35d4aSPaolo Bonzini s->tx_descriptor = s->etdsr;
487d7e35d4aSPaolo Bonzini break;
488d7e35d4aSPaolo Bonzini case 0x188:
48977d54985SPrasad J Pandit s->emrbr = value > 0 ? value & 0x7F0 : 0x7F0;
490d7e35d4aSPaolo Bonzini break;
491adb560f7SGreg Ungerer case 0x200 ... 0x2e0:
492adb560f7SGreg Ungerer s->mib[(addr & 0x1ff) / 4] = value;
493adb560f7SGreg Ungerer break;
494d7e35d4aSPaolo Bonzini default:
495b8096678SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad address 0x%" HWADDR_PRIX "\n",
496b8096678SPhilippe Mathieu-Daudé __func__, addr);
497b8096678SPhilippe Mathieu-Daudé return;
498d7e35d4aSPaolo Bonzini }
499d7e35d4aSPaolo Bonzini mcf_fec_update(s);
500d7e35d4aSPaolo Bonzini }
501d7e35d4aSPaolo Bonzini
mcf_fec_rx_stats(mcf_fec_state * s,int size)502adb560f7SGreg Ungerer static void mcf_fec_rx_stats(mcf_fec_state *s, int size)
503adb560f7SGreg Ungerer {
504adb560f7SGreg Ungerer s->mib[MIB_RMON_R_PACKETS]++;
505adb560f7SGreg Ungerer s->mib[MIB_RMON_R_OCTETS] += size;
506adb560f7SGreg Ungerer if (size < 64) {
507adb560f7SGreg Ungerer s->mib[MIB_RMON_R_FRAG]++;
508adb560f7SGreg Ungerer } else if (size == 64) {
509adb560f7SGreg Ungerer s->mib[MIB_RMON_R_P64]++;
510adb560f7SGreg Ungerer } else if (size < 128) {
511adb560f7SGreg Ungerer s->mib[MIB_RMON_R_P65TO127]++;
512adb560f7SGreg Ungerer } else if (size < 256) {
513adb560f7SGreg Ungerer s->mib[MIB_RMON_R_P128TO255]++;
514adb560f7SGreg Ungerer } else if (size < 512) {
515adb560f7SGreg Ungerer s->mib[MIB_RMON_R_P256TO511]++;
516adb560f7SGreg Ungerer } else if (size < 1024) {
517adb560f7SGreg Ungerer s->mib[MIB_RMON_R_P512TO1023]++;
518adb560f7SGreg Ungerer } else if (size < 2048) {
519adb560f7SGreg Ungerer s->mib[MIB_RMON_R_P1024TO2047]++;
520adb560f7SGreg Ungerer } else {
521adb560f7SGreg Ungerer s->mib[MIB_RMON_R_P_GTE2048]++;
522adb560f7SGreg Ungerer }
523adb560f7SGreg Ungerer s->mib[MIB_IEEE_R_FRAME_OK]++;
524adb560f7SGreg Ungerer s->mib[MIB_IEEE_R_OCTETS_OK] += size;
525adb560f7SGreg Ungerer }
526adb560f7SGreg Ungerer
mcf_fec_have_receive_space(mcf_fec_state * s,size_t want)527ff1d2ac9SGreg Ungerer static int mcf_fec_have_receive_space(mcf_fec_state *s, size_t want)
528ff1d2ac9SGreg Ungerer {
529ff1d2ac9SGreg Ungerer mcf_fec_bd bd;
530ff1d2ac9SGreg Ungerer uint32_t addr;
531ff1d2ac9SGreg Ungerer
532ff1d2ac9SGreg Ungerer /* Walk descriptor list to determine if we have enough buffer */
533ff1d2ac9SGreg Ungerer addr = s->rx_descriptor;
534ff1d2ac9SGreg Ungerer while (want > 0) {
535ff1d2ac9SGreg Ungerer mcf_fec_read_bd(&bd, addr);
536ff1d2ac9SGreg Ungerer if ((bd.flags & FEC_BD_E) == 0) {
537ff1d2ac9SGreg Ungerer return 0;
538ff1d2ac9SGreg Ungerer }
539ff1d2ac9SGreg Ungerer if (want < s->emrbr) {
540ff1d2ac9SGreg Ungerer return 1;
541ff1d2ac9SGreg Ungerer }
542ff1d2ac9SGreg Ungerer want -= s->emrbr;
543ff1d2ac9SGreg Ungerer /* Advance to the next descriptor. */
544ff1d2ac9SGreg Ungerer if ((bd.flags & FEC_BD_W) != 0) {
545ff1d2ac9SGreg Ungerer addr = s->erdsr;
546ff1d2ac9SGreg Ungerer } else {
547ff1d2ac9SGreg Ungerer addr += 8;
548ff1d2ac9SGreg Ungerer }
549ff1d2ac9SGreg Ungerer }
550ff1d2ac9SGreg Ungerer return 0;
551ff1d2ac9SGreg Ungerer }
552ff1d2ac9SGreg Ungerer
mcf_fec_receive(NetClientState * nc,const uint8_t * buf,size_t size)553d7e35d4aSPaolo Bonzini static ssize_t mcf_fec_receive(NetClientState *nc, const uint8_t *buf, size_t size)
554d7e35d4aSPaolo Bonzini {
555d7e35d4aSPaolo Bonzini mcf_fec_state *s = qemu_get_nic_opaque(nc);
556d7e35d4aSPaolo Bonzini mcf_fec_bd bd;
557d7e35d4aSPaolo Bonzini uint32_t flags = 0;
558d7e35d4aSPaolo Bonzini uint32_t addr;
559d7e35d4aSPaolo Bonzini uint32_t crc;
560d7e35d4aSPaolo Bonzini uint32_t buf_addr;
561d7e35d4aSPaolo Bonzini uint8_t *crc_ptr;
562d7e35d4aSPaolo Bonzini unsigned int buf_len;
563491a1f49SGreg Ungerer size_t retsize;
564d7e35d4aSPaolo Bonzini
565d7e35d4aSPaolo Bonzini DPRINTF("do_rx len %d\n", size);
566d7e35d4aSPaolo Bonzini if (!s->rx_enabled) {
567e813f0d8SFam Zheng return -1;
568d7e35d4aSPaolo Bonzini }
569d7e35d4aSPaolo Bonzini /* 4 bytes for the CRC. */
570d7e35d4aSPaolo Bonzini size += 4;
571d7e35d4aSPaolo Bonzini crc = cpu_to_be32(crc32(~0, buf, size));
572d7e35d4aSPaolo Bonzini crc_ptr = (uint8_t *)&crc;
5732431f4f1SMichael Tokarev /* Huge frames are truncated. */
574d7e35d4aSPaolo Bonzini if (size > FEC_MAX_FRAME_SIZE) {
575d7e35d4aSPaolo Bonzini size = FEC_MAX_FRAME_SIZE;
576d7e35d4aSPaolo Bonzini flags |= FEC_BD_TR | FEC_BD_LG;
577d7e35d4aSPaolo Bonzini }
578d7e35d4aSPaolo Bonzini /* Frames larger than the user limit just set error flags. */
579d7e35d4aSPaolo Bonzini if (size > (s->rcr >> 16)) {
580d7e35d4aSPaolo Bonzini flags |= FEC_BD_LG;
581d7e35d4aSPaolo Bonzini }
582ff1d2ac9SGreg Ungerer /* Check if we have enough space in current descriptors */
583ff1d2ac9SGreg Ungerer if (!mcf_fec_have_receive_space(s, size)) {
584ff1d2ac9SGreg Ungerer return 0;
585ff1d2ac9SGreg Ungerer }
586d7e35d4aSPaolo Bonzini addr = s->rx_descriptor;
587491a1f49SGreg Ungerer retsize = size;
588d7e35d4aSPaolo Bonzini while (size > 0) {
589d7e35d4aSPaolo Bonzini mcf_fec_read_bd(&bd, addr);
590d7e35d4aSPaolo Bonzini buf_len = (size <= s->emrbr) ? size: s->emrbr;
591d7e35d4aSPaolo Bonzini bd.length = buf_len;
592d7e35d4aSPaolo Bonzini size -= buf_len;
593d7e35d4aSPaolo Bonzini DPRINTF("rx_bd %x length %d\n", addr, bd.length);
594d7e35d4aSPaolo Bonzini /* The last 4 bytes are the CRC. */
595d7e35d4aSPaolo Bonzini if (size < 4)
596d7e35d4aSPaolo Bonzini buf_len += size - 4;
597d7e35d4aSPaolo Bonzini buf_addr = bd.data;
598d7e35d4aSPaolo Bonzini cpu_physical_memory_write(buf_addr, buf, buf_len);
599d7e35d4aSPaolo Bonzini buf += buf_len;
600d7e35d4aSPaolo Bonzini if (size < 4) {
601d7e35d4aSPaolo Bonzini cpu_physical_memory_write(buf_addr + buf_len, crc_ptr, 4 - size);
602d7e35d4aSPaolo Bonzini crc_ptr += 4 - size;
603d7e35d4aSPaolo Bonzini }
604d7e35d4aSPaolo Bonzini bd.flags &= ~FEC_BD_E;
605d7e35d4aSPaolo Bonzini if (size == 0) {
606d7e35d4aSPaolo Bonzini /* Last buffer in frame. */
607d7e35d4aSPaolo Bonzini bd.flags |= flags | FEC_BD_L;
608d7e35d4aSPaolo Bonzini DPRINTF("rx frame flags %04x\n", bd.flags);
609d7e35d4aSPaolo Bonzini s->eir |= FEC_INT_RXF;
610d7e35d4aSPaolo Bonzini } else {
611d7e35d4aSPaolo Bonzini s->eir |= FEC_INT_RXB;
612d7e35d4aSPaolo Bonzini }
613d7e35d4aSPaolo Bonzini mcf_fec_write_bd(&bd, addr);
614d7e35d4aSPaolo Bonzini /* Advance to the next descriptor. */
615d7e35d4aSPaolo Bonzini if ((bd.flags & FEC_BD_W) != 0) {
616d7e35d4aSPaolo Bonzini addr = s->erdsr;
617d7e35d4aSPaolo Bonzini } else {
618d7e35d4aSPaolo Bonzini addr += 8;
619d7e35d4aSPaolo Bonzini }
620d7e35d4aSPaolo Bonzini }
621d7e35d4aSPaolo Bonzini s->rx_descriptor = addr;
622adb560f7SGreg Ungerer mcf_fec_rx_stats(s, retsize);
623d7e35d4aSPaolo Bonzini mcf_fec_enable_rx(s);
624d7e35d4aSPaolo Bonzini mcf_fec_update(s);
625491a1f49SGreg Ungerer return retsize;
626d7e35d4aSPaolo Bonzini }
627d7e35d4aSPaolo Bonzini
628d7e35d4aSPaolo Bonzini static const MemoryRegionOps mcf_fec_ops = {
629d7e35d4aSPaolo Bonzini .read = mcf_fec_read,
630d7e35d4aSPaolo Bonzini .write = mcf_fec_write,
631d7e35d4aSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
632d7e35d4aSPaolo Bonzini };
633d7e35d4aSPaolo Bonzini
634d7e35d4aSPaolo Bonzini static NetClientInfo net_mcf_fec_info = {
635f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC,
636d7e35d4aSPaolo Bonzini .size = sizeof(NICState),
637d7e35d4aSPaolo Bonzini .receive = mcf_fec_receive,
638d7e35d4aSPaolo Bonzini };
639d7e35d4aSPaolo Bonzini
mcf_fec_realize(DeviceState * dev,Error ** errp)6406ac38ed4SThomas Huth static void mcf_fec_realize(DeviceState *dev, Error **errp)
641d7e35d4aSPaolo Bonzini {
6426ac38ed4SThomas Huth mcf_fec_state *s = MCF_FEC_NET(dev);
643d7e35d4aSPaolo Bonzini
6446ac38ed4SThomas Huth s->nic = qemu_new_nic(&net_mcf_fec_info, &s->conf,
6457d0fefdfSAkihiko Odaki object_get_typename(OBJECT(dev)), dev->id,
6467d0fefdfSAkihiko Odaki &dev->mem_reentrancy_guard, s);
647d7e35d4aSPaolo Bonzini qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a);
648d7e35d4aSPaolo Bonzini }
6496ac38ed4SThomas Huth
mcf_fec_instance_init(Object * obj)6506ac38ed4SThomas Huth static void mcf_fec_instance_init(Object *obj)
6516ac38ed4SThomas Huth {
6526ac38ed4SThomas Huth SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
6536ac38ed4SThomas Huth mcf_fec_state *s = MCF_FEC_NET(obj);
6546ac38ed4SThomas Huth int i;
6556ac38ed4SThomas Huth
6566ac38ed4SThomas Huth memory_region_init_io(&s->iomem, obj, &mcf_fec_ops, s, "fec", 0x400);
6576ac38ed4SThomas Huth sysbus_init_mmio(sbd, &s->iomem);
6586ac38ed4SThomas Huth for (i = 0; i < FEC_NUM_IRQ; i++) {
6596ac38ed4SThomas Huth sysbus_init_irq(sbd, &s->irq[i]);
6606ac38ed4SThomas Huth }
6616ac38ed4SThomas Huth }
6626ac38ed4SThomas Huth
6636ac38ed4SThomas Huth static Property mcf_fec_properties[] = {
6646ac38ed4SThomas Huth DEFINE_NIC_PROPERTIES(mcf_fec_state, conf),
6656ac38ed4SThomas Huth DEFINE_PROP_END_OF_LIST(),
6666ac38ed4SThomas Huth };
6676ac38ed4SThomas Huth
mcf_fec_class_init(ObjectClass * oc,void * data)6686ac38ed4SThomas Huth static void mcf_fec_class_init(ObjectClass *oc, void *data)
6696ac38ed4SThomas Huth {
6706ac38ed4SThomas Huth DeviceClass *dc = DEVICE_CLASS(oc);
6716ac38ed4SThomas Huth
6726ac38ed4SThomas Huth set_bit(DEVICE_CATEGORY_NETWORK, dc->categories);
6736ac38ed4SThomas Huth dc->realize = mcf_fec_realize;
6746ac38ed4SThomas Huth dc->desc = "MCF Fast Ethernet Controller network device";
675e3d08143SPeter Maydell device_class_set_legacy_reset(dc, mcf_fec_reset);
6764f67d30bSMarc-André Lureau device_class_set_props(dc, mcf_fec_properties);
6776ac38ed4SThomas Huth }
6786ac38ed4SThomas Huth
6796ac38ed4SThomas Huth static const TypeInfo mcf_fec_info = {
6806ac38ed4SThomas Huth .name = TYPE_MCF_FEC_NET,
6816ac38ed4SThomas Huth .parent = TYPE_SYS_BUS_DEVICE,
6826ac38ed4SThomas Huth .instance_size = sizeof(mcf_fec_state),
6836ac38ed4SThomas Huth .instance_init = mcf_fec_instance_init,
6846ac38ed4SThomas Huth .class_init = mcf_fec_class_init,
6856ac38ed4SThomas Huth };
6866ac38ed4SThomas Huth
mcf_fec_register_types(void)6876ac38ed4SThomas Huth static void mcf_fec_register_types(void)
6886ac38ed4SThomas Huth {
6896ac38ed4SThomas Huth type_register_static(&mcf_fec_info);
6906ac38ed4SThomas Huth }
6916ac38ed4SThomas Huth
6926ac38ed4SThomas Huth type_init(mcf_fec_register_types)
693