149ab747fSPaolo Bonzini /* 249ab747fSPaolo Bonzini * SMSC LAN9118 Ethernet interface emulation 349ab747fSPaolo Bonzini * 449ab747fSPaolo Bonzini * Copyright (c) 2009 CodeSourcery, LLC. 549ab747fSPaolo Bonzini * Written by Paul Brook 649ab747fSPaolo Bonzini * 749ab747fSPaolo Bonzini * This code is licensed under the GNU GPL v2 849ab747fSPaolo Bonzini * 949ab747fSPaolo Bonzini * Contributions after 2012-01-13 are licensed under the terms of the 1049ab747fSPaolo Bonzini * GNU GPL, version 2 or (at your option) any later version. 1149ab747fSPaolo Bonzini */ 1249ab747fSPaolo Bonzini 13e8d40465SPeter Maydell #include "qemu/osdep.h" 1449ab747fSPaolo Bonzini #include "hw/sysbus.h" 15d6454270SMarkus Armbruster #include "migration/vmstate.h" 1649ab747fSPaolo Bonzini #include "net/net.h" 17eedeaee7SMark Cave-Ayland #include "net/eth.h" 18650d103dSMarkus Armbruster #include "hw/hw.h" 1964552b6bSMarkus Armbruster #include "hw/irq.h" 2066b03dceSPhilippe Mathieu-Daudé #include "hw/net/lan9118.h" 2149ab747fSPaolo Bonzini #include "hw/ptimer.h" 22a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h" 233e80f690SMarkus Armbruster #include "qapi/error.h" 2403dd024fSPaolo Bonzini #include "qemu/log.h" 250b8fa32fSMarkus Armbruster #include "qemu/module.h" 2649ab747fSPaolo Bonzini /* For crc32 */ 2749ab747fSPaolo Bonzini #include <zlib.h> 28db1015e9SEduardo Habkost #include "qom/object.h" 2949ab747fSPaolo Bonzini 3049ab747fSPaolo Bonzini //#define DEBUG_LAN9118 3149ab747fSPaolo Bonzini 3249ab747fSPaolo Bonzini #ifdef DEBUG_LAN9118 3349ab747fSPaolo Bonzini #define DPRINTF(fmt, ...) \ 3449ab747fSPaolo Bonzini do { printf("lan9118: " fmt , ## __VA_ARGS__); } while (0) 3549ab747fSPaolo Bonzini #define BADF(fmt, ...) \ 3649ab747fSPaolo Bonzini do { hw_error("lan9118: error: " fmt , ## __VA_ARGS__);} while (0) 3749ab747fSPaolo Bonzini #else 3849ab747fSPaolo Bonzini #define DPRINTF(fmt, ...) do {} while(0) 3949ab747fSPaolo Bonzini #define BADF(fmt, ...) \ 4049ab747fSPaolo Bonzini do { fprintf(stderr, "lan9118: error: " fmt , ## __VA_ARGS__);} while (0) 4149ab747fSPaolo Bonzini #endif 4249ab747fSPaolo Bonzini 4349ab747fSPaolo Bonzini #define CSR_ID_REV 0x50 4449ab747fSPaolo Bonzini #define CSR_IRQ_CFG 0x54 4549ab747fSPaolo Bonzini #define CSR_INT_STS 0x58 4649ab747fSPaolo Bonzini #define CSR_INT_EN 0x5c 4749ab747fSPaolo Bonzini #define CSR_BYTE_TEST 0x64 4849ab747fSPaolo Bonzini #define CSR_FIFO_INT 0x68 4949ab747fSPaolo Bonzini #define CSR_RX_CFG 0x6c 5049ab747fSPaolo Bonzini #define CSR_TX_CFG 0x70 5149ab747fSPaolo Bonzini #define CSR_HW_CFG 0x74 5249ab747fSPaolo Bonzini #define CSR_RX_DP_CTRL 0x78 5349ab747fSPaolo Bonzini #define CSR_RX_FIFO_INF 0x7c 5449ab747fSPaolo Bonzini #define CSR_TX_FIFO_INF 0x80 5549ab747fSPaolo Bonzini #define CSR_PMT_CTRL 0x84 5649ab747fSPaolo Bonzini #define CSR_GPIO_CFG 0x88 5749ab747fSPaolo Bonzini #define CSR_GPT_CFG 0x8c 5849ab747fSPaolo Bonzini #define CSR_GPT_CNT 0x90 5949ab747fSPaolo Bonzini #define CSR_WORD_SWAP 0x98 6049ab747fSPaolo Bonzini #define CSR_FREE_RUN 0x9c 6149ab747fSPaolo Bonzini #define CSR_RX_DROP 0xa0 6249ab747fSPaolo Bonzini #define CSR_MAC_CSR_CMD 0xa4 6349ab747fSPaolo Bonzini #define CSR_MAC_CSR_DATA 0xa8 6449ab747fSPaolo Bonzini #define CSR_AFC_CFG 0xac 6549ab747fSPaolo Bonzini #define CSR_E2P_CMD 0xb0 6649ab747fSPaolo Bonzini #define CSR_E2P_DATA 0xb4 6749ab747fSPaolo Bonzini 6812fdd928SAndrew Baumann #define E2P_CMD_MAC_ADDR_LOADED 0x100 6912fdd928SAndrew Baumann 7049ab747fSPaolo Bonzini /* IRQ_CFG */ 7149ab747fSPaolo Bonzini #define IRQ_INT 0x00001000 7249ab747fSPaolo Bonzini #define IRQ_EN 0x00000100 7349ab747fSPaolo Bonzini #define IRQ_POL 0x00000010 7449ab747fSPaolo Bonzini #define IRQ_TYPE 0x00000001 7549ab747fSPaolo Bonzini 7649ab747fSPaolo Bonzini /* INT_STS/INT_EN */ 7749ab747fSPaolo Bonzini #define SW_INT 0x80000000 7849ab747fSPaolo Bonzini #define TXSTOP_INT 0x02000000 7949ab747fSPaolo Bonzini #define RXSTOP_INT 0x01000000 8049ab747fSPaolo Bonzini #define RXDFH_INT 0x00800000 8149ab747fSPaolo Bonzini #define TX_IOC_INT 0x00200000 8249ab747fSPaolo Bonzini #define RXD_INT 0x00100000 8349ab747fSPaolo Bonzini #define GPT_INT 0x00080000 8449ab747fSPaolo Bonzini #define PHY_INT 0x00040000 8549ab747fSPaolo Bonzini #define PME_INT 0x00020000 8649ab747fSPaolo Bonzini #define TXSO_INT 0x00010000 8749ab747fSPaolo Bonzini #define RWT_INT 0x00008000 8849ab747fSPaolo Bonzini #define RXE_INT 0x00004000 8949ab747fSPaolo Bonzini #define TXE_INT 0x00002000 9049ab747fSPaolo Bonzini #define TDFU_INT 0x00000800 9149ab747fSPaolo Bonzini #define TDFO_INT 0x00000400 9249ab747fSPaolo Bonzini #define TDFA_INT 0x00000200 9349ab747fSPaolo Bonzini #define TSFF_INT 0x00000100 9449ab747fSPaolo Bonzini #define TSFL_INT 0x00000080 9549ab747fSPaolo Bonzini #define RXDF_INT 0x00000040 9649ab747fSPaolo Bonzini #define RDFL_INT 0x00000020 9749ab747fSPaolo Bonzini #define RSFF_INT 0x00000010 9849ab747fSPaolo Bonzini #define RSFL_INT 0x00000008 9949ab747fSPaolo Bonzini #define GPIO2_INT 0x00000004 10049ab747fSPaolo Bonzini #define GPIO1_INT 0x00000002 10149ab747fSPaolo Bonzini #define GPIO0_INT 0x00000001 10249ab747fSPaolo Bonzini #define RESERVED_INT 0x7c001000 10349ab747fSPaolo Bonzini 10449ab747fSPaolo Bonzini #define MAC_CR 1 10549ab747fSPaolo Bonzini #define MAC_ADDRH 2 10649ab747fSPaolo Bonzini #define MAC_ADDRL 3 10749ab747fSPaolo Bonzini #define MAC_HASHH 4 10849ab747fSPaolo Bonzini #define MAC_HASHL 5 10949ab747fSPaolo Bonzini #define MAC_MII_ACC 6 11049ab747fSPaolo Bonzini #define MAC_MII_DATA 7 11149ab747fSPaolo Bonzini #define MAC_FLOW 8 11249ab747fSPaolo Bonzini #define MAC_VLAN1 9 /* TODO */ 11349ab747fSPaolo Bonzini #define MAC_VLAN2 10 /* TODO */ 11449ab747fSPaolo Bonzini #define MAC_WUFF 11 /* TODO */ 11549ab747fSPaolo Bonzini #define MAC_WUCSR 12 /* TODO */ 11649ab747fSPaolo Bonzini 11749ab747fSPaolo Bonzini #define MAC_CR_RXALL 0x80000000 11849ab747fSPaolo Bonzini #define MAC_CR_RCVOWN 0x00800000 11949ab747fSPaolo Bonzini #define MAC_CR_LOOPBK 0x00200000 12049ab747fSPaolo Bonzini #define MAC_CR_FDPX 0x00100000 12149ab747fSPaolo Bonzini #define MAC_CR_MCPAS 0x00080000 12249ab747fSPaolo Bonzini #define MAC_CR_PRMS 0x00040000 12349ab747fSPaolo Bonzini #define MAC_CR_INVFILT 0x00020000 12449ab747fSPaolo Bonzini #define MAC_CR_PASSBAD 0x00010000 12549ab747fSPaolo Bonzini #define MAC_CR_HO 0x00008000 12649ab747fSPaolo Bonzini #define MAC_CR_HPFILT 0x00002000 12749ab747fSPaolo Bonzini #define MAC_CR_LCOLL 0x00001000 12849ab747fSPaolo Bonzini #define MAC_CR_BCAST 0x00000800 12949ab747fSPaolo Bonzini #define MAC_CR_DISRTY 0x00000400 13049ab747fSPaolo Bonzini #define MAC_CR_PADSTR 0x00000100 13149ab747fSPaolo Bonzini #define MAC_CR_BOLMT 0x000000c0 13249ab747fSPaolo Bonzini #define MAC_CR_DFCHK 0x00000020 13349ab747fSPaolo Bonzini #define MAC_CR_TXEN 0x00000008 13449ab747fSPaolo Bonzini #define MAC_CR_RXEN 0x00000004 13549ab747fSPaolo Bonzini #define MAC_CR_RESERVED 0x7f404213 13649ab747fSPaolo Bonzini 13749ab747fSPaolo Bonzini #define PHY_INT_ENERGYON 0x80 13849ab747fSPaolo Bonzini #define PHY_INT_AUTONEG_COMPLETE 0x40 13949ab747fSPaolo Bonzini #define PHY_INT_FAULT 0x20 14049ab747fSPaolo Bonzini #define PHY_INT_DOWN 0x10 14149ab747fSPaolo Bonzini #define PHY_INT_AUTONEG_LP 0x08 14249ab747fSPaolo Bonzini #define PHY_INT_PARFAULT 0x04 14349ab747fSPaolo Bonzini #define PHY_INT_AUTONEG_PAGE 0x02 14449ab747fSPaolo Bonzini 14549ab747fSPaolo Bonzini #define GPT_TIMER_EN 0x20000000 14649ab747fSPaolo Bonzini 14749ab747fSPaolo Bonzini enum tx_state { 14849ab747fSPaolo Bonzini TX_IDLE, 14949ab747fSPaolo Bonzini TX_B, 15049ab747fSPaolo Bonzini TX_DATA 15149ab747fSPaolo Bonzini }; 15249ab747fSPaolo Bonzini 15349ab747fSPaolo Bonzini typedef struct { 15449ab747fSPaolo Bonzini /* state is a tx_state but we can't put enums in VMStateDescriptions. */ 15549ab747fSPaolo Bonzini uint32_t state; 15649ab747fSPaolo Bonzini uint32_t cmd_a; 15749ab747fSPaolo Bonzini uint32_t cmd_b; 15849ab747fSPaolo Bonzini int32_t buffer_size; 15949ab747fSPaolo Bonzini int32_t offset; 16049ab747fSPaolo Bonzini int32_t pad; 16149ab747fSPaolo Bonzini int32_t fifo_used; 16249ab747fSPaolo Bonzini int32_t len; 16349ab747fSPaolo Bonzini uint8_t data[2048]; 16449ab747fSPaolo Bonzini } LAN9118Packet; 16549ab747fSPaolo Bonzini 16649ab747fSPaolo Bonzini static const VMStateDescription vmstate_lan9118_packet = { 16749ab747fSPaolo Bonzini .name = "lan9118_packet", 16849ab747fSPaolo Bonzini .version_id = 1, 16949ab747fSPaolo Bonzini .minimum_version_id = 1, 17049ab747fSPaolo Bonzini .fields = (VMStateField[]) { 17149ab747fSPaolo Bonzini VMSTATE_UINT32(state, LAN9118Packet), 17249ab747fSPaolo Bonzini VMSTATE_UINT32(cmd_a, LAN9118Packet), 17349ab747fSPaolo Bonzini VMSTATE_UINT32(cmd_b, LAN9118Packet), 17449ab747fSPaolo Bonzini VMSTATE_INT32(buffer_size, LAN9118Packet), 17549ab747fSPaolo Bonzini VMSTATE_INT32(offset, LAN9118Packet), 17649ab747fSPaolo Bonzini VMSTATE_INT32(pad, LAN9118Packet), 17749ab747fSPaolo Bonzini VMSTATE_INT32(fifo_used, LAN9118Packet), 17849ab747fSPaolo Bonzini VMSTATE_INT32(len, LAN9118Packet), 17949ab747fSPaolo Bonzini VMSTATE_UINT8_ARRAY(data, LAN9118Packet, 2048), 18049ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 18149ab747fSPaolo Bonzini } 18249ab747fSPaolo Bonzini }; 18349ab747fSPaolo Bonzini 1848063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(lan9118_state, LAN9118) 1853ff66d10SAndreas Färber 186db1015e9SEduardo Habkost struct lan9118_state { 1873ff66d10SAndreas Färber SysBusDevice parent_obj; 1883ff66d10SAndreas Färber 18949ab747fSPaolo Bonzini NICState *nic; 19049ab747fSPaolo Bonzini NICConf conf; 19149ab747fSPaolo Bonzini qemu_irq irq; 19249ab747fSPaolo Bonzini MemoryRegion mmio; 19349ab747fSPaolo Bonzini ptimer_state *timer; 19449ab747fSPaolo Bonzini 19549ab747fSPaolo Bonzini uint32_t irq_cfg; 19649ab747fSPaolo Bonzini uint32_t int_sts; 19749ab747fSPaolo Bonzini uint32_t int_en; 19849ab747fSPaolo Bonzini uint32_t fifo_int; 19949ab747fSPaolo Bonzini uint32_t rx_cfg; 20049ab747fSPaolo Bonzini uint32_t tx_cfg; 20149ab747fSPaolo Bonzini uint32_t hw_cfg; 20249ab747fSPaolo Bonzini uint32_t pmt_ctrl; 20349ab747fSPaolo Bonzini uint32_t gpio_cfg; 20449ab747fSPaolo Bonzini uint32_t gpt_cfg; 20549ab747fSPaolo Bonzini uint32_t word_swap; 20649ab747fSPaolo Bonzini uint32_t free_timer_start; 20749ab747fSPaolo Bonzini uint32_t mac_cmd; 20849ab747fSPaolo Bonzini uint32_t mac_data; 20949ab747fSPaolo Bonzini uint32_t afc_cfg; 21049ab747fSPaolo Bonzini uint32_t e2p_cmd; 21149ab747fSPaolo Bonzini uint32_t e2p_data; 21249ab747fSPaolo Bonzini 21349ab747fSPaolo Bonzini uint32_t mac_cr; 21449ab747fSPaolo Bonzini uint32_t mac_hashh; 21549ab747fSPaolo Bonzini uint32_t mac_hashl; 21649ab747fSPaolo Bonzini uint32_t mac_mii_acc; 21749ab747fSPaolo Bonzini uint32_t mac_mii_data; 21849ab747fSPaolo Bonzini uint32_t mac_flow; 21949ab747fSPaolo Bonzini 22049ab747fSPaolo Bonzini uint32_t phy_status; 22149ab747fSPaolo Bonzini uint32_t phy_control; 22249ab747fSPaolo Bonzini uint32_t phy_advertise; 22349ab747fSPaolo Bonzini uint32_t phy_int; 22449ab747fSPaolo Bonzini uint32_t phy_int_mask; 22549ab747fSPaolo Bonzini 22649ab747fSPaolo Bonzini int32_t eeprom_writable; 22749ab747fSPaolo Bonzini uint8_t eeprom[128]; 22849ab747fSPaolo Bonzini 22949ab747fSPaolo Bonzini int32_t tx_fifo_size; 23049ab747fSPaolo Bonzini LAN9118Packet *txp; 23149ab747fSPaolo Bonzini LAN9118Packet tx_packet; 23249ab747fSPaolo Bonzini 23349ab747fSPaolo Bonzini int32_t tx_status_fifo_used; 23449ab747fSPaolo Bonzini int32_t tx_status_fifo_head; 23549ab747fSPaolo Bonzini uint32_t tx_status_fifo[512]; 23649ab747fSPaolo Bonzini 23749ab747fSPaolo Bonzini int32_t rx_status_fifo_size; 23849ab747fSPaolo Bonzini int32_t rx_status_fifo_used; 23949ab747fSPaolo Bonzini int32_t rx_status_fifo_head; 24049ab747fSPaolo Bonzini uint32_t rx_status_fifo[896]; 24149ab747fSPaolo Bonzini int32_t rx_fifo_size; 24249ab747fSPaolo Bonzini int32_t rx_fifo_used; 24349ab747fSPaolo Bonzini int32_t rx_fifo_head; 24449ab747fSPaolo Bonzini uint32_t rx_fifo[3360]; 24549ab747fSPaolo Bonzini int32_t rx_packet_size_head; 24649ab747fSPaolo Bonzini int32_t rx_packet_size_tail; 24749ab747fSPaolo Bonzini int32_t rx_packet_size[1024]; 24849ab747fSPaolo Bonzini 24949ab747fSPaolo Bonzini int32_t rxp_offset; 25049ab747fSPaolo Bonzini int32_t rxp_size; 25149ab747fSPaolo Bonzini int32_t rxp_pad; 25249ab747fSPaolo Bonzini 25349ab747fSPaolo Bonzini uint32_t write_word_prev_offset; 25449ab747fSPaolo Bonzini uint32_t write_word_n; 25549ab747fSPaolo Bonzini uint16_t write_word_l; 25649ab747fSPaolo Bonzini uint16_t write_word_h; 25749ab747fSPaolo Bonzini uint32_t read_word_prev_offset; 25849ab747fSPaolo Bonzini uint32_t read_word_n; 25949ab747fSPaolo Bonzini uint32_t read_long; 26049ab747fSPaolo Bonzini 26149ab747fSPaolo Bonzini uint32_t mode_16bit; 262db1015e9SEduardo Habkost }; 26349ab747fSPaolo Bonzini 26449ab747fSPaolo Bonzini static const VMStateDescription vmstate_lan9118 = { 26549ab747fSPaolo Bonzini .name = "lan9118", 26649ab747fSPaolo Bonzini .version_id = 2, 26749ab747fSPaolo Bonzini .minimum_version_id = 1, 26849ab747fSPaolo Bonzini .fields = (VMStateField[]) { 26949ab747fSPaolo Bonzini VMSTATE_PTIMER(timer, lan9118_state), 27049ab747fSPaolo Bonzini VMSTATE_UINT32(irq_cfg, lan9118_state), 27149ab747fSPaolo Bonzini VMSTATE_UINT32(int_sts, lan9118_state), 27249ab747fSPaolo Bonzini VMSTATE_UINT32(int_en, lan9118_state), 27349ab747fSPaolo Bonzini VMSTATE_UINT32(fifo_int, lan9118_state), 27449ab747fSPaolo Bonzini VMSTATE_UINT32(rx_cfg, lan9118_state), 27549ab747fSPaolo Bonzini VMSTATE_UINT32(tx_cfg, lan9118_state), 27649ab747fSPaolo Bonzini VMSTATE_UINT32(hw_cfg, lan9118_state), 27749ab747fSPaolo Bonzini VMSTATE_UINT32(pmt_ctrl, lan9118_state), 27849ab747fSPaolo Bonzini VMSTATE_UINT32(gpio_cfg, lan9118_state), 27949ab747fSPaolo Bonzini VMSTATE_UINT32(gpt_cfg, lan9118_state), 28049ab747fSPaolo Bonzini VMSTATE_UINT32(word_swap, lan9118_state), 28149ab747fSPaolo Bonzini VMSTATE_UINT32(free_timer_start, lan9118_state), 28249ab747fSPaolo Bonzini VMSTATE_UINT32(mac_cmd, lan9118_state), 28349ab747fSPaolo Bonzini VMSTATE_UINT32(mac_data, lan9118_state), 28449ab747fSPaolo Bonzini VMSTATE_UINT32(afc_cfg, lan9118_state), 28549ab747fSPaolo Bonzini VMSTATE_UINT32(e2p_cmd, lan9118_state), 28649ab747fSPaolo Bonzini VMSTATE_UINT32(e2p_data, lan9118_state), 28749ab747fSPaolo Bonzini VMSTATE_UINT32(mac_cr, lan9118_state), 28849ab747fSPaolo Bonzini VMSTATE_UINT32(mac_hashh, lan9118_state), 28949ab747fSPaolo Bonzini VMSTATE_UINT32(mac_hashl, lan9118_state), 29049ab747fSPaolo Bonzini VMSTATE_UINT32(mac_mii_acc, lan9118_state), 29149ab747fSPaolo Bonzini VMSTATE_UINT32(mac_mii_data, lan9118_state), 29249ab747fSPaolo Bonzini VMSTATE_UINT32(mac_flow, lan9118_state), 29349ab747fSPaolo Bonzini VMSTATE_UINT32(phy_status, lan9118_state), 29449ab747fSPaolo Bonzini VMSTATE_UINT32(phy_control, lan9118_state), 29549ab747fSPaolo Bonzini VMSTATE_UINT32(phy_advertise, lan9118_state), 29649ab747fSPaolo Bonzini VMSTATE_UINT32(phy_int, lan9118_state), 29749ab747fSPaolo Bonzini VMSTATE_UINT32(phy_int_mask, lan9118_state), 29849ab747fSPaolo Bonzini VMSTATE_INT32(eeprom_writable, lan9118_state), 29949ab747fSPaolo Bonzini VMSTATE_UINT8_ARRAY(eeprom, lan9118_state, 128), 30049ab747fSPaolo Bonzini VMSTATE_INT32(tx_fifo_size, lan9118_state), 30149ab747fSPaolo Bonzini /* txp always points at tx_packet so need not be saved */ 30249ab747fSPaolo Bonzini VMSTATE_STRUCT(tx_packet, lan9118_state, 0, 30349ab747fSPaolo Bonzini vmstate_lan9118_packet, LAN9118Packet), 30449ab747fSPaolo Bonzini VMSTATE_INT32(tx_status_fifo_used, lan9118_state), 30549ab747fSPaolo Bonzini VMSTATE_INT32(tx_status_fifo_head, lan9118_state), 30649ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(tx_status_fifo, lan9118_state, 512), 30749ab747fSPaolo Bonzini VMSTATE_INT32(rx_status_fifo_size, lan9118_state), 30849ab747fSPaolo Bonzini VMSTATE_INT32(rx_status_fifo_used, lan9118_state), 30949ab747fSPaolo Bonzini VMSTATE_INT32(rx_status_fifo_head, lan9118_state), 31049ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rx_status_fifo, lan9118_state, 896), 31149ab747fSPaolo Bonzini VMSTATE_INT32(rx_fifo_size, lan9118_state), 31249ab747fSPaolo Bonzini VMSTATE_INT32(rx_fifo_used, lan9118_state), 31349ab747fSPaolo Bonzini VMSTATE_INT32(rx_fifo_head, lan9118_state), 31449ab747fSPaolo Bonzini VMSTATE_UINT32_ARRAY(rx_fifo, lan9118_state, 3360), 31549ab747fSPaolo Bonzini VMSTATE_INT32(rx_packet_size_head, lan9118_state), 31649ab747fSPaolo Bonzini VMSTATE_INT32(rx_packet_size_tail, lan9118_state), 31749ab747fSPaolo Bonzini VMSTATE_INT32_ARRAY(rx_packet_size, lan9118_state, 1024), 31849ab747fSPaolo Bonzini VMSTATE_INT32(rxp_offset, lan9118_state), 31949ab747fSPaolo Bonzini VMSTATE_INT32(rxp_size, lan9118_state), 32049ab747fSPaolo Bonzini VMSTATE_INT32(rxp_pad, lan9118_state), 32149ab747fSPaolo Bonzini VMSTATE_UINT32_V(write_word_prev_offset, lan9118_state, 2), 32249ab747fSPaolo Bonzini VMSTATE_UINT32_V(write_word_n, lan9118_state, 2), 32349ab747fSPaolo Bonzini VMSTATE_UINT16_V(write_word_l, lan9118_state, 2), 32449ab747fSPaolo Bonzini VMSTATE_UINT16_V(write_word_h, lan9118_state, 2), 32549ab747fSPaolo Bonzini VMSTATE_UINT32_V(read_word_prev_offset, lan9118_state, 2), 32649ab747fSPaolo Bonzini VMSTATE_UINT32_V(read_word_n, lan9118_state, 2), 32749ab747fSPaolo Bonzini VMSTATE_UINT32_V(read_long, lan9118_state, 2), 32849ab747fSPaolo Bonzini VMSTATE_UINT32_V(mode_16bit, lan9118_state, 2), 32949ab747fSPaolo Bonzini VMSTATE_END_OF_LIST() 33049ab747fSPaolo Bonzini } 33149ab747fSPaolo Bonzini }; 33249ab747fSPaolo Bonzini 33349ab747fSPaolo Bonzini static void lan9118_update(lan9118_state *s) 33449ab747fSPaolo Bonzini { 33549ab747fSPaolo Bonzini int level; 33649ab747fSPaolo Bonzini 33749ab747fSPaolo Bonzini /* TODO: Implement FIFO level IRQs. */ 33849ab747fSPaolo Bonzini level = (s->int_sts & s->int_en) != 0; 33949ab747fSPaolo Bonzini if (level) { 34049ab747fSPaolo Bonzini s->irq_cfg |= IRQ_INT; 34149ab747fSPaolo Bonzini } else { 34249ab747fSPaolo Bonzini s->irq_cfg &= ~IRQ_INT; 34349ab747fSPaolo Bonzini } 34449ab747fSPaolo Bonzini if ((s->irq_cfg & IRQ_EN) == 0) { 34549ab747fSPaolo Bonzini level = 0; 34649ab747fSPaolo Bonzini } 34749ab747fSPaolo Bonzini if ((s->irq_cfg & (IRQ_TYPE | IRQ_POL)) != (IRQ_TYPE | IRQ_POL)) { 34849ab747fSPaolo Bonzini /* Interrupt is active low unless we're configured as 34949ab747fSPaolo Bonzini * active-high polarity, push-pull type. 35049ab747fSPaolo Bonzini */ 35149ab747fSPaolo Bonzini level = !level; 35249ab747fSPaolo Bonzini } 35349ab747fSPaolo Bonzini qemu_set_irq(s->irq, level); 35449ab747fSPaolo Bonzini } 35549ab747fSPaolo Bonzini 35649ab747fSPaolo Bonzini static void lan9118_mac_changed(lan9118_state *s) 35749ab747fSPaolo Bonzini { 35849ab747fSPaolo Bonzini qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 35949ab747fSPaolo Bonzini } 36049ab747fSPaolo Bonzini 36149ab747fSPaolo Bonzini static void lan9118_reload_eeprom(lan9118_state *s) 36249ab747fSPaolo Bonzini { 36349ab747fSPaolo Bonzini int i; 36449ab747fSPaolo Bonzini if (s->eeprom[0] != 0xa5) { 36512fdd928SAndrew Baumann s->e2p_cmd &= ~E2P_CMD_MAC_ADDR_LOADED; 36649ab747fSPaolo Bonzini DPRINTF("MACADDR load failed\n"); 36749ab747fSPaolo Bonzini return; 36849ab747fSPaolo Bonzini } 36949ab747fSPaolo Bonzini for (i = 0; i < 6; i++) { 37049ab747fSPaolo Bonzini s->conf.macaddr.a[i] = s->eeprom[i + 1]; 37149ab747fSPaolo Bonzini } 37212fdd928SAndrew Baumann s->e2p_cmd |= E2P_CMD_MAC_ADDR_LOADED; 37349ab747fSPaolo Bonzini DPRINTF("MACADDR loaded from eeprom\n"); 37449ab747fSPaolo Bonzini lan9118_mac_changed(s); 37549ab747fSPaolo Bonzini } 37649ab747fSPaolo Bonzini 37749ab747fSPaolo Bonzini static void phy_update_irq(lan9118_state *s) 37849ab747fSPaolo Bonzini { 37949ab747fSPaolo Bonzini if (s->phy_int & s->phy_int_mask) { 38049ab747fSPaolo Bonzini s->int_sts |= PHY_INT; 38149ab747fSPaolo Bonzini } else { 38249ab747fSPaolo Bonzini s->int_sts &= ~PHY_INT; 38349ab747fSPaolo Bonzini } 38449ab747fSPaolo Bonzini lan9118_update(s); 38549ab747fSPaolo Bonzini } 38649ab747fSPaolo Bonzini 38749ab747fSPaolo Bonzini static void phy_update_link(lan9118_state *s) 38849ab747fSPaolo Bonzini { 38949ab747fSPaolo Bonzini /* Autonegotiation status mirrors link status. */ 39049ab747fSPaolo Bonzini if (qemu_get_queue(s->nic)->link_down) { 39149ab747fSPaolo Bonzini s->phy_status &= ~0x0024; 39249ab747fSPaolo Bonzini s->phy_int |= PHY_INT_DOWN; 39349ab747fSPaolo Bonzini } else { 39449ab747fSPaolo Bonzini s->phy_status |= 0x0024; 39549ab747fSPaolo Bonzini s->phy_int |= PHY_INT_ENERGYON; 39649ab747fSPaolo Bonzini s->phy_int |= PHY_INT_AUTONEG_COMPLETE; 39749ab747fSPaolo Bonzini } 39849ab747fSPaolo Bonzini phy_update_irq(s); 39949ab747fSPaolo Bonzini } 40049ab747fSPaolo Bonzini 40149ab747fSPaolo Bonzini static void lan9118_set_link(NetClientState *nc) 40249ab747fSPaolo Bonzini { 40349ab747fSPaolo Bonzini phy_update_link(qemu_get_nic_opaque(nc)); 40449ab747fSPaolo Bonzini } 40549ab747fSPaolo Bonzini 40649ab747fSPaolo Bonzini static void phy_reset(lan9118_state *s) 40749ab747fSPaolo Bonzini { 40849ab747fSPaolo Bonzini s->phy_status = 0x7809; 40949ab747fSPaolo Bonzini s->phy_control = 0x3000; 41049ab747fSPaolo Bonzini s->phy_advertise = 0x01e1; 41149ab747fSPaolo Bonzini s->phy_int_mask = 0; 41249ab747fSPaolo Bonzini s->phy_int = 0; 41349ab747fSPaolo Bonzini phy_update_link(s); 41449ab747fSPaolo Bonzini } 41549ab747fSPaolo Bonzini 41649ab747fSPaolo Bonzini static void lan9118_reset(DeviceState *d) 41749ab747fSPaolo Bonzini { 4183ff66d10SAndreas Färber lan9118_state *s = LAN9118(d); 4193ff66d10SAndreas Färber 42049ab747fSPaolo Bonzini s->irq_cfg &= (IRQ_TYPE | IRQ_POL); 42149ab747fSPaolo Bonzini s->int_sts = 0; 42249ab747fSPaolo Bonzini s->int_en = 0; 42349ab747fSPaolo Bonzini s->fifo_int = 0x48000000; 42449ab747fSPaolo Bonzini s->rx_cfg = 0; 42549ab747fSPaolo Bonzini s->tx_cfg = 0; 42649ab747fSPaolo Bonzini s->hw_cfg = s->mode_16bit ? 0x00050000 : 0x00050004; 42749ab747fSPaolo Bonzini s->pmt_ctrl &= 0x45; 42849ab747fSPaolo Bonzini s->gpio_cfg = 0; 42949ab747fSPaolo Bonzini s->txp->fifo_used = 0; 43049ab747fSPaolo Bonzini s->txp->state = TX_IDLE; 43149ab747fSPaolo Bonzini s->txp->cmd_a = 0xffffffffu; 43249ab747fSPaolo Bonzini s->txp->cmd_b = 0xffffffffu; 43349ab747fSPaolo Bonzini s->txp->len = 0; 43449ab747fSPaolo Bonzini s->txp->fifo_used = 0; 43549ab747fSPaolo Bonzini s->tx_fifo_size = 4608; 43649ab747fSPaolo Bonzini s->tx_status_fifo_used = 0; 43749ab747fSPaolo Bonzini s->rx_status_fifo_size = 704; 43849ab747fSPaolo Bonzini s->rx_fifo_size = 2640; 43949ab747fSPaolo Bonzini s->rx_fifo_used = 0; 44049ab747fSPaolo Bonzini s->rx_status_fifo_size = 176; 44149ab747fSPaolo Bonzini s->rx_status_fifo_used = 0; 44249ab747fSPaolo Bonzini s->rxp_offset = 0; 44349ab747fSPaolo Bonzini s->rxp_size = 0; 44449ab747fSPaolo Bonzini s->rxp_pad = 0; 44549ab747fSPaolo Bonzini s->rx_packet_size_tail = s->rx_packet_size_head; 44649ab747fSPaolo Bonzini s->rx_packet_size[s->rx_packet_size_head] = 0; 44749ab747fSPaolo Bonzini s->mac_cmd = 0; 44849ab747fSPaolo Bonzini s->mac_data = 0; 44949ab747fSPaolo Bonzini s->afc_cfg = 0; 45049ab747fSPaolo Bonzini s->e2p_cmd = 0; 45149ab747fSPaolo Bonzini s->e2p_data = 0; 452bc72ad67SAlex Bligh s->free_timer_start = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / 40; 45349ab747fSPaolo Bonzini 45488e4bd67SPeter Maydell ptimer_transaction_begin(s->timer); 45549ab747fSPaolo Bonzini ptimer_stop(s->timer); 45649ab747fSPaolo Bonzini ptimer_set_count(s->timer, 0xffff); 45788e4bd67SPeter Maydell ptimer_transaction_commit(s->timer); 45849ab747fSPaolo Bonzini s->gpt_cfg = 0xffff; 45949ab747fSPaolo Bonzini 46049ab747fSPaolo Bonzini s->mac_cr = MAC_CR_PRMS; 46149ab747fSPaolo Bonzini s->mac_hashh = 0; 46249ab747fSPaolo Bonzini s->mac_hashl = 0; 46349ab747fSPaolo Bonzini s->mac_mii_acc = 0; 46449ab747fSPaolo Bonzini s->mac_mii_data = 0; 46549ab747fSPaolo Bonzini s->mac_flow = 0; 46649ab747fSPaolo Bonzini 46749ab747fSPaolo Bonzini s->read_word_n = 0; 46849ab747fSPaolo Bonzini s->write_word_n = 0; 46949ab747fSPaolo Bonzini 47049ab747fSPaolo Bonzini phy_reset(s); 47149ab747fSPaolo Bonzini 47249ab747fSPaolo Bonzini s->eeprom_writable = 0; 47349ab747fSPaolo Bonzini lan9118_reload_eeprom(s); 47449ab747fSPaolo Bonzini } 47549ab747fSPaolo Bonzini 47649ab747fSPaolo Bonzini static void rx_fifo_push(lan9118_state *s, uint32_t val) 47749ab747fSPaolo Bonzini { 47849ab747fSPaolo Bonzini int fifo_pos; 47949ab747fSPaolo Bonzini fifo_pos = s->rx_fifo_head + s->rx_fifo_used; 48049ab747fSPaolo Bonzini if (fifo_pos >= s->rx_fifo_size) 48149ab747fSPaolo Bonzini fifo_pos -= s->rx_fifo_size; 48249ab747fSPaolo Bonzini s->rx_fifo[fifo_pos] = val; 48349ab747fSPaolo Bonzini s->rx_fifo_used++; 48449ab747fSPaolo Bonzini } 48549ab747fSPaolo Bonzini 48649ab747fSPaolo Bonzini /* Return nonzero if the packet is accepted by the filter. */ 48749ab747fSPaolo Bonzini static int lan9118_filter(lan9118_state *s, const uint8_t *addr) 48849ab747fSPaolo Bonzini { 48949ab747fSPaolo Bonzini int multicast; 49049ab747fSPaolo Bonzini uint32_t hash; 49149ab747fSPaolo Bonzini 49249ab747fSPaolo Bonzini if (s->mac_cr & MAC_CR_PRMS) { 49349ab747fSPaolo Bonzini return 1; 49449ab747fSPaolo Bonzini } 49549ab747fSPaolo Bonzini if (addr[0] == 0xff && addr[1] == 0xff && addr[2] == 0xff && 49649ab747fSPaolo Bonzini addr[3] == 0xff && addr[4] == 0xff && addr[5] == 0xff) { 49749ab747fSPaolo Bonzini return (s->mac_cr & MAC_CR_BCAST) == 0; 49849ab747fSPaolo Bonzini } 49949ab747fSPaolo Bonzini 50049ab747fSPaolo Bonzini multicast = addr[0] & 1; 50149ab747fSPaolo Bonzini if (multicast &&s->mac_cr & MAC_CR_MCPAS) { 50249ab747fSPaolo Bonzini return 1; 50349ab747fSPaolo Bonzini } 50449ab747fSPaolo Bonzini if (multicast ? (s->mac_cr & MAC_CR_HPFILT) == 0 50549ab747fSPaolo Bonzini : (s->mac_cr & MAC_CR_HO) == 0) { 50649ab747fSPaolo Bonzini /* Exact matching. */ 50749ab747fSPaolo Bonzini hash = memcmp(addr, s->conf.macaddr.a, 6); 50849ab747fSPaolo Bonzini if (s->mac_cr & MAC_CR_INVFILT) { 50949ab747fSPaolo Bonzini return hash != 0; 51049ab747fSPaolo Bonzini } else { 51149ab747fSPaolo Bonzini return hash == 0; 51249ab747fSPaolo Bonzini } 51349ab747fSPaolo Bonzini } else { 51449ab747fSPaolo Bonzini /* Hash matching */ 515eedeaee7SMark Cave-Ayland hash = net_crc32(addr, ETH_ALEN) >> 26; 51649ab747fSPaolo Bonzini if (hash & 0x20) { 51749ab747fSPaolo Bonzini return (s->mac_hashh >> (hash & 0x1f)) & 1; 51849ab747fSPaolo Bonzini } else { 51949ab747fSPaolo Bonzini return (s->mac_hashl >> (hash & 0x1f)) & 1; 52049ab747fSPaolo Bonzini } 52149ab747fSPaolo Bonzini } 52249ab747fSPaolo Bonzini } 52349ab747fSPaolo Bonzini 52449ab747fSPaolo Bonzini static ssize_t lan9118_receive(NetClientState *nc, const uint8_t *buf, 52549ab747fSPaolo Bonzini size_t size) 52649ab747fSPaolo Bonzini { 52749ab747fSPaolo Bonzini lan9118_state *s = qemu_get_nic_opaque(nc); 52849ab747fSPaolo Bonzini int fifo_len; 52949ab747fSPaolo Bonzini int offset; 53049ab747fSPaolo Bonzini int src_pos; 53149ab747fSPaolo Bonzini int n; 53249ab747fSPaolo Bonzini int filter; 53349ab747fSPaolo Bonzini uint32_t val; 53449ab747fSPaolo Bonzini uint32_t crc; 53549ab747fSPaolo Bonzini uint32_t status; 53649ab747fSPaolo Bonzini 53749ab747fSPaolo Bonzini if ((s->mac_cr & MAC_CR_RXEN) == 0) { 53849ab747fSPaolo Bonzini return -1; 53949ab747fSPaolo Bonzini } 54049ab747fSPaolo Bonzini 54149ab747fSPaolo Bonzini if (size >= 2048 || size < 14) { 54249ab747fSPaolo Bonzini return -1; 54349ab747fSPaolo Bonzini } 54449ab747fSPaolo Bonzini 54549ab747fSPaolo Bonzini /* TODO: Implement FIFO overflow notification. */ 54649ab747fSPaolo Bonzini if (s->rx_status_fifo_used == s->rx_status_fifo_size) { 54749ab747fSPaolo Bonzini return -1; 54849ab747fSPaolo Bonzini } 54949ab747fSPaolo Bonzini 55049ab747fSPaolo Bonzini filter = lan9118_filter(s, buf); 55149ab747fSPaolo Bonzini if (!filter && (s->mac_cr & MAC_CR_RXALL) == 0) { 55249ab747fSPaolo Bonzini return size; 55349ab747fSPaolo Bonzini } 55449ab747fSPaolo Bonzini 55549ab747fSPaolo Bonzini offset = (s->rx_cfg >> 8) & 0x1f; 55649ab747fSPaolo Bonzini n = offset & 3; 55749ab747fSPaolo Bonzini fifo_len = (size + n + 3) >> 2; 55849ab747fSPaolo Bonzini /* Add a word for the CRC. */ 55949ab747fSPaolo Bonzini fifo_len++; 56049ab747fSPaolo Bonzini if (s->rx_fifo_size - s->rx_fifo_used < fifo_len) { 56149ab747fSPaolo Bonzini return -1; 56249ab747fSPaolo Bonzini } 56349ab747fSPaolo Bonzini 56449ab747fSPaolo Bonzini DPRINTF("Got packet len:%d fifo:%d filter:%s\n", 56549ab747fSPaolo Bonzini (int)size, fifo_len, filter ? "pass" : "fail"); 56649ab747fSPaolo Bonzini val = 0; 56749ab747fSPaolo Bonzini crc = bswap32(crc32(~0, buf, size)); 56849ab747fSPaolo Bonzini for (src_pos = 0; src_pos < size; src_pos++) { 56949ab747fSPaolo Bonzini val = (val >> 8) | ((uint32_t)buf[src_pos] << 24); 57049ab747fSPaolo Bonzini n++; 57149ab747fSPaolo Bonzini if (n == 4) { 57249ab747fSPaolo Bonzini n = 0; 57349ab747fSPaolo Bonzini rx_fifo_push(s, val); 57449ab747fSPaolo Bonzini val = 0; 57549ab747fSPaolo Bonzini } 57649ab747fSPaolo Bonzini } 57749ab747fSPaolo Bonzini if (n) { 57849ab747fSPaolo Bonzini val >>= ((4 - n) * 8); 57949ab747fSPaolo Bonzini val |= crc << (n * 8); 58049ab747fSPaolo Bonzini rx_fifo_push(s, val); 58149ab747fSPaolo Bonzini val = crc >> ((4 - n) * 8); 58249ab747fSPaolo Bonzini rx_fifo_push(s, val); 58349ab747fSPaolo Bonzini } else { 58449ab747fSPaolo Bonzini rx_fifo_push(s, crc); 58549ab747fSPaolo Bonzini } 58649ab747fSPaolo Bonzini n = s->rx_status_fifo_head + s->rx_status_fifo_used; 58749ab747fSPaolo Bonzini if (n >= s->rx_status_fifo_size) { 58849ab747fSPaolo Bonzini n -= s->rx_status_fifo_size; 58949ab747fSPaolo Bonzini } 59049ab747fSPaolo Bonzini s->rx_packet_size[s->rx_packet_size_tail] = fifo_len; 59149ab747fSPaolo Bonzini s->rx_packet_size_tail = (s->rx_packet_size_tail + 1023) & 1023; 59249ab747fSPaolo Bonzini s->rx_status_fifo_used++; 59349ab747fSPaolo Bonzini 59449ab747fSPaolo Bonzini status = (size + 4) << 16; 59549ab747fSPaolo Bonzini if (buf[0] == 0xff && buf[1] == 0xff && buf[2] == 0xff && 59649ab747fSPaolo Bonzini buf[3] == 0xff && buf[4] == 0xff && buf[5] == 0xff) { 59749ab747fSPaolo Bonzini status |= 0x00002000; 59849ab747fSPaolo Bonzini } else if (buf[0] & 1) { 59949ab747fSPaolo Bonzini status |= 0x00000400; 60049ab747fSPaolo Bonzini } 60149ab747fSPaolo Bonzini if (!filter) { 60249ab747fSPaolo Bonzini status |= 0x40000000; 60349ab747fSPaolo Bonzini } 60449ab747fSPaolo Bonzini s->rx_status_fifo[n] = status; 60549ab747fSPaolo Bonzini 60649ab747fSPaolo Bonzini if (s->rx_status_fifo_used > (s->fifo_int & 0xff)) { 60749ab747fSPaolo Bonzini s->int_sts |= RSFL_INT; 60849ab747fSPaolo Bonzini } 60949ab747fSPaolo Bonzini lan9118_update(s); 61049ab747fSPaolo Bonzini 61149ab747fSPaolo Bonzini return size; 61249ab747fSPaolo Bonzini } 61349ab747fSPaolo Bonzini 61449ab747fSPaolo Bonzini static uint32_t rx_fifo_pop(lan9118_state *s) 61549ab747fSPaolo Bonzini { 61649ab747fSPaolo Bonzini int n; 61749ab747fSPaolo Bonzini uint32_t val; 61849ab747fSPaolo Bonzini 61949ab747fSPaolo Bonzini if (s->rxp_size == 0 && s->rxp_pad == 0) { 62049ab747fSPaolo Bonzini s->rxp_size = s->rx_packet_size[s->rx_packet_size_head]; 62149ab747fSPaolo Bonzini s->rx_packet_size[s->rx_packet_size_head] = 0; 62249ab747fSPaolo Bonzini if (s->rxp_size != 0) { 62349ab747fSPaolo Bonzini s->rx_packet_size_head = (s->rx_packet_size_head + 1023) & 1023; 62449ab747fSPaolo Bonzini s->rxp_offset = (s->rx_cfg >> 10) & 7; 62549ab747fSPaolo Bonzini n = s->rxp_offset + s->rxp_size; 62649ab747fSPaolo Bonzini switch (s->rx_cfg >> 30) { 62749ab747fSPaolo Bonzini case 1: 62849ab747fSPaolo Bonzini n = (-n) & 3; 62949ab747fSPaolo Bonzini break; 63049ab747fSPaolo Bonzini case 2: 63149ab747fSPaolo Bonzini n = (-n) & 7; 63249ab747fSPaolo Bonzini break; 63349ab747fSPaolo Bonzini default: 63449ab747fSPaolo Bonzini n = 0; 63549ab747fSPaolo Bonzini break; 63649ab747fSPaolo Bonzini } 63749ab747fSPaolo Bonzini s->rxp_pad = n; 63849ab747fSPaolo Bonzini DPRINTF("Pop packet size:%d offset:%d pad: %d\n", 63949ab747fSPaolo Bonzini s->rxp_size, s->rxp_offset, s->rxp_pad); 64049ab747fSPaolo Bonzini } 64149ab747fSPaolo Bonzini } 64249ab747fSPaolo Bonzini if (s->rxp_offset > 0) { 64349ab747fSPaolo Bonzini s->rxp_offset--; 64449ab747fSPaolo Bonzini val = 0; 64549ab747fSPaolo Bonzini } else if (s->rxp_size > 0) { 64649ab747fSPaolo Bonzini s->rxp_size--; 64749ab747fSPaolo Bonzini val = s->rx_fifo[s->rx_fifo_head++]; 64849ab747fSPaolo Bonzini if (s->rx_fifo_head >= s->rx_fifo_size) { 64949ab747fSPaolo Bonzini s->rx_fifo_head -= s->rx_fifo_size; 65049ab747fSPaolo Bonzini } 65149ab747fSPaolo Bonzini s->rx_fifo_used--; 65249ab747fSPaolo Bonzini } else if (s->rxp_pad > 0) { 65349ab747fSPaolo Bonzini s->rxp_pad--; 65449ab747fSPaolo Bonzini val = 0; 65549ab747fSPaolo Bonzini } else { 65649ab747fSPaolo Bonzini DPRINTF("RX underflow\n"); 65749ab747fSPaolo Bonzini s->int_sts |= RXE_INT; 65849ab747fSPaolo Bonzini val = 0; 65949ab747fSPaolo Bonzini } 66049ab747fSPaolo Bonzini lan9118_update(s); 66149ab747fSPaolo Bonzini return val; 66249ab747fSPaolo Bonzini } 66349ab747fSPaolo Bonzini 66449ab747fSPaolo Bonzini static void do_tx_packet(lan9118_state *s) 66549ab747fSPaolo Bonzini { 66649ab747fSPaolo Bonzini int n; 66749ab747fSPaolo Bonzini uint32_t status; 66849ab747fSPaolo Bonzini 66949ab747fSPaolo Bonzini /* FIXME: Honor TX disable, and allow queueing of packets. */ 67049ab747fSPaolo Bonzini if (s->phy_control & 0x4000) { 67149ab747fSPaolo Bonzini /* This assumes the receive routine doesn't touch the VLANClient. */ 67249ab747fSPaolo Bonzini lan9118_receive(qemu_get_queue(s->nic), s->txp->data, s->txp->len); 67349ab747fSPaolo Bonzini } else { 67449ab747fSPaolo Bonzini qemu_send_packet(qemu_get_queue(s->nic), s->txp->data, s->txp->len); 67549ab747fSPaolo Bonzini } 67649ab747fSPaolo Bonzini s->txp->fifo_used = 0; 67749ab747fSPaolo Bonzini 67849ab747fSPaolo Bonzini if (s->tx_status_fifo_used == 512) { 67949ab747fSPaolo Bonzini /* Status FIFO full */ 68049ab747fSPaolo Bonzini return; 68149ab747fSPaolo Bonzini } 68249ab747fSPaolo Bonzini /* Add entry to status FIFO. */ 68349ab747fSPaolo Bonzini status = s->txp->cmd_b & 0xffff0000u; 68449ab747fSPaolo Bonzini DPRINTF("Sent packet tag:%04x len %d\n", status >> 16, s->txp->len); 68549ab747fSPaolo Bonzini n = (s->tx_status_fifo_head + s->tx_status_fifo_used) & 511; 68649ab747fSPaolo Bonzini s->tx_status_fifo[n] = status; 68749ab747fSPaolo Bonzini s->tx_status_fifo_used++; 68849ab747fSPaolo Bonzini if (s->tx_status_fifo_used == 512) { 68949ab747fSPaolo Bonzini s->int_sts |= TSFF_INT; 69049ab747fSPaolo Bonzini /* TODO: Stop transmission. */ 69149ab747fSPaolo Bonzini } 69249ab747fSPaolo Bonzini } 69349ab747fSPaolo Bonzini 69449ab747fSPaolo Bonzini static uint32_t rx_status_fifo_pop(lan9118_state *s) 69549ab747fSPaolo Bonzini { 69649ab747fSPaolo Bonzini uint32_t val; 69749ab747fSPaolo Bonzini 69849ab747fSPaolo Bonzini val = s->rx_status_fifo[s->rx_status_fifo_head]; 69949ab747fSPaolo Bonzini if (s->rx_status_fifo_used != 0) { 70049ab747fSPaolo Bonzini s->rx_status_fifo_used--; 70149ab747fSPaolo Bonzini s->rx_status_fifo_head++; 70249ab747fSPaolo Bonzini if (s->rx_status_fifo_head >= s->rx_status_fifo_size) { 70349ab747fSPaolo Bonzini s->rx_status_fifo_head -= s->rx_status_fifo_size; 70449ab747fSPaolo Bonzini } 70549ab747fSPaolo Bonzini /* ??? What value should be returned when the FIFO is empty? */ 70649ab747fSPaolo Bonzini DPRINTF("RX status pop 0x%08x\n", val); 70749ab747fSPaolo Bonzini } 70849ab747fSPaolo Bonzini return val; 70949ab747fSPaolo Bonzini } 71049ab747fSPaolo Bonzini 71149ab747fSPaolo Bonzini static uint32_t tx_status_fifo_pop(lan9118_state *s) 71249ab747fSPaolo Bonzini { 71349ab747fSPaolo Bonzini uint32_t val; 71449ab747fSPaolo Bonzini 71549ab747fSPaolo Bonzini val = s->tx_status_fifo[s->tx_status_fifo_head]; 71649ab747fSPaolo Bonzini if (s->tx_status_fifo_used != 0) { 71749ab747fSPaolo Bonzini s->tx_status_fifo_used--; 71849ab747fSPaolo Bonzini s->tx_status_fifo_head = (s->tx_status_fifo_head + 1) & 511; 71949ab747fSPaolo Bonzini /* ??? What value should be returned when the FIFO is empty? */ 72049ab747fSPaolo Bonzini } 72149ab747fSPaolo Bonzini return val; 72249ab747fSPaolo Bonzini } 72349ab747fSPaolo Bonzini 72449ab747fSPaolo Bonzini static void tx_fifo_push(lan9118_state *s, uint32_t val) 72549ab747fSPaolo Bonzini { 72649ab747fSPaolo Bonzini int n; 72749ab747fSPaolo Bonzini 72849ab747fSPaolo Bonzini if (s->txp->fifo_used == s->tx_fifo_size) { 72949ab747fSPaolo Bonzini s->int_sts |= TDFO_INT; 73049ab747fSPaolo Bonzini return; 73149ab747fSPaolo Bonzini } 73249ab747fSPaolo Bonzini switch (s->txp->state) { 73349ab747fSPaolo Bonzini case TX_IDLE: 73449ab747fSPaolo Bonzini s->txp->cmd_a = val & 0x831f37ff; 73549ab747fSPaolo Bonzini s->txp->fifo_used++; 73649ab747fSPaolo Bonzini s->txp->state = TX_B; 7372ad657e3SRoy Franz s->txp->buffer_size = extract32(s->txp->cmd_a, 0, 11); 7382ad657e3SRoy Franz s->txp->offset = extract32(s->txp->cmd_a, 16, 5); 73949ab747fSPaolo Bonzini break; 74049ab747fSPaolo Bonzini case TX_B: 74149ab747fSPaolo Bonzini if (s->txp->cmd_a & 0x2000) { 74249ab747fSPaolo Bonzini /* First segment */ 74349ab747fSPaolo Bonzini s->txp->cmd_b = val; 74449ab747fSPaolo Bonzini s->txp->fifo_used++; 74549ab747fSPaolo Bonzini /* End alignment does not include command words. */ 74649ab747fSPaolo Bonzini n = (s->txp->buffer_size + s->txp->offset + 3) >> 2; 74749ab747fSPaolo Bonzini switch ((n >> 24) & 3) { 74849ab747fSPaolo Bonzini case 1: 74949ab747fSPaolo Bonzini n = (-n) & 3; 75049ab747fSPaolo Bonzini break; 75149ab747fSPaolo Bonzini case 2: 75249ab747fSPaolo Bonzini n = (-n) & 7; 75349ab747fSPaolo Bonzini break; 75449ab747fSPaolo Bonzini default: 75549ab747fSPaolo Bonzini n = 0; 75649ab747fSPaolo Bonzini } 75749ab747fSPaolo Bonzini s->txp->pad = n; 75849ab747fSPaolo Bonzini s->txp->len = 0; 75949ab747fSPaolo Bonzini } 76049ab747fSPaolo Bonzini DPRINTF("Block len:%d offset:%d pad:%d cmd %08x\n", 76149ab747fSPaolo Bonzini s->txp->buffer_size, s->txp->offset, s->txp->pad, 76249ab747fSPaolo Bonzini s->txp->cmd_a); 76349ab747fSPaolo Bonzini s->txp->state = TX_DATA; 76449ab747fSPaolo Bonzini break; 76549ab747fSPaolo Bonzini case TX_DATA: 76649ab747fSPaolo Bonzini if (s->txp->offset >= 4) { 76749ab747fSPaolo Bonzini s->txp->offset -= 4; 76849ab747fSPaolo Bonzini break; 76949ab747fSPaolo Bonzini } 77049ab747fSPaolo Bonzini if (s->txp->buffer_size <= 0 && s->txp->pad != 0) { 77149ab747fSPaolo Bonzini s->txp->pad--; 77249ab747fSPaolo Bonzini } else { 773c444dfabSRoy Franz n = MIN(4, s->txp->buffer_size + s->txp->offset); 77449ab747fSPaolo Bonzini while (s->txp->offset) { 77549ab747fSPaolo Bonzini val >>= 8; 77649ab747fSPaolo Bonzini n--; 77749ab747fSPaolo Bonzini s->txp->offset--; 77849ab747fSPaolo Bonzini } 77949ab747fSPaolo Bonzini /* Documentation is somewhat unclear on the ordering of bytes 78049ab747fSPaolo Bonzini in FIFO words. Empirical results show it to be little-endian. 78149ab747fSPaolo Bonzini */ 78249ab747fSPaolo Bonzini /* TODO: FIFO overflow checking. */ 78349ab747fSPaolo Bonzini while (n--) { 78449ab747fSPaolo Bonzini s->txp->data[s->txp->len] = val & 0xff; 78549ab747fSPaolo Bonzini s->txp->len++; 78649ab747fSPaolo Bonzini val >>= 8; 78749ab747fSPaolo Bonzini s->txp->buffer_size--; 78849ab747fSPaolo Bonzini } 78949ab747fSPaolo Bonzini s->txp->fifo_used++; 79049ab747fSPaolo Bonzini } 79149ab747fSPaolo Bonzini if (s->txp->buffer_size <= 0 && s->txp->pad == 0) { 79249ab747fSPaolo Bonzini if (s->txp->cmd_a & 0x1000) { 79349ab747fSPaolo Bonzini do_tx_packet(s); 79449ab747fSPaolo Bonzini } 79549ab747fSPaolo Bonzini if (s->txp->cmd_a & 0x80000000) { 79649ab747fSPaolo Bonzini s->int_sts |= TX_IOC_INT; 79749ab747fSPaolo Bonzini } 79849ab747fSPaolo Bonzini s->txp->state = TX_IDLE; 79949ab747fSPaolo Bonzini } 80049ab747fSPaolo Bonzini break; 80149ab747fSPaolo Bonzini } 80249ab747fSPaolo Bonzini } 80349ab747fSPaolo Bonzini 80449ab747fSPaolo Bonzini static uint32_t do_phy_read(lan9118_state *s, int reg) 80549ab747fSPaolo Bonzini { 80649ab747fSPaolo Bonzini uint32_t val; 80749ab747fSPaolo Bonzini 80849ab747fSPaolo Bonzini switch (reg) { 80949ab747fSPaolo Bonzini case 0: /* Basic Control */ 81049ab747fSPaolo Bonzini return s->phy_control; 81149ab747fSPaolo Bonzini case 1: /* Basic Status */ 81249ab747fSPaolo Bonzini return s->phy_status; 81349ab747fSPaolo Bonzini case 2: /* ID1 */ 81449ab747fSPaolo Bonzini return 0x0007; 81549ab747fSPaolo Bonzini case 3: /* ID2 */ 81649ab747fSPaolo Bonzini return 0xc0d1; 81749ab747fSPaolo Bonzini case 4: /* Auto-neg advertisement */ 81849ab747fSPaolo Bonzini return s->phy_advertise; 81949ab747fSPaolo Bonzini case 5: /* Auto-neg Link Partner Ability */ 82049ab747fSPaolo Bonzini return 0x0f71; 82149ab747fSPaolo Bonzini case 6: /* Auto-neg Expansion */ 82249ab747fSPaolo Bonzini return 1; 82349ab747fSPaolo Bonzini /* TODO 17, 18, 27, 29, 30, 31 */ 82449ab747fSPaolo Bonzini case 29: /* Interrupt source. */ 82549ab747fSPaolo Bonzini val = s->phy_int; 82649ab747fSPaolo Bonzini s->phy_int = 0; 82749ab747fSPaolo Bonzini phy_update_irq(s); 82849ab747fSPaolo Bonzini return val; 82949ab747fSPaolo Bonzini case 30: /* Interrupt mask */ 83049ab747fSPaolo Bonzini return s->phy_int_mask; 83149ab747fSPaolo Bonzini default: 83249ab747fSPaolo Bonzini BADF("PHY read reg %d\n", reg); 83349ab747fSPaolo Bonzini return 0; 83449ab747fSPaolo Bonzini } 83549ab747fSPaolo Bonzini } 83649ab747fSPaolo Bonzini 83749ab747fSPaolo Bonzini static void do_phy_write(lan9118_state *s, int reg, uint32_t val) 83849ab747fSPaolo Bonzini { 83949ab747fSPaolo Bonzini switch (reg) { 84049ab747fSPaolo Bonzini case 0: /* Basic Control */ 84149ab747fSPaolo Bonzini if (val & 0x8000) { 84249ab747fSPaolo Bonzini phy_reset(s); 84349ab747fSPaolo Bonzini break; 84449ab747fSPaolo Bonzini } 84549ab747fSPaolo Bonzini s->phy_control = val & 0x7980; 84649ab747fSPaolo Bonzini /* Complete autonegotiation immediately. */ 84749ab747fSPaolo Bonzini if (val & 0x1000) { 84849ab747fSPaolo Bonzini s->phy_status |= 0x0020; 84949ab747fSPaolo Bonzini } 85049ab747fSPaolo Bonzini break; 85149ab747fSPaolo Bonzini case 4: /* Auto-neg advertisement */ 85249ab747fSPaolo Bonzini s->phy_advertise = (val & 0x2d7f) | 0x80; 85349ab747fSPaolo Bonzini break; 85449ab747fSPaolo Bonzini /* TODO 17, 18, 27, 31 */ 85549ab747fSPaolo Bonzini case 30: /* Interrupt mask */ 85649ab747fSPaolo Bonzini s->phy_int_mask = val & 0xff; 85749ab747fSPaolo Bonzini phy_update_irq(s); 85849ab747fSPaolo Bonzini break; 85949ab747fSPaolo Bonzini default: 86049ab747fSPaolo Bonzini BADF("PHY write reg %d = 0x%04x\n", reg, val); 86149ab747fSPaolo Bonzini } 86249ab747fSPaolo Bonzini } 86349ab747fSPaolo Bonzini 86449ab747fSPaolo Bonzini static void do_mac_write(lan9118_state *s, int reg, uint32_t val) 86549ab747fSPaolo Bonzini { 86649ab747fSPaolo Bonzini switch (reg) { 86749ab747fSPaolo Bonzini case MAC_CR: 86849ab747fSPaolo Bonzini if ((s->mac_cr & MAC_CR_RXEN) != 0 && (val & MAC_CR_RXEN) == 0) { 86949ab747fSPaolo Bonzini s->int_sts |= RXSTOP_INT; 87049ab747fSPaolo Bonzini } 87149ab747fSPaolo Bonzini s->mac_cr = val & ~MAC_CR_RESERVED; 87249ab747fSPaolo Bonzini DPRINTF("MAC_CR: %08x\n", val); 87349ab747fSPaolo Bonzini break; 87449ab747fSPaolo Bonzini case MAC_ADDRH: 87549ab747fSPaolo Bonzini s->conf.macaddr.a[4] = val & 0xff; 87649ab747fSPaolo Bonzini s->conf.macaddr.a[5] = (val >> 8) & 0xff; 87749ab747fSPaolo Bonzini lan9118_mac_changed(s); 87849ab747fSPaolo Bonzini break; 87949ab747fSPaolo Bonzini case MAC_ADDRL: 88049ab747fSPaolo Bonzini s->conf.macaddr.a[0] = val & 0xff; 88149ab747fSPaolo Bonzini s->conf.macaddr.a[1] = (val >> 8) & 0xff; 88249ab747fSPaolo Bonzini s->conf.macaddr.a[2] = (val >> 16) & 0xff; 88349ab747fSPaolo Bonzini s->conf.macaddr.a[3] = (val >> 24) & 0xff; 88449ab747fSPaolo Bonzini lan9118_mac_changed(s); 88549ab747fSPaolo Bonzini break; 88649ab747fSPaolo Bonzini case MAC_HASHH: 88749ab747fSPaolo Bonzini s->mac_hashh = val; 88849ab747fSPaolo Bonzini break; 88949ab747fSPaolo Bonzini case MAC_HASHL: 89049ab747fSPaolo Bonzini s->mac_hashl = val; 89149ab747fSPaolo Bonzini break; 89249ab747fSPaolo Bonzini case MAC_MII_ACC: 89349ab747fSPaolo Bonzini s->mac_mii_acc = val & 0xffc2; 89449ab747fSPaolo Bonzini if (val & 2) { 89549ab747fSPaolo Bonzini DPRINTF("PHY write %d = 0x%04x\n", 89649ab747fSPaolo Bonzini (val >> 6) & 0x1f, s->mac_mii_data); 89749ab747fSPaolo Bonzini do_phy_write(s, (val >> 6) & 0x1f, s->mac_mii_data); 89849ab747fSPaolo Bonzini } else { 89949ab747fSPaolo Bonzini s->mac_mii_data = do_phy_read(s, (val >> 6) & 0x1f); 90049ab747fSPaolo Bonzini DPRINTF("PHY read %d = 0x%04x\n", 90149ab747fSPaolo Bonzini (val >> 6) & 0x1f, s->mac_mii_data); 90249ab747fSPaolo Bonzini } 90349ab747fSPaolo Bonzini break; 90449ab747fSPaolo Bonzini case MAC_MII_DATA: 90549ab747fSPaolo Bonzini s->mac_mii_data = val & 0xffff; 90649ab747fSPaolo Bonzini break; 90749ab747fSPaolo Bonzini case MAC_FLOW: 90849ab747fSPaolo Bonzini s->mac_flow = val & 0xffff0000; 90949ab747fSPaolo Bonzini break; 91049ab747fSPaolo Bonzini case MAC_VLAN1: 91149ab747fSPaolo Bonzini /* Writing to this register changes a condition for 91249ab747fSPaolo Bonzini * FrameTooLong bit in rx_status. Since we do not set 91349ab747fSPaolo Bonzini * FrameTooLong anyway, just ignore write to this. 91449ab747fSPaolo Bonzini */ 91549ab747fSPaolo Bonzini break; 91649ab747fSPaolo Bonzini default: 91752b4bb73SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, 91852b4bb73SAndrew Baumann "lan9118: Unimplemented MAC register write: %d = 0x%x\n", 91949ab747fSPaolo Bonzini s->mac_cmd & 0xf, val); 92049ab747fSPaolo Bonzini } 92149ab747fSPaolo Bonzini } 92249ab747fSPaolo Bonzini 92349ab747fSPaolo Bonzini static uint32_t do_mac_read(lan9118_state *s, int reg) 92449ab747fSPaolo Bonzini { 92549ab747fSPaolo Bonzini switch (reg) { 92649ab747fSPaolo Bonzini case MAC_CR: 92749ab747fSPaolo Bonzini return s->mac_cr; 92849ab747fSPaolo Bonzini case MAC_ADDRH: 92949ab747fSPaolo Bonzini return s->conf.macaddr.a[4] | (s->conf.macaddr.a[5] << 8); 93049ab747fSPaolo Bonzini case MAC_ADDRL: 93149ab747fSPaolo Bonzini return s->conf.macaddr.a[0] | (s->conf.macaddr.a[1] << 8) 93249ab747fSPaolo Bonzini | (s->conf.macaddr.a[2] << 16) | (s->conf.macaddr.a[3] << 24); 93349ab747fSPaolo Bonzini case MAC_HASHH: 93449ab747fSPaolo Bonzini return s->mac_hashh; 93549ab747fSPaolo Bonzini case MAC_HASHL: 93649ab747fSPaolo Bonzini return s->mac_hashl; 93749ab747fSPaolo Bonzini case MAC_MII_ACC: 93849ab747fSPaolo Bonzini return s->mac_mii_acc; 93949ab747fSPaolo Bonzini case MAC_MII_DATA: 94049ab747fSPaolo Bonzini return s->mac_mii_data; 94149ab747fSPaolo Bonzini case MAC_FLOW: 94249ab747fSPaolo Bonzini return s->mac_flow; 94349ab747fSPaolo Bonzini default: 94452b4bb73SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, 94552b4bb73SAndrew Baumann "lan9118: Unimplemented MAC register read: %d\n", 94649ab747fSPaolo Bonzini s->mac_cmd & 0xf); 94752b4bb73SAndrew Baumann return 0; 94849ab747fSPaolo Bonzini } 94949ab747fSPaolo Bonzini } 95049ab747fSPaolo Bonzini 95149ab747fSPaolo Bonzini static void lan9118_eeprom_cmd(lan9118_state *s, int cmd, int addr) 95249ab747fSPaolo Bonzini { 95312fdd928SAndrew Baumann s->e2p_cmd = (s->e2p_cmd & E2P_CMD_MAC_ADDR_LOADED) | (cmd << 28) | addr; 95449ab747fSPaolo Bonzini switch (cmd) { 95549ab747fSPaolo Bonzini case 0: 95649ab747fSPaolo Bonzini s->e2p_data = s->eeprom[addr]; 95749ab747fSPaolo Bonzini DPRINTF("EEPROM Read %d = 0x%02x\n", addr, s->e2p_data); 95849ab747fSPaolo Bonzini break; 95949ab747fSPaolo Bonzini case 1: 96049ab747fSPaolo Bonzini s->eeprom_writable = 0; 96149ab747fSPaolo Bonzini DPRINTF("EEPROM Write Disable\n"); 96249ab747fSPaolo Bonzini break; 96349ab747fSPaolo Bonzini case 2: /* EWEN */ 96449ab747fSPaolo Bonzini s->eeprom_writable = 1; 96549ab747fSPaolo Bonzini DPRINTF("EEPROM Write Enable\n"); 96649ab747fSPaolo Bonzini break; 96749ab747fSPaolo Bonzini case 3: /* WRITE */ 96849ab747fSPaolo Bonzini if (s->eeprom_writable) { 96949ab747fSPaolo Bonzini s->eeprom[addr] &= s->e2p_data; 97049ab747fSPaolo Bonzini DPRINTF("EEPROM Write %d = 0x%02x\n", addr, s->e2p_data); 97149ab747fSPaolo Bonzini } else { 97249ab747fSPaolo Bonzini DPRINTF("EEPROM Write %d (ignored)\n", addr); 97349ab747fSPaolo Bonzini } 97449ab747fSPaolo Bonzini break; 97549ab747fSPaolo Bonzini case 4: /* WRAL */ 97649ab747fSPaolo Bonzini if (s->eeprom_writable) { 97749ab747fSPaolo Bonzini for (addr = 0; addr < 128; addr++) { 97849ab747fSPaolo Bonzini s->eeprom[addr] &= s->e2p_data; 97949ab747fSPaolo Bonzini } 98049ab747fSPaolo Bonzini DPRINTF("EEPROM Write All 0x%02x\n", s->e2p_data); 98149ab747fSPaolo Bonzini } else { 98249ab747fSPaolo Bonzini DPRINTF("EEPROM Write All (ignored)\n"); 98349ab747fSPaolo Bonzini } 98449ab747fSPaolo Bonzini break; 98549ab747fSPaolo Bonzini case 5: /* ERASE */ 98649ab747fSPaolo Bonzini if (s->eeprom_writable) { 98749ab747fSPaolo Bonzini s->eeprom[addr] = 0xff; 98849ab747fSPaolo Bonzini DPRINTF("EEPROM Erase %d\n", addr); 98949ab747fSPaolo Bonzini } else { 99049ab747fSPaolo Bonzini DPRINTF("EEPROM Erase %d (ignored)\n", addr); 99149ab747fSPaolo Bonzini } 99249ab747fSPaolo Bonzini break; 99349ab747fSPaolo Bonzini case 6: /* ERAL */ 99449ab747fSPaolo Bonzini if (s->eeprom_writable) { 99549ab747fSPaolo Bonzini memset(s->eeprom, 0xff, 128); 99649ab747fSPaolo Bonzini DPRINTF("EEPROM Erase All\n"); 99749ab747fSPaolo Bonzini } else { 99849ab747fSPaolo Bonzini DPRINTF("EEPROM Erase All (ignored)\n"); 99949ab747fSPaolo Bonzini } 100049ab747fSPaolo Bonzini break; 100149ab747fSPaolo Bonzini case 7: /* RELOAD */ 100249ab747fSPaolo Bonzini lan9118_reload_eeprom(s); 100349ab747fSPaolo Bonzini break; 100449ab747fSPaolo Bonzini } 100549ab747fSPaolo Bonzini } 100649ab747fSPaolo Bonzini 100749ab747fSPaolo Bonzini static void lan9118_tick(void *opaque) 100849ab747fSPaolo Bonzini { 100949ab747fSPaolo Bonzini lan9118_state *s = (lan9118_state *)opaque; 101049ab747fSPaolo Bonzini if (s->int_en & GPT_INT) { 101149ab747fSPaolo Bonzini s->int_sts |= GPT_INT; 101249ab747fSPaolo Bonzini } 101349ab747fSPaolo Bonzini lan9118_update(s); 101449ab747fSPaolo Bonzini } 101549ab747fSPaolo Bonzini 101649ab747fSPaolo Bonzini static void lan9118_writel(void *opaque, hwaddr offset, 101749ab747fSPaolo Bonzini uint64_t val, unsigned size) 101849ab747fSPaolo Bonzini { 101949ab747fSPaolo Bonzini lan9118_state *s = (lan9118_state *)opaque; 102049ab747fSPaolo Bonzini offset &= 0xff; 102149ab747fSPaolo Bonzini 102249ab747fSPaolo Bonzini //DPRINTF("Write reg 0x%02x = 0x%08x\n", (int)offset, val); 102349ab747fSPaolo Bonzini if (offset >= 0x20 && offset < 0x40) { 102449ab747fSPaolo Bonzini /* TX FIFO */ 102549ab747fSPaolo Bonzini tx_fifo_push(s, val); 102649ab747fSPaolo Bonzini return; 102749ab747fSPaolo Bonzini } 102849ab747fSPaolo Bonzini switch (offset) { 102949ab747fSPaolo Bonzini case CSR_IRQ_CFG: 103049ab747fSPaolo Bonzini /* TODO: Implement interrupt deassertion intervals. */ 103149ab747fSPaolo Bonzini val &= (IRQ_EN | IRQ_POL | IRQ_TYPE); 103249ab747fSPaolo Bonzini s->irq_cfg = (s->irq_cfg & IRQ_INT) | val; 103349ab747fSPaolo Bonzini break; 103449ab747fSPaolo Bonzini case CSR_INT_STS: 103549ab747fSPaolo Bonzini s->int_sts &= ~val; 103649ab747fSPaolo Bonzini break; 103749ab747fSPaolo Bonzini case CSR_INT_EN: 103849ab747fSPaolo Bonzini s->int_en = val & ~RESERVED_INT; 103949ab747fSPaolo Bonzini s->int_sts |= val & SW_INT; 104049ab747fSPaolo Bonzini break; 104149ab747fSPaolo Bonzini case CSR_FIFO_INT: 104249ab747fSPaolo Bonzini DPRINTF("FIFO INT levels %08x\n", val); 104349ab747fSPaolo Bonzini s->fifo_int = val; 104449ab747fSPaolo Bonzini break; 104549ab747fSPaolo Bonzini case CSR_RX_CFG: 104649ab747fSPaolo Bonzini if (val & 0x8000) { 104749ab747fSPaolo Bonzini /* RX_DUMP */ 104849ab747fSPaolo Bonzini s->rx_fifo_used = 0; 104949ab747fSPaolo Bonzini s->rx_status_fifo_used = 0; 105049ab747fSPaolo Bonzini s->rx_packet_size_tail = s->rx_packet_size_head; 105149ab747fSPaolo Bonzini s->rx_packet_size[s->rx_packet_size_head] = 0; 105249ab747fSPaolo Bonzini } 105349ab747fSPaolo Bonzini s->rx_cfg = val & 0xcfff1ff0; 105449ab747fSPaolo Bonzini break; 105549ab747fSPaolo Bonzini case CSR_TX_CFG: 105649ab747fSPaolo Bonzini if (val & 0x8000) { 105749ab747fSPaolo Bonzini s->tx_status_fifo_used = 0; 105849ab747fSPaolo Bonzini } 105949ab747fSPaolo Bonzini if (val & 0x4000) { 106049ab747fSPaolo Bonzini s->txp->state = TX_IDLE; 106149ab747fSPaolo Bonzini s->txp->fifo_used = 0; 106249ab747fSPaolo Bonzini s->txp->cmd_a = 0xffffffff; 106349ab747fSPaolo Bonzini } 106449ab747fSPaolo Bonzini s->tx_cfg = val & 6; 106549ab747fSPaolo Bonzini break; 106649ab747fSPaolo Bonzini case CSR_HW_CFG: 106749ab747fSPaolo Bonzini if (val & 1) { 106849ab747fSPaolo Bonzini /* SRST */ 10693ff66d10SAndreas Färber lan9118_reset(DEVICE(s)); 107049ab747fSPaolo Bonzini } else { 107149ab747fSPaolo Bonzini s->hw_cfg = (val & 0x003f300) | (s->hw_cfg & 0x4); 107249ab747fSPaolo Bonzini } 107349ab747fSPaolo Bonzini break; 107449ab747fSPaolo Bonzini case CSR_RX_DP_CTRL: 107549ab747fSPaolo Bonzini if (val & 0x80000000) { 107649ab747fSPaolo Bonzini /* Skip forward to next packet. */ 107749ab747fSPaolo Bonzini s->rxp_pad = 0; 107849ab747fSPaolo Bonzini s->rxp_offset = 0; 107949ab747fSPaolo Bonzini if (s->rxp_size == 0) { 108049ab747fSPaolo Bonzini /* Pop a word to start the next packet. */ 108149ab747fSPaolo Bonzini rx_fifo_pop(s); 108249ab747fSPaolo Bonzini s->rxp_pad = 0; 108349ab747fSPaolo Bonzini s->rxp_offset = 0; 108449ab747fSPaolo Bonzini } 108549ab747fSPaolo Bonzini s->rx_fifo_head += s->rxp_size; 108649ab747fSPaolo Bonzini if (s->rx_fifo_head >= s->rx_fifo_size) { 108749ab747fSPaolo Bonzini s->rx_fifo_head -= s->rx_fifo_size; 108849ab747fSPaolo Bonzini } 108949ab747fSPaolo Bonzini } 109049ab747fSPaolo Bonzini break; 109149ab747fSPaolo Bonzini case CSR_PMT_CTRL: 109249ab747fSPaolo Bonzini if (val & 0x400) { 109349ab747fSPaolo Bonzini phy_reset(s); 109449ab747fSPaolo Bonzini } 109549ab747fSPaolo Bonzini s->pmt_ctrl &= ~0x34e; 109649ab747fSPaolo Bonzini s->pmt_ctrl |= (val & 0x34e); 109749ab747fSPaolo Bonzini break; 109849ab747fSPaolo Bonzini case CSR_GPIO_CFG: 109949ab747fSPaolo Bonzini /* Probably just enabling LEDs. */ 110049ab747fSPaolo Bonzini s->gpio_cfg = val & 0x7777071f; 110149ab747fSPaolo Bonzini break; 110249ab747fSPaolo Bonzini case CSR_GPT_CFG: 110349ab747fSPaolo Bonzini if ((s->gpt_cfg ^ val) & GPT_TIMER_EN) { 110488e4bd67SPeter Maydell ptimer_transaction_begin(s->timer); 110549ab747fSPaolo Bonzini if (val & GPT_TIMER_EN) { 110649ab747fSPaolo Bonzini ptimer_set_count(s->timer, val & 0xffff); 110749ab747fSPaolo Bonzini ptimer_run(s->timer, 0); 110849ab747fSPaolo Bonzini } else { 110949ab747fSPaolo Bonzini ptimer_stop(s->timer); 111049ab747fSPaolo Bonzini ptimer_set_count(s->timer, 0xffff); 111149ab747fSPaolo Bonzini } 111288e4bd67SPeter Maydell ptimer_transaction_commit(s->timer); 111349ab747fSPaolo Bonzini } 111449ab747fSPaolo Bonzini s->gpt_cfg = val & (GPT_TIMER_EN | 0xffff); 111549ab747fSPaolo Bonzini break; 111649ab747fSPaolo Bonzini case CSR_WORD_SWAP: 111749ab747fSPaolo Bonzini /* Ignored because we're in 32-bit mode. */ 111849ab747fSPaolo Bonzini s->word_swap = val; 111949ab747fSPaolo Bonzini break; 112049ab747fSPaolo Bonzini case CSR_MAC_CSR_CMD: 112149ab747fSPaolo Bonzini s->mac_cmd = val & 0x4000000f; 112249ab747fSPaolo Bonzini if (val & 0x80000000) { 112349ab747fSPaolo Bonzini if (val & 0x40000000) { 112449ab747fSPaolo Bonzini s->mac_data = do_mac_read(s, val & 0xf); 112549ab747fSPaolo Bonzini DPRINTF("MAC read %d = 0x%08x\n", val & 0xf, s->mac_data); 112649ab747fSPaolo Bonzini } else { 112749ab747fSPaolo Bonzini DPRINTF("MAC write %d = 0x%08x\n", val & 0xf, s->mac_data); 112849ab747fSPaolo Bonzini do_mac_write(s, val & 0xf, s->mac_data); 112949ab747fSPaolo Bonzini } 113049ab747fSPaolo Bonzini } 113149ab747fSPaolo Bonzini break; 113249ab747fSPaolo Bonzini case CSR_MAC_CSR_DATA: 113349ab747fSPaolo Bonzini s->mac_data = val; 113449ab747fSPaolo Bonzini break; 113549ab747fSPaolo Bonzini case CSR_AFC_CFG: 113649ab747fSPaolo Bonzini s->afc_cfg = val & 0x00ffffff; 113749ab747fSPaolo Bonzini break; 113849ab747fSPaolo Bonzini case CSR_E2P_CMD: 113949ab747fSPaolo Bonzini lan9118_eeprom_cmd(s, (val >> 28) & 7, val & 0x7f); 114049ab747fSPaolo Bonzini break; 114149ab747fSPaolo Bonzini case CSR_E2P_DATA: 114249ab747fSPaolo Bonzini s->e2p_data = val & 0xff; 114349ab747fSPaolo Bonzini break; 114449ab747fSPaolo Bonzini 114549ab747fSPaolo Bonzini default: 114652b4bb73SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "lan9118_write: Bad reg 0x%x = %x\n", 114752b4bb73SAndrew Baumann (int)offset, (int)val); 114849ab747fSPaolo Bonzini break; 114949ab747fSPaolo Bonzini } 115049ab747fSPaolo Bonzini lan9118_update(s); 115149ab747fSPaolo Bonzini } 115249ab747fSPaolo Bonzini 115349ab747fSPaolo Bonzini static void lan9118_writew(void *opaque, hwaddr offset, 115449ab747fSPaolo Bonzini uint32_t val) 115549ab747fSPaolo Bonzini { 115649ab747fSPaolo Bonzini lan9118_state *s = (lan9118_state *)opaque; 115749ab747fSPaolo Bonzini offset &= 0xff; 115849ab747fSPaolo Bonzini 115949ab747fSPaolo Bonzini if (s->write_word_prev_offset != (offset & ~0x3)) { 116049ab747fSPaolo Bonzini /* New offset, reset word counter */ 116149ab747fSPaolo Bonzini s->write_word_n = 0; 116249ab747fSPaolo Bonzini s->write_word_prev_offset = offset & ~0x3; 116349ab747fSPaolo Bonzini } 116449ab747fSPaolo Bonzini 116549ab747fSPaolo Bonzini if (offset & 0x2) { 116649ab747fSPaolo Bonzini s->write_word_h = val; 116749ab747fSPaolo Bonzini } else { 116849ab747fSPaolo Bonzini s->write_word_l = val; 116949ab747fSPaolo Bonzini } 117049ab747fSPaolo Bonzini 117149ab747fSPaolo Bonzini //DPRINTF("Writew reg 0x%02x = 0x%08x\n", (int)offset, val); 117249ab747fSPaolo Bonzini s->write_word_n++; 117349ab747fSPaolo Bonzini if (s->write_word_n == 2) { 117449ab747fSPaolo Bonzini s->write_word_n = 0; 117549ab747fSPaolo Bonzini lan9118_writel(s, offset & ~3, s->write_word_l + 117649ab747fSPaolo Bonzini (s->write_word_h << 16), 4); 117749ab747fSPaolo Bonzini } 117849ab747fSPaolo Bonzini } 117949ab747fSPaolo Bonzini 118049ab747fSPaolo Bonzini static void lan9118_16bit_mode_write(void *opaque, hwaddr offset, 118149ab747fSPaolo Bonzini uint64_t val, unsigned size) 118249ab747fSPaolo Bonzini { 118349ab747fSPaolo Bonzini switch (size) { 118449ab747fSPaolo Bonzini case 2: 118549ab747fSPaolo Bonzini lan9118_writew(opaque, offset, (uint32_t)val); 118649ab747fSPaolo Bonzini return; 118749ab747fSPaolo Bonzini case 4: 118849ab747fSPaolo Bonzini lan9118_writel(opaque, offset, val, size); 118949ab747fSPaolo Bonzini return; 119049ab747fSPaolo Bonzini } 119149ab747fSPaolo Bonzini 119249ab747fSPaolo Bonzini hw_error("lan9118_write: Bad size 0x%x\n", size); 119349ab747fSPaolo Bonzini } 119449ab747fSPaolo Bonzini 119549ab747fSPaolo Bonzini static uint64_t lan9118_readl(void *opaque, hwaddr offset, 119649ab747fSPaolo Bonzini unsigned size) 119749ab747fSPaolo Bonzini { 119849ab747fSPaolo Bonzini lan9118_state *s = (lan9118_state *)opaque; 119949ab747fSPaolo Bonzini 120049ab747fSPaolo Bonzini //DPRINTF("Read reg 0x%02x\n", (int)offset); 120149ab747fSPaolo Bonzini if (offset < 0x20) { 120249ab747fSPaolo Bonzini /* RX FIFO */ 120349ab747fSPaolo Bonzini return rx_fifo_pop(s); 120449ab747fSPaolo Bonzini } 120549ab747fSPaolo Bonzini switch (offset) { 120649ab747fSPaolo Bonzini case 0x40: 120749ab747fSPaolo Bonzini return rx_status_fifo_pop(s); 120849ab747fSPaolo Bonzini case 0x44: 1209*e7e29fdbSPeter Maydell return s->rx_status_fifo[s->rx_status_fifo_head]; 121049ab747fSPaolo Bonzini case 0x48: 121149ab747fSPaolo Bonzini return tx_status_fifo_pop(s); 121249ab747fSPaolo Bonzini case 0x4c: 121349ab747fSPaolo Bonzini return s->tx_status_fifo[s->tx_status_fifo_head]; 121449ab747fSPaolo Bonzini case CSR_ID_REV: 121549ab747fSPaolo Bonzini return 0x01180001; 121649ab747fSPaolo Bonzini case CSR_IRQ_CFG: 121749ab747fSPaolo Bonzini return s->irq_cfg; 121849ab747fSPaolo Bonzini case CSR_INT_STS: 121949ab747fSPaolo Bonzini return s->int_sts; 122049ab747fSPaolo Bonzini case CSR_INT_EN: 122149ab747fSPaolo Bonzini return s->int_en; 122249ab747fSPaolo Bonzini case CSR_BYTE_TEST: 122349ab747fSPaolo Bonzini return 0x87654321; 122449ab747fSPaolo Bonzini case CSR_FIFO_INT: 122549ab747fSPaolo Bonzini return s->fifo_int; 122649ab747fSPaolo Bonzini case CSR_RX_CFG: 122749ab747fSPaolo Bonzini return s->rx_cfg; 122849ab747fSPaolo Bonzini case CSR_TX_CFG: 122949ab747fSPaolo Bonzini return s->tx_cfg; 123049ab747fSPaolo Bonzini case CSR_HW_CFG: 123149ab747fSPaolo Bonzini return s->hw_cfg; 123249ab747fSPaolo Bonzini case CSR_RX_DP_CTRL: 123349ab747fSPaolo Bonzini return 0; 123449ab747fSPaolo Bonzini case CSR_RX_FIFO_INF: 123549ab747fSPaolo Bonzini return (s->rx_status_fifo_used << 16) | (s->rx_fifo_used << 2); 123649ab747fSPaolo Bonzini case CSR_TX_FIFO_INF: 123749ab747fSPaolo Bonzini return (s->tx_status_fifo_used << 16) 123849ab747fSPaolo Bonzini | (s->tx_fifo_size - s->txp->fifo_used); 123949ab747fSPaolo Bonzini case CSR_PMT_CTRL: 124049ab747fSPaolo Bonzini return s->pmt_ctrl; 124149ab747fSPaolo Bonzini case CSR_GPIO_CFG: 124249ab747fSPaolo Bonzini return s->gpio_cfg; 124349ab747fSPaolo Bonzini case CSR_GPT_CFG: 124449ab747fSPaolo Bonzini return s->gpt_cfg; 124549ab747fSPaolo Bonzini case CSR_GPT_CNT: 124649ab747fSPaolo Bonzini return ptimer_get_count(s->timer); 124749ab747fSPaolo Bonzini case CSR_WORD_SWAP: 124849ab747fSPaolo Bonzini return s->word_swap; 124949ab747fSPaolo Bonzini case CSR_FREE_RUN: 1250bc72ad67SAlex Bligh return (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) / 40) - s->free_timer_start; 125149ab747fSPaolo Bonzini case CSR_RX_DROP: 125249ab747fSPaolo Bonzini /* TODO: Implement dropped frames counter. */ 125349ab747fSPaolo Bonzini return 0; 125449ab747fSPaolo Bonzini case CSR_MAC_CSR_CMD: 125549ab747fSPaolo Bonzini return s->mac_cmd; 125649ab747fSPaolo Bonzini case CSR_MAC_CSR_DATA: 125749ab747fSPaolo Bonzini return s->mac_data; 125849ab747fSPaolo Bonzini case CSR_AFC_CFG: 125949ab747fSPaolo Bonzini return s->afc_cfg; 126049ab747fSPaolo Bonzini case CSR_E2P_CMD: 126149ab747fSPaolo Bonzini return s->e2p_cmd; 126249ab747fSPaolo Bonzini case CSR_E2P_DATA: 126349ab747fSPaolo Bonzini return s->e2p_data; 126449ab747fSPaolo Bonzini } 126552b4bb73SAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "lan9118_read: Bad reg 0x%x\n", (int)offset); 126649ab747fSPaolo Bonzini return 0; 126749ab747fSPaolo Bonzini } 126849ab747fSPaolo Bonzini 126949ab747fSPaolo Bonzini static uint32_t lan9118_readw(void *opaque, hwaddr offset) 127049ab747fSPaolo Bonzini { 127149ab747fSPaolo Bonzini lan9118_state *s = (lan9118_state *)opaque; 127249ab747fSPaolo Bonzini uint32_t val; 127349ab747fSPaolo Bonzini 127449ab747fSPaolo Bonzini if (s->read_word_prev_offset != (offset & ~0x3)) { 127549ab747fSPaolo Bonzini /* New offset, reset word counter */ 127649ab747fSPaolo Bonzini s->read_word_n = 0; 127749ab747fSPaolo Bonzini s->read_word_prev_offset = offset & ~0x3; 127849ab747fSPaolo Bonzini } 127949ab747fSPaolo Bonzini 128049ab747fSPaolo Bonzini s->read_word_n++; 128149ab747fSPaolo Bonzini if (s->read_word_n == 1) { 128249ab747fSPaolo Bonzini s->read_long = lan9118_readl(s, offset & ~3, 4); 128349ab747fSPaolo Bonzini } else { 128449ab747fSPaolo Bonzini s->read_word_n = 0; 128549ab747fSPaolo Bonzini } 128649ab747fSPaolo Bonzini 128749ab747fSPaolo Bonzini if (offset & 2) { 128849ab747fSPaolo Bonzini val = s->read_long >> 16; 128949ab747fSPaolo Bonzini } else { 129049ab747fSPaolo Bonzini val = s->read_long & 0xFFFF; 129149ab747fSPaolo Bonzini } 129249ab747fSPaolo Bonzini 129349ab747fSPaolo Bonzini //DPRINTF("Readw reg 0x%02x, val 0x%x\n", (int)offset, val); 129449ab747fSPaolo Bonzini return val; 129549ab747fSPaolo Bonzini } 129649ab747fSPaolo Bonzini 129749ab747fSPaolo Bonzini static uint64_t lan9118_16bit_mode_read(void *opaque, hwaddr offset, 129849ab747fSPaolo Bonzini unsigned size) 129949ab747fSPaolo Bonzini { 130049ab747fSPaolo Bonzini switch (size) { 130149ab747fSPaolo Bonzini case 2: 130249ab747fSPaolo Bonzini return lan9118_readw(opaque, offset); 130349ab747fSPaolo Bonzini case 4: 130449ab747fSPaolo Bonzini return lan9118_readl(opaque, offset, size); 130549ab747fSPaolo Bonzini } 130649ab747fSPaolo Bonzini 130749ab747fSPaolo Bonzini hw_error("lan9118_read: Bad size 0x%x\n", size); 130849ab747fSPaolo Bonzini return 0; 130949ab747fSPaolo Bonzini } 131049ab747fSPaolo Bonzini 131149ab747fSPaolo Bonzini static const MemoryRegionOps lan9118_mem_ops = { 131249ab747fSPaolo Bonzini .read = lan9118_readl, 131349ab747fSPaolo Bonzini .write = lan9118_writel, 131449ab747fSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 131549ab747fSPaolo Bonzini }; 131649ab747fSPaolo Bonzini 131749ab747fSPaolo Bonzini static const MemoryRegionOps lan9118_16bit_mem_ops = { 131849ab747fSPaolo Bonzini .read = lan9118_16bit_mode_read, 131949ab747fSPaolo Bonzini .write = lan9118_16bit_mode_write, 132049ab747fSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN, 132149ab747fSPaolo Bonzini }; 132249ab747fSPaolo Bonzini 132349ab747fSPaolo Bonzini static NetClientInfo net_lan9118_info = { 1324f394b2e2SEric Blake .type = NET_CLIENT_DRIVER_NIC, 132549ab747fSPaolo Bonzini .size = sizeof(NICState), 132649ab747fSPaolo Bonzini .receive = lan9118_receive, 132749ab747fSPaolo Bonzini .link_status_changed = lan9118_set_link, 132849ab747fSPaolo Bonzini }; 132949ab747fSPaolo Bonzini 1330f71b3367SCédric Le Goater static void lan9118_realize(DeviceState *dev, Error **errp) 133149ab747fSPaolo Bonzini { 1332f71b3367SCédric Le Goater SysBusDevice *sbd = SYS_BUS_DEVICE(dev); 13333ff66d10SAndreas Färber lan9118_state *s = LAN9118(dev); 133449ab747fSPaolo Bonzini int i; 133549ab747fSPaolo Bonzini const MemoryRegionOps *mem_ops = 133649ab747fSPaolo Bonzini s->mode_16bit ? &lan9118_16bit_mem_ops : &lan9118_mem_ops; 133749ab747fSPaolo Bonzini 1338eedfac6fSPaolo Bonzini memory_region_init_io(&s->mmio, OBJECT(dev), mem_ops, s, 1339eedfac6fSPaolo Bonzini "lan9118-mmio", 0x100); 13403ff66d10SAndreas Färber sysbus_init_mmio(sbd, &s->mmio); 13413ff66d10SAndreas Färber sysbus_init_irq(sbd, &s->irq); 134249ab747fSPaolo Bonzini qemu_macaddr_default_if_unset(&s->conf.macaddr); 134349ab747fSPaolo Bonzini 134449ab747fSPaolo Bonzini s->nic = qemu_new_nic(&net_lan9118_info, &s->conf, 13453ff66d10SAndreas Färber object_get_typename(OBJECT(dev)), dev->id, s); 134649ab747fSPaolo Bonzini qemu_format_nic_info_str(qemu_get_queue(s->nic), s->conf.macaddr.a); 134749ab747fSPaolo Bonzini s->eeprom[0] = 0xa5; 134849ab747fSPaolo Bonzini for (i = 0; i < 6; i++) { 134949ab747fSPaolo Bonzini s->eeprom[i + 1] = s->conf.macaddr.a[i]; 135049ab747fSPaolo Bonzini } 135149ab747fSPaolo Bonzini s->pmt_ctrl = 1; 135249ab747fSPaolo Bonzini s->txp = &s->tx_packet; 135349ab747fSPaolo Bonzini 135488e4bd67SPeter Maydell s->timer = ptimer_init(lan9118_tick, s, PTIMER_POLICY_DEFAULT); 135588e4bd67SPeter Maydell ptimer_transaction_begin(s->timer); 135649ab747fSPaolo Bonzini ptimer_set_freq(s->timer, 10000); 135749ab747fSPaolo Bonzini ptimer_set_limit(s->timer, 0xffff, 1); 135888e4bd67SPeter Maydell ptimer_transaction_commit(s->timer); 135949ab747fSPaolo Bonzini } 136049ab747fSPaolo Bonzini 136149ab747fSPaolo Bonzini static Property lan9118_properties[] = { 136249ab747fSPaolo Bonzini DEFINE_NIC_PROPERTIES(lan9118_state, conf), 136349ab747fSPaolo Bonzini DEFINE_PROP_UINT32("mode_16bit", lan9118_state, mode_16bit, 0), 136449ab747fSPaolo Bonzini DEFINE_PROP_END_OF_LIST(), 136549ab747fSPaolo Bonzini }; 136649ab747fSPaolo Bonzini 136749ab747fSPaolo Bonzini static void lan9118_class_init(ObjectClass *klass, void *data) 136849ab747fSPaolo Bonzini { 136949ab747fSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass); 137049ab747fSPaolo Bonzini 137149ab747fSPaolo Bonzini dc->reset = lan9118_reset; 13724f67d30bSMarc-André Lureau device_class_set_props(dc, lan9118_properties); 137349ab747fSPaolo Bonzini dc->vmsd = &vmstate_lan9118; 1374f71b3367SCédric Le Goater dc->realize = lan9118_realize; 137549ab747fSPaolo Bonzini } 137649ab747fSPaolo Bonzini 137749ab747fSPaolo Bonzini static const TypeInfo lan9118_info = { 13783ff66d10SAndreas Färber .name = TYPE_LAN9118, 137949ab747fSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE, 138049ab747fSPaolo Bonzini .instance_size = sizeof(lan9118_state), 138149ab747fSPaolo Bonzini .class_init = lan9118_class_init, 138249ab747fSPaolo Bonzini }; 138349ab747fSPaolo Bonzini 138449ab747fSPaolo Bonzini static void lan9118_register_types(void) 138549ab747fSPaolo Bonzini { 138649ab747fSPaolo Bonzini type_register_static(&lan9118_info); 138749ab747fSPaolo Bonzini } 138849ab747fSPaolo Bonzini 138949ab747fSPaolo Bonzini /* Legacy helper function. Should go away when machine config files are 139049ab747fSPaolo Bonzini implemented. */ 139149ab747fSPaolo Bonzini void lan9118_init(NICInfo *nd, uint32_t base, qemu_irq irq) 139249ab747fSPaolo Bonzini { 139349ab747fSPaolo Bonzini DeviceState *dev; 139449ab747fSPaolo Bonzini SysBusDevice *s; 139549ab747fSPaolo Bonzini 139649ab747fSPaolo Bonzini qemu_check_nic_model(nd, "lan9118"); 13973e80f690SMarkus Armbruster dev = qdev_new(TYPE_LAN9118); 139849ab747fSPaolo Bonzini qdev_set_nic_properties(dev, nd); 139949ab747fSPaolo Bonzini s = SYS_BUS_DEVICE(dev); 14003c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal); 140149ab747fSPaolo Bonzini sysbus_mmio_map(s, 0, base); 140249ab747fSPaolo Bonzini sysbus_connect_irq(s, 0, irq); 140349ab747fSPaolo Bonzini } 140449ab747fSPaolo Bonzini 140549ab747fSPaolo Bonzini type_init(lan9118_register_types) 1406