19eb8040cSPeter Maydell /*
29eb8040cSPeter Maydell * ARM TrustZone peripheral protection controller emulation
39eb8040cSPeter Maydell *
49eb8040cSPeter Maydell * Copyright (c) 2018 Linaro Limited
59eb8040cSPeter Maydell * Written by Peter Maydell
69eb8040cSPeter Maydell *
79eb8040cSPeter Maydell * This program is free software; you can redistribute it and/or modify
89eb8040cSPeter Maydell * it under the terms of the GNU General Public License version 2 or
99eb8040cSPeter Maydell * (at your option) any later version.
109eb8040cSPeter Maydell */
119eb8040cSPeter Maydell
129eb8040cSPeter Maydell #include "qemu/osdep.h"
139eb8040cSPeter Maydell #include "qemu/log.h"
140b8fa32fSMarkus Armbruster #include "qemu/module.h"
159eb8040cSPeter Maydell #include "qapi/error.h"
169eb8040cSPeter Maydell #include "trace.h"
179eb8040cSPeter Maydell #include "hw/sysbus.h"
18d6454270SMarkus Armbruster #include "migration/vmstate.h"
199eb8040cSPeter Maydell #include "hw/registerfields.h"
2064552b6bSMarkus Armbruster #include "hw/irq.h"
219eb8040cSPeter Maydell #include "hw/misc/tz-ppc.h"
22a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
239eb8040cSPeter Maydell
tz_ppc_update_irq(TZPPC * s)249eb8040cSPeter Maydell static void tz_ppc_update_irq(TZPPC *s)
259eb8040cSPeter Maydell {
269eb8040cSPeter Maydell bool level = s->irq_status && s->irq_enable;
279eb8040cSPeter Maydell
289eb8040cSPeter Maydell trace_tz_ppc_update_irq(level);
299eb8040cSPeter Maydell qemu_set_irq(s->irq, level);
309eb8040cSPeter Maydell }
319eb8040cSPeter Maydell
tz_ppc_cfg_nonsec(void * opaque,int n,int level)329eb8040cSPeter Maydell static void tz_ppc_cfg_nonsec(void *opaque, int n, int level)
339eb8040cSPeter Maydell {
349eb8040cSPeter Maydell TZPPC *s = TZ_PPC(opaque);
359eb8040cSPeter Maydell
369eb8040cSPeter Maydell assert(n < TZ_NUM_PORTS);
379eb8040cSPeter Maydell trace_tz_ppc_cfg_nonsec(n, level);
389eb8040cSPeter Maydell s->cfg_nonsec[n] = level;
399eb8040cSPeter Maydell }
409eb8040cSPeter Maydell
tz_ppc_cfg_ap(void * opaque,int n,int level)419eb8040cSPeter Maydell static void tz_ppc_cfg_ap(void *opaque, int n, int level)
429eb8040cSPeter Maydell {
439eb8040cSPeter Maydell TZPPC *s = TZ_PPC(opaque);
449eb8040cSPeter Maydell
459eb8040cSPeter Maydell assert(n < TZ_NUM_PORTS);
469eb8040cSPeter Maydell trace_tz_ppc_cfg_ap(n, level);
479eb8040cSPeter Maydell s->cfg_ap[n] = level;
489eb8040cSPeter Maydell }
499eb8040cSPeter Maydell
tz_ppc_cfg_sec_resp(void * opaque,int n,int level)509eb8040cSPeter Maydell static void tz_ppc_cfg_sec_resp(void *opaque, int n, int level)
519eb8040cSPeter Maydell {
529eb8040cSPeter Maydell TZPPC *s = TZ_PPC(opaque);
539eb8040cSPeter Maydell
549eb8040cSPeter Maydell trace_tz_ppc_cfg_sec_resp(level);
559eb8040cSPeter Maydell s->cfg_sec_resp = level;
569eb8040cSPeter Maydell }
579eb8040cSPeter Maydell
tz_ppc_irq_enable(void * opaque,int n,int level)589eb8040cSPeter Maydell static void tz_ppc_irq_enable(void *opaque, int n, int level)
599eb8040cSPeter Maydell {
609eb8040cSPeter Maydell TZPPC *s = TZ_PPC(opaque);
619eb8040cSPeter Maydell
629eb8040cSPeter Maydell trace_tz_ppc_irq_enable(level);
639eb8040cSPeter Maydell s->irq_enable = level;
649eb8040cSPeter Maydell tz_ppc_update_irq(s);
659eb8040cSPeter Maydell }
669eb8040cSPeter Maydell
tz_ppc_irq_clear(void * opaque,int n,int level)679eb8040cSPeter Maydell static void tz_ppc_irq_clear(void *opaque, int n, int level)
689eb8040cSPeter Maydell {
699eb8040cSPeter Maydell TZPPC *s = TZ_PPC(opaque);
709eb8040cSPeter Maydell
719eb8040cSPeter Maydell trace_tz_ppc_irq_clear(level);
729eb8040cSPeter Maydell
739eb8040cSPeter Maydell s->irq_clear = level;
749eb8040cSPeter Maydell if (level) {
759eb8040cSPeter Maydell s->irq_status = false;
769eb8040cSPeter Maydell tz_ppc_update_irq(s);
779eb8040cSPeter Maydell }
789eb8040cSPeter Maydell }
799eb8040cSPeter Maydell
tz_ppc_check(TZPPC * s,int n,MemTxAttrs attrs)809eb8040cSPeter Maydell static bool tz_ppc_check(TZPPC *s, int n, MemTxAttrs attrs)
819eb8040cSPeter Maydell {
829eb8040cSPeter Maydell /* Check whether to allow an access to port n; return true if
839eb8040cSPeter Maydell * the check passes, and false if the transaction must be blocked.
849eb8040cSPeter Maydell * If the latter, the caller must check cfg_sec_resp to determine
859eb8040cSPeter Maydell * whether to abort or RAZ/WI the transaction.
869eb8040cSPeter Maydell * The checks are:
879eb8040cSPeter Maydell * + nonsec_mask suppresses any check of the secure attribute
889eb8040cSPeter Maydell * + otherwise, block if cfg_nonsec is 1 and transaction is secure,
899eb8040cSPeter Maydell * or if cfg_nonsec is 0 and transaction is non-secure
909eb8040cSPeter Maydell * + block if transaction is usermode and cfg_ap is 0
919eb8040cSPeter Maydell */
929eb8040cSPeter Maydell if ((attrs.secure == s->cfg_nonsec[n] && !(s->nonsec_mask & (1 << n))) ||
939eb8040cSPeter Maydell (attrs.user && !s->cfg_ap[n])) {
949eb8040cSPeter Maydell /* Block the transaction. */
959eb8040cSPeter Maydell if (!s->irq_clear) {
969eb8040cSPeter Maydell /* Note that holding irq_clear high suppresses interrupts */
979eb8040cSPeter Maydell s->irq_status = true;
989eb8040cSPeter Maydell tz_ppc_update_irq(s);
999eb8040cSPeter Maydell }
1009eb8040cSPeter Maydell return false;
1019eb8040cSPeter Maydell }
1029eb8040cSPeter Maydell return true;
1039eb8040cSPeter Maydell }
1049eb8040cSPeter Maydell
tz_ppc_read(void * opaque,hwaddr addr,uint64_t * pdata,unsigned size,MemTxAttrs attrs)1059eb8040cSPeter Maydell static MemTxResult tz_ppc_read(void *opaque, hwaddr addr, uint64_t *pdata,
1069eb8040cSPeter Maydell unsigned size, MemTxAttrs attrs)
1079eb8040cSPeter Maydell {
1089eb8040cSPeter Maydell TZPPCPort *p = opaque;
1099eb8040cSPeter Maydell TZPPC *s = p->ppc;
1109eb8040cSPeter Maydell int n = p - s->port;
1119eb8040cSPeter Maydell AddressSpace *as = &p->downstream_as;
1129eb8040cSPeter Maydell uint64_t data;
1139eb8040cSPeter Maydell MemTxResult res;
1149eb8040cSPeter Maydell
1159eb8040cSPeter Maydell if (!tz_ppc_check(s, n, attrs)) {
1169eb8040cSPeter Maydell trace_tz_ppc_read_blocked(n, addr, attrs.secure, attrs.user);
1179eb8040cSPeter Maydell if (s->cfg_sec_resp) {
1189eb8040cSPeter Maydell return MEMTX_ERROR;
1199eb8040cSPeter Maydell } else {
1209eb8040cSPeter Maydell *pdata = 0;
1219eb8040cSPeter Maydell return MEMTX_OK;
1229eb8040cSPeter Maydell }
1239eb8040cSPeter Maydell }
1249eb8040cSPeter Maydell
1259eb8040cSPeter Maydell switch (size) {
1269eb8040cSPeter Maydell case 1:
1279eb8040cSPeter Maydell data = address_space_ldub(as, addr, attrs, &res);
1289eb8040cSPeter Maydell break;
1299eb8040cSPeter Maydell case 2:
1309eb8040cSPeter Maydell data = address_space_lduw_le(as, addr, attrs, &res);
1319eb8040cSPeter Maydell break;
1329eb8040cSPeter Maydell case 4:
1339eb8040cSPeter Maydell data = address_space_ldl_le(as, addr, attrs, &res);
1349eb8040cSPeter Maydell break;
1359eb8040cSPeter Maydell case 8:
1369eb8040cSPeter Maydell data = address_space_ldq_le(as, addr, attrs, &res);
1379eb8040cSPeter Maydell break;
1389eb8040cSPeter Maydell default:
1399eb8040cSPeter Maydell g_assert_not_reached();
1409eb8040cSPeter Maydell }
1419eb8040cSPeter Maydell *pdata = data;
1429eb8040cSPeter Maydell return res;
1439eb8040cSPeter Maydell }
1449eb8040cSPeter Maydell
tz_ppc_write(void * opaque,hwaddr addr,uint64_t val,unsigned size,MemTxAttrs attrs)1459eb8040cSPeter Maydell static MemTxResult tz_ppc_write(void *opaque, hwaddr addr, uint64_t val,
1469eb8040cSPeter Maydell unsigned size, MemTxAttrs attrs)
1479eb8040cSPeter Maydell {
1489eb8040cSPeter Maydell TZPPCPort *p = opaque;
1499eb8040cSPeter Maydell TZPPC *s = p->ppc;
1509eb8040cSPeter Maydell AddressSpace *as = &p->downstream_as;
1519eb8040cSPeter Maydell int n = p - s->port;
1529eb8040cSPeter Maydell MemTxResult res;
1539eb8040cSPeter Maydell
1549eb8040cSPeter Maydell if (!tz_ppc_check(s, n, attrs)) {
1559eb8040cSPeter Maydell trace_tz_ppc_write_blocked(n, addr, attrs.secure, attrs.user);
1569eb8040cSPeter Maydell if (s->cfg_sec_resp) {
1579eb8040cSPeter Maydell return MEMTX_ERROR;
1589eb8040cSPeter Maydell } else {
1599eb8040cSPeter Maydell return MEMTX_OK;
1609eb8040cSPeter Maydell }
1619eb8040cSPeter Maydell }
1629eb8040cSPeter Maydell
1639eb8040cSPeter Maydell switch (size) {
1649eb8040cSPeter Maydell case 1:
1659eb8040cSPeter Maydell address_space_stb(as, addr, val, attrs, &res);
1669eb8040cSPeter Maydell break;
1679eb8040cSPeter Maydell case 2:
1689eb8040cSPeter Maydell address_space_stw_le(as, addr, val, attrs, &res);
1699eb8040cSPeter Maydell break;
1709eb8040cSPeter Maydell case 4:
1719eb8040cSPeter Maydell address_space_stl_le(as, addr, val, attrs, &res);
1729eb8040cSPeter Maydell break;
1739eb8040cSPeter Maydell case 8:
1749eb8040cSPeter Maydell address_space_stq_le(as, addr, val, attrs, &res);
1759eb8040cSPeter Maydell break;
1769eb8040cSPeter Maydell default:
1779eb8040cSPeter Maydell g_assert_not_reached();
1789eb8040cSPeter Maydell }
1799eb8040cSPeter Maydell return res;
1809eb8040cSPeter Maydell }
1819eb8040cSPeter Maydell
1829eb8040cSPeter Maydell static const MemoryRegionOps tz_ppc_ops = {
1839eb8040cSPeter Maydell .read_with_attrs = tz_ppc_read,
1849eb8040cSPeter Maydell .write_with_attrs = tz_ppc_write,
1859eb8040cSPeter Maydell .endianness = DEVICE_LITTLE_ENDIAN,
1869eb8040cSPeter Maydell };
1879eb8040cSPeter Maydell
tz_ppc_dummy_accepts(void * opaque,hwaddr addr,unsigned size,bool is_write,MemTxAttrs attrs)18837e571f1SPeter Maydell static bool tz_ppc_dummy_accepts(void *opaque, hwaddr addr,
18937e571f1SPeter Maydell unsigned size, bool is_write,
19037e571f1SPeter Maydell MemTxAttrs attrs)
19137e571f1SPeter Maydell {
19237e571f1SPeter Maydell /*
19337e571f1SPeter Maydell * Board code should never map the upstream end of an unused port,
19437e571f1SPeter Maydell * so we should never try to make a memory access to it.
19537e571f1SPeter Maydell */
19637e571f1SPeter Maydell g_assert_not_reached();
19737e571f1SPeter Maydell }
19837e571f1SPeter Maydell
tz_ppc_dummy_read(void * opaque,hwaddr addr,unsigned size)1992c9fb3b7SPrasad J Pandit static uint64_t tz_ppc_dummy_read(void *opaque, hwaddr addr, unsigned size)
2002c9fb3b7SPrasad J Pandit {
2012c9fb3b7SPrasad J Pandit g_assert_not_reached();
2022c9fb3b7SPrasad J Pandit }
2032c9fb3b7SPrasad J Pandit
tz_ppc_dummy_write(void * opaque,hwaddr addr,uint64_t data,unsigned size)2042c9fb3b7SPrasad J Pandit static void tz_ppc_dummy_write(void *opaque, hwaddr addr,
2052c9fb3b7SPrasad J Pandit uint64_t data, unsigned size)
2062c9fb3b7SPrasad J Pandit {
2072c9fb3b7SPrasad J Pandit g_assert_not_reached();
2082c9fb3b7SPrasad J Pandit }
2092c9fb3b7SPrasad J Pandit
21037e571f1SPeter Maydell static const MemoryRegionOps tz_ppc_dummy_ops = {
2112c9fb3b7SPrasad J Pandit /* define r/w methods to avoid assert failure in memory_region_init_io */
2122c9fb3b7SPrasad J Pandit .read = tz_ppc_dummy_read,
2132c9fb3b7SPrasad J Pandit .write = tz_ppc_dummy_write,
21437e571f1SPeter Maydell .valid.accepts = tz_ppc_dummy_accepts,
21537e571f1SPeter Maydell };
21637e571f1SPeter Maydell
tz_ppc_reset(DeviceState * dev)2179eb8040cSPeter Maydell static void tz_ppc_reset(DeviceState *dev)
2189eb8040cSPeter Maydell {
2199eb8040cSPeter Maydell TZPPC *s = TZ_PPC(dev);
2209eb8040cSPeter Maydell
2219eb8040cSPeter Maydell trace_tz_ppc_reset();
2229eb8040cSPeter Maydell s->cfg_sec_resp = false;
2239eb8040cSPeter Maydell memset(s->cfg_nonsec, 0, sizeof(s->cfg_nonsec));
2249eb8040cSPeter Maydell memset(s->cfg_ap, 0, sizeof(s->cfg_ap));
2259eb8040cSPeter Maydell }
2269eb8040cSPeter Maydell
tz_ppc_init(Object * obj)2279eb8040cSPeter Maydell static void tz_ppc_init(Object *obj)
2289eb8040cSPeter Maydell {
2299eb8040cSPeter Maydell DeviceState *dev = DEVICE(obj);
2309eb8040cSPeter Maydell TZPPC *s = TZ_PPC(obj);
2319eb8040cSPeter Maydell
2329eb8040cSPeter Maydell qdev_init_gpio_in_named(dev, tz_ppc_cfg_nonsec, "cfg_nonsec", TZ_NUM_PORTS);
2339eb8040cSPeter Maydell qdev_init_gpio_in_named(dev, tz_ppc_cfg_ap, "cfg_ap", TZ_NUM_PORTS);
2349eb8040cSPeter Maydell qdev_init_gpio_in_named(dev, tz_ppc_cfg_sec_resp, "cfg_sec_resp", 1);
2359eb8040cSPeter Maydell qdev_init_gpio_in_named(dev, tz_ppc_irq_enable, "irq_enable", 1);
2369eb8040cSPeter Maydell qdev_init_gpio_in_named(dev, tz_ppc_irq_clear, "irq_clear", 1);
2379eb8040cSPeter Maydell qdev_init_gpio_out_named(dev, &s->irq, "irq", 1);
2389eb8040cSPeter Maydell }
2399eb8040cSPeter Maydell
tz_ppc_realize(DeviceState * dev,Error ** errp)2409eb8040cSPeter Maydell static void tz_ppc_realize(DeviceState *dev, Error **errp)
2419eb8040cSPeter Maydell {
2429eb8040cSPeter Maydell Object *obj = OBJECT(dev);
2439eb8040cSPeter Maydell SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
2449eb8040cSPeter Maydell TZPPC *s = TZ_PPC(dev);
2459eb8040cSPeter Maydell int i;
24637e571f1SPeter Maydell int max_port = 0;
2479eb8040cSPeter Maydell
2489eb8040cSPeter Maydell /* We can't create the upstream end of the port until realize,
2499eb8040cSPeter Maydell * as we don't know the size of the MR used as the downstream until then.
2509eb8040cSPeter Maydell */
2519eb8040cSPeter Maydell for (i = 0; i < TZ_NUM_PORTS; i++) {
25237e571f1SPeter Maydell if (s->port[i].downstream) {
25337e571f1SPeter Maydell max_port = i;
25437e571f1SPeter Maydell }
25537e571f1SPeter Maydell }
25637e571f1SPeter Maydell
25737e571f1SPeter Maydell for (i = 0; i <= max_port; i++) {
2589eb8040cSPeter Maydell TZPPCPort *port = &s->port[i];
2599eb8040cSPeter Maydell char *name;
2609eb8040cSPeter Maydell uint64_t size;
2619eb8040cSPeter Maydell
2629eb8040cSPeter Maydell if (!port->downstream) {
26337e571f1SPeter Maydell /*
26437e571f1SPeter Maydell * Create dummy sysbus MMIO region so the sysbus region
26537e571f1SPeter Maydell * numbering doesn't get out of sync with the port numbers.
26637e571f1SPeter Maydell * The size is entirely arbitrary.
26737e571f1SPeter Maydell */
26837e571f1SPeter Maydell name = g_strdup_printf("tz-ppc-dummy-port[%d]", i);
26937e571f1SPeter Maydell memory_region_init_io(&port->upstream, obj, &tz_ppc_dummy_ops,
27037e571f1SPeter Maydell port, name, 0x10000);
27137e571f1SPeter Maydell sysbus_init_mmio(sbd, &port->upstream);
27237e571f1SPeter Maydell g_free(name);
2739eb8040cSPeter Maydell continue;
2749eb8040cSPeter Maydell }
2759eb8040cSPeter Maydell
2769eb8040cSPeter Maydell name = g_strdup_printf("tz-ppc-port[%d]", i);
2779eb8040cSPeter Maydell
2789eb8040cSPeter Maydell port->ppc = s;
2799eb8040cSPeter Maydell address_space_init(&port->downstream_as, port->downstream, name);
2809eb8040cSPeter Maydell
2819eb8040cSPeter Maydell size = memory_region_size(port->downstream);
2829eb8040cSPeter Maydell memory_region_init_io(&port->upstream, obj, &tz_ppc_ops,
2839eb8040cSPeter Maydell port, name, size);
2849eb8040cSPeter Maydell sysbus_init_mmio(sbd, &port->upstream);
2859eb8040cSPeter Maydell g_free(name);
2869eb8040cSPeter Maydell }
2879eb8040cSPeter Maydell }
2889eb8040cSPeter Maydell
2899eb8040cSPeter Maydell static const VMStateDescription tz_ppc_vmstate = {
2909eb8040cSPeter Maydell .name = "tz-ppc",
2919eb8040cSPeter Maydell .version_id = 1,
2929eb8040cSPeter Maydell .minimum_version_id = 1,
293e4ea952fSRichard Henderson .fields = (const VMStateField[]) {
2949eb8040cSPeter Maydell VMSTATE_BOOL_ARRAY(cfg_nonsec, TZPPC, 16),
2959eb8040cSPeter Maydell VMSTATE_BOOL_ARRAY(cfg_ap, TZPPC, 16),
2969eb8040cSPeter Maydell VMSTATE_BOOL(cfg_sec_resp, TZPPC),
2979eb8040cSPeter Maydell VMSTATE_BOOL(irq_enable, TZPPC),
2989eb8040cSPeter Maydell VMSTATE_BOOL(irq_clear, TZPPC),
2999eb8040cSPeter Maydell VMSTATE_BOOL(irq_status, TZPPC),
3009eb8040cSPeter Maydell VMSTATE_END_OF_LIST()
3019eb8040cSPeter Maydell }
3029eb8040cSPeter Maydell };
3039eb8040cSPeter Maydell
3049eb8040cSPeter Maydell #define DEFINE_PORT(N) \
3059eb8040cSPeter Maydell DEFINE_PROP_LINK("port[" #N "]", TZPPC, port[N].downstream, \
3069eb8040cSPeter Maydell TYPE_MEMORY_REGION, MemoryRegion *)
3079eb8040cSPeter Maydell
3089eb8040cSPeter Maydell static Property tz_ppc_properties[] = {
3099eb8040cSPeter Maydell DEFINE_PROP_UINT32("NONSEC_MASK", TZPPC, nonsec_mask, 0),
3109eb8040cSPeter Maydell DEFINE_PORT(0),
3119eb8040cSPeter Maydell DEFINE_PORT(1),
3129eb8040cSPeter Maydell DEFINE_PORT(2),
3139eb8040cSPeter Maydell DEFINE_PORT(3),
3149eb8040cSPeter Maydell DEFINE_PORT(4),
3159eb8040cSPeter Maydell DEFINE_PORT(5),
3169eb8040cSPeter Maydell DEFINE_PORT(6),
3179eb8040cSPeter Maydell DEFINE_PORT(7),
3189eb8040cSPeter Maydell DEFINE_PORT(8),
3199eb8040cSPeter Maydell DEFINE_PORT(9),
3209eb8040cSPeter Maydell DEFINE_PORT(10),
3219eb8040cSPeter Maydell DEFINE_PORT(11),
3229eb8040cSPeter Maydell DEFINE_PORT(12),
3239eb8040cSPeter Maydell DEFINE_PORT(13),
3249eb8040cSPeter Maydell DEFINE_PORT(14),
3259eb8040cSPeter Maydell DEFINE_PORT(15),
3269eb8040cSPeter Maydell DEFINE_PROP_END_OF_LIST(),
3279eb8040cSPeter Maydell };
3289eb8040cSPeter Maydell
tz_ppc_class_init(ObjectClass * klass,void * data)3299eb8040cSPeter Maydell static void tz_ppc_class_init(ObjectClass *klass, void *data)
3309eb8040cSPeter Maydell {
3319eb8040cSPeter Maydell DeviceClass *dc = DEVICE_CLASS(klass);
3329eb8040cSPeter Maydell
3339eb8040cSPeter Maydell dc->realize = tz_ppc_realize;
3349eb8040cSPeter Maydell dc->vmsd = &tz_ppc_vmstate;
335*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, tz_ppc_reset);
3364f67d30bSMarc-André Lureau device_class_set_props(dc, tz_ppc_properties);
3379eb8040cSPeter Maydell }
3389eb8040cSPeter Maydell
3399eb8040cSPeter Maydell static const TypeInfo tz_ppc_info = {
3409eb8040cSPeter Maydell .name = TYPE_TZ_PPC,
3419eb8040cSPeter Maydell .parent = TYPE_SYS_BUS_DEVICE,
3429eb8040cSPeter Maydell .instance_size = sizeof(TZPPC),
3439eb8040cSPeter Maydell .instance_init = tz_ppc_init,
3449eb8040cSPeter Maydell .class_init = tz_ppc_class_init,
3459eb8040cSPeter Maydell };
3469eb8040cSPeter Maydell
tz_ppc_register_types(void)3479eb8040cSPeter Maydell static void tz_ppc_register_types(void)
3489eb8040cSPeter Maydell {
3499eb8040cSPeter Maydell type_register_static(&tz_ppc_info);
3509eb8040cSPeter Maydell }
3519eb8040cSPeter Maydell
3529eb8040cSPeter Maydell type_init(tz_ppc_register_types);
353