10ee1e1f4SSubbaraya Sundeep /*
20ee1e1f4SSubbaraya Sundeep * System Register block model of Microsemi SmartFusion2.
30ee1e1f4SSubbaraya Sundeep *
40ee1e1f4SSubbaraya Sundeep * Copyright (c) 2017 Subbaraya Sundeep <sundeep.lkml@gmail.com>
50ee1e1f4SSubbaraya Sundeep *
60ee1e1f4SSubbaraya Sundeep * This program is free software; you can redistribute it and/or
70ee1e1f4SSubbaraya Sundeep * modify it under the terms of the GNU General Public License
80ee1e1f4SSubbaraya Sundeep * as published by the Free Software Foundation; either version
90ee1e1f4SSubbaraya Sundeep * 2 of the License, or (at your option) any later version.
100ee1e1f4SSubbaraya Sundeep *
110ee1e1f4SSubbaraya Sundeep * You should have received a copy of the GNU General Public License along
120ee1e1f4SSubbaraya Sundeep * with this program; if not, see <http://www.gnu.org/licenses/>.
130ee1e1f4SSubbaraya Sundeep */
140ee1e1f4SSubbaraya Sundeep
150ee1e1f4SSubbaraya Sundeep #include "qemu/osdep.h"
160ee1e1f4SSubbaraya Sundeep #include "qapi/error.h"
170ee1e1f4SSubbaraya Sundeep #include "qemu/log.h"
180b8fa32fSMarkus Armbruster #include "qemu/module.h"
190ee1e1f4SSubbaraya Sundeep #include "hw/misc/msf2-sysreg.h"
20a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
21d6454270SMarkus Armbruster #include "migration/vmstate.h"
220ee1e1f4SSubbaraya Sundeep #include "qemu/error-report.h"
230ee1e1f4SSubbaraya Sundeep #include "trace.h"
240ee1e1f4SSubbaraya Sundeep
msf2_divbits(uint32_t div)250ee1e1f4SSubbaraya Sundeep static inline int msf2_divbits(uint32_t div)
260ee1e1f4SSubbaraya Sundeep {
270ee1e1f4SSubbaraya Sundeep int r = ctz32(div);
280ee1e1f4SSubbaraya Sundeep
290ee1e1f4SSubbaraya Sundeep return (div < 8) ? r : r + 1;
300ee1e1f4SSubbaraya Sundeep }
310ee1e1f4SSubbaraya Sundeep
msf2_sysreg_reset(DeviceState * d)320ee1e1f4SSubbaraya Sundeep static void msf2_sysreg_reset(DeviceState *d)
330ee1e1f4SSubbaraya Sundeep {
340ee1e1f4SSubbaraya Sundeep MSF2SysregState *s = MSF2_SYSREG(d);
350ee1e1f4SSubbaraya Sundeep
360ee1e1f4SSubbaraya Sundeep s->regs[MSSDDR_PLL_STATUS_LOW_CR] = 0x021A2358;
370ee1e1f4SSubbaraya Sundeep s->regs[MSSDDR_PLL_STATUS] = 0x3;
380ee1e1f4SSubbaraya Sundeep s->regs[MSSDDR_FACC1_CR] = msf2_divbits(s->apb0div) << 5 |
390ee1e1f4SSubbaraya Sundeep msf2_divbits(s->apb1div) << 2;
400ee1e1f4SSubbaraya Sundeep }
410ee1e1f4SSubbaraya Sundeep
msf2_sysreg_read(void * opaque,hwaddr offset,unsigned size)420ee1e1f4SSubbaraya Sundeep static uint64_t msf2_sysreg_read(void *opaque, hwaddr offset,
430ee1e1f4SSubbaraya Sundeep unsigned size)
440ee1e1f4SSubbaraya Sundeep {
450ee1e1f4SSubbaraya Sundeep MSF2SysregState *s = opaque;
460ee1e1f4SSubbaraya Sundeep uint32_t ret = 0;
470ee1e1f4SSubbaraya Sundeep
480ee1e1f4SSubbaraya Sundeep offset >>= 2;
490ee1e1f4SSubbaraya Sundeep if (offset < ARRAY_SIZE(s->regs)) {
500ee1e1f4SSubbaraya Sundeep ret = s->regs[offset];
510ee1e1f4SSubbaraya Sundeep trace_msf2_sysreg_read(offset << 2, ret);
520ee1e1f4SSubbaraya Sundeep } else {
530ee1e1f4SSubbaraya Sundeep qemu_log_mask(LOG_GUEST_ERROR,
540ee1e1f4SSubbaraya Sundeep "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__,
550ee1e1f4SSubbaraya Sundeep offset << 2);
560ee1e1f4SSubbaraya Sundeep }
570ee1e1f4SSubbaraya Sundeep
580ee1e1f4SSubbaraya Sundeep return ret;
590ee1e1f4SSubbaraya Sundeep }
600ee1e1f4SSubbaraya Sundeep
msf2_sysreg_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)610ee1e1f4SSubbaraya Sundeep static void msf2_sysreg_write(void *opaque, hwaddr offset,
620ee1e1f4SSubbaraya Sundeep uint64_t val, unsigned size)
630ee1e1f4SSubbaraya Sundeep {
640ee1e1f4SSubbaraya Sundeep MSF2SysregState *s = opaque;
650ee1e1f4SSubbaraya Sundeep uint32_t newval = val;
660ee1e1f4SSubbaraya Sundeep
670ee1e1f4SSubbaraya Sundeep offset >>= 2;
680ee1e1f4SSubbaraya Sundeep
690ee1e1f4SSubbaraya Sundeep switch (offset) {
700ee1e1f4SSubbaraya Sundeep case MSSDDR_PLL_STATUS:
710ee1e1f4SSubbaraya Sundeep trace_msf2_sysreg_write_pll_status();
720ee1e1f4SSubbaraya Sundeep break;
730ee1e1f4SSubbaraya Sundeep
740ee1e1f4SSubbaraya Sundeep case ESRAM_CR:
750ee1e1f4SSubbaraya Sundeep case DDR_CR:
760ee1e1f4SSubbaraya Sundeep case ENVM_REMAP_BASE_CR:
770ee1e1f4SSubbaraya Sundeep if (newval != s->regs[offset]) {
780ee1e1f4SSubbaraya Sundeep qemu_log_mask(LOG_UNIMP,
790ee1e1f4SSubbaraya Sundeep TYPE_MSF2_SYSREG": remapping not supported\n");
800ee1e1f4SSubbaraya Sundeep }
810ee1e1f4SSubbaraya Sundeep break;
820ee1e1f4SSubbaraya Sundeep
830ee1e1f4SSubbaraya Sundeep default:
840ee1e1f4SSubbaraya Sundeep if (offset < ARRAY_SIZE(s->regs)) {
850ee1e1f4SSubbaraya Sundeep trace_msf2_sysreg_write(offset << 2, newval, s->regs[offset]);
860ee1e1f4SSubbaraya Sundeep s->regs[offset] = newval;
870ee1e1f4SSubbaraya Sundeep } else {
880ee1e1f4SSubbaraya Sundeep qemu_log_mask(LOG_GUEST_ERROR,
890ee1e1f4SSubbaraya Sundeep "%s: Bad offset 0x%08" HWADDR_PRIx "\n", __func__,
900ee1e1f4SSubbaraya Sundeep offset << 2);
910ee1e1f4SSubbaraya Sundeep }
920ee1e1f4SSubbaraya Sundeep break;
930ee1e1f4SSubbaraya Sundeep }
940ee1e1f4SSubbaraya Sundeep }
950ee1e1f4SSubbaraya Sundeep
960ee1e1f4SSubbaraya Sundeep static const MemoryRegionOps sysreg_ops = {
970ee1e1f4SSubbaraya Sundeep .read = msf2_sysreg_read,
980ee1e1f4SSubbaraya Sundeep .write = msf2_sysreg_write,
990ee1e1f4SSubbaraya Sundeep .endianness = DEVICE_NATIVE_ENDIAN,
1000ee1e1f4SSubbaraya Sundeep };
1010ee1e1f4SSubbaraya Sundeep
msf2_sysreg_init(Object * obj)1020ee1e1f4SSubbaraya Sundeep static void msf2_sysreg_init(Object *obj)
1030ee1e1f4SSubbaraya Sundeep {
1040ee1e1f4SSubbaraya Sundeep MSF2SysregState *s = MSF2_SYSREG(obj);
1050ee1e1f4SSubbaraya Sundeep
1060ee1e1f4SSubbaraya Sundeep memory_region_init_io(&s->iomem, obj, &sysreg_ops, s, TYPE_MSF2_SYSREG,
1070ee1e1f4SSubbaraya Sundeep MSF2_SYSREG_MMIO_SIZE);
1080ee1e1f4SSubbaraya Sundeep sysbus_init_mmio(SYS_BUS_DEVICE(obj), &s->iomem);
1090ee1e1f4SSubbaraya Sundeep }
1100ee1e1f4SSubbaraya Sundeep
1110ee1e1f4SSubbaraya Sundeep static const VMStateDescription vmstate_msf2_sysreg = {
1120ee1e1f4SSubbaraya Sundeep .name = TYPE_MSF2_SYSREG,
1130ee1e1f4SSubbaraya Sundeep .version_id = 1,
1140ee1e1f4SSubbaraya Sundeep .minimum_version_id = 1,
115e4ea952fSRichard Henderson .fields = (const VMStateField[]) {
1160ee1e1f4SSubbaraya Sundeep VMSTATE_UINT32_ARRAY(regs, MSF2SysregState, MSF2_SYSREG_MMIO_SIZE / 4),
1170ee1e1f4SSubbaraya Sundeep VMSTATE_END_OF_LIST()
1180ee1e1f4SSubbaraya Sundeep }
1190ee1e1f4SSubbaraya Sundeep };
1200ee1e1f4SSubbaraya Sundeep
1210ee1e1f4SSubbaraya Sundeep static Property msf2_sysreg_properties[] = {
1220ee1e1f4SSubbaraya Sundeep /* default divisors in Libero GUI */
1230ee1e1f4SSubbaraya Sundeep DEFINE_PROP_UINT8("apb0divisor", MSF2SysregState, apb0div, 2),
1240ee1e1f4SSubbaraya Sundeep DEFINE_PROP_UINT8("apb1divisor", MSF2SysregState, apb1div, 2),
1250ee1e1f4SSubbaraya Sundeep DEFINE_PROP_END_OF_LIST(),
1260ee1e1f4SSubbaraya Sundeep };
1270ee1e1f4SSubbaraya Sundeep
msf2_sysreg_realize(DeviceState * dev,Error ** errp)1280ee1e1f4SSubbaraya Sundeep static void msf2_sysreg_realize(DeviceState *dev, Error **errp)
1290ee1e1f4SSubbaraya Sundeep {
1300ee1e1f4SSubbaraya Sundeep MSF2SysregState *s = MSF2_SYSREG(dev);
1310ee1e1f4SSubbaraya Sundeep
1320ee1e1f4SSubbaraya Sundeep if ((s->apb0div > 32 || !is_power_of_2(s->apb0div))
1330ee1e1f4SSubbaraya Sundeep || (s->apb1div > 32 || !is_power_of_2(s->apb1div))) {
1340ee1e1f4SSubbaraya Sundeep error_setg(errp, "Invalid apb divisor value");
1350ee1e1f4SSubbaraya Sundeep error_append_hint(errp, "apb divisor must be a power of 2"
1360ee1e1f4SSubbaraya Sundeep " and maximum value is 32\n");
1370ee1e1f4SSubbaraya Sundeep }
1380ee1e1f4SSubbaraya Sundeep }
1390ee1e1f4SSubbaraya Sundeep
msf2_sysreg_class_init(ObjectClass * klass,void * data)1400ee1e1f4SSubbaraya Sundeep static void msf2_sysreg_class_init(ObjectClass *klass, void *data)
1410ee1e1f4SSubbaraya Sundeep {
1420ee1e1f4SSubbaraya Sundeep DeviceClass *dc = DEVICE_CLASS(klass);
1430ee1e1f4SSubbaraya Sundeep
1440ee1e1f4SSubbaraya Sundeep dc->vmsd = &vmstate_msf2_sysreg;
145*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, msf2_sysreg_reset);
1464f67d30bSMarc-André Lureau device_class_set_props(dc, msf2_sysreg_properties);
1470ee1e1f4SSubbaraya Sundeep dc->realize = msf2_sysreg_realize;
1480ee1e1f4SSubbaraya Sundeep }
1490ee1e1f4SSubbaraya Sundeep
1500ee1e1f4SSubbaraya Sundeep static const TypeInfo msf2_sysreg_info = {
1510ee1e1f4SSubbaraya Sundeep .name = TYPE_MSF2_SYSREG,
1520ee1e1f4SSubbaraya Sundeep .parent = TYPE_SYS_BUS_DEVICE,
1530ee1e1f4SSubbaraya Sundeep .class_init = msf2_sysreg_class_init,
1540ee1e1f4SSubbaraya Sundeep .instance_size = sizeof(MSF2SysregState),
1550ee1e1f4SSubbaraya Sundeep .instance_init = msf2_sysreg_init,
1560ee1e1f4SSubbaraya Sundeep };
1570ee1e1f4SSubbaraya Sundeep
msf2_sysreg_register_types(void)1580ee1e1f4SSubbaraya Sundeep static void msf2_sysreg_register_types(void)
1590ee1e1f4SSubbaraya Sundeep {
1600ee1e1f4SSubbaraya Sundeep type_register_static(&msf2_sysreg_info);
1610ee1e1f4SSubbaraya Sundeep }
1620ee1e1f4SSubbaraya Sundeep
1630ee1e1f4SSubbaraya Sundeep type_init(msf2_sysreg_register_types)
164