xref: /openbmc/qemu/hw/misc/mips_cmgcr.c (revision c09199fe73f382b66293a1f571b8cbaaed023629)
13994215dSYongbok Kim /*
23994215dSYongbok Kim  * This file is subject to the terms and conditions of the GNU General Public
33994215dSYongbok Kim  * License.  See the file "COPYING" in the main directory of this archive
43994215dSYongbok Kim  * for more details.
53994215dSYongbok Kim  *
63994215dSYongbok Kim  * Copyright (C) 2012  MIPS Technologies, Inc.  All rights reserved.
73994215dSYongbok Kim  * Authors: Sanjay Lal <sanjayl@kymasys.com>
83994215dSYongbok Kim  *
93994215dSYongbok Kim  * Copyright (C) 2015 Imagination Technologies
103994215dSYongbok Kim  */
113994215dSYongbok Kim 
123994215dSYongbok Kim #include "qemu/osdep.h"
133994215dSYongbok Kim #include "qapi/error.h"
1403dd024fSPaolo Bonzini #include "qemu/log.h"
153994215dSYongbok Kim #include "hw/hw.h"
163994215dSYongbok Kim #include "hw/sysbus.h"
173994215dSYongbok Kim #include "sysemu/sysemu.h"
183994215dSYongbok Kim #include "hw/misc/mips_cmgcr.h"
192edd5261SLeon Alrae #include "hw/misc/mips_cpc.h"
2019494f81SLeon Alrae #include "hw/intc/mips_gic.h"
212edd5261SLeon Alrae 
222edd5261SLeon Alrae static inline bool is_cpc_connected(MIPSGCRState *s)
232edd5261SLeon Alrae {
242edd5261SLeon Alrae     return s->cpc_mr != NULL;
252edd5261SLeon Alrae }
262edd5261SLeon Alrae 
2719494f81SLeon Alrae static inline bool is_gic_connected(MIPSGCRState *s)
2819494f81SLeon Alrae {
2919494f81SLeon Alrae     return s->gic_mr != NULL;
3019494f81SLeon Alrae }
3119494f81SLeon Alrae 
322edd5261SLeon Alrae static inline void update_cpc_base(MIPSGCRState *gcr, uint64_t val)
332edd5261SLeon Alrae {
342edd5261SLeon Alrae     if (is_cpc_connected(gcr)) {
352edd5261SLeon Alrae         gcr->cpc_base = val & GCR_CPC_BASE_MSK;
362edd5261SLeon Alrae         memory_region_transaction_begin();
372edd5261SLeon Alrae         memory_region_set_address(gcr->cpc_mr,
382edd5261SLeon Alrae                                   gcr->cpc_base & GCR_CPC_BASE_CPCBASE_MSK);
392edd5261SLeon Alrae         memory_region_set_enabled(gcr->cpc_mr,
402edd5261SLeon Alrae                                   gcr->cpc_base & GCR_CPC_BASE_CPCEN_MSK);
412edd5261SLeon Alrae         memory_region_transaction_commit();
422edd5261SLeon Alrae     }
432edd5261SLeon Alrae }
443994215dSYongbok Kim 
4519494f81SLeon Alrae static inline void update_gic_base(MIPSGCRState *gcr, uint64_t val)
4619494f81SLeon Alrae {
4719494f81SLeon Alrae     if (is_gic_connected(gcr)) {
4819494f81SLeon Alrae         gcr->gic_base = val & GCR_GIC_BASE_MSK;
4919494f81SLeon Alrae         memory_region_transaction_begin();
5019494f81SLeon Alrae         memory_region_set_address(gcr->gic_mr,
5119494f81SLeon Alrae                                   gcr->gic_base & GCR_GIC_BASE_GICBASE_MSK);
5219494f81SLeon Alrae         memory_region_set_enabled(gcr->gic_mr,
5319494f81SLeon Alrae                                   gcr->gic_base & GCR_GIC_BASE_GICEN_MSK);
5419494f81SLeon Alrae         memory_region_transaction_commit();
5519494f81SLeon Alrae     }
5619494f81SLeon Alrae }
5719494f81SLeon Alrae 
583994215dSYongbok Kim /* Read GCR registers */
593994215dSYongbok Kim static uint64_t gcr_read(void *opaque, hwaddr addr, unsigned size)
603994215dSYongbok Kim {
613994215dSYongbok Kim     MIPSGCRState *gcr = (MIPSGCRState *) opaque;
62*c09199feSLeon Alrae     MIPSGCRVPState *current_vps = &gcr->vps[current_cpu->cpu_index];
63*c09199feSLeon Alrae     MIPSGCRVPState *other_vps = &gcr->vps[current_vps->other];
643994215dSYongbok Kim 
653994215dSYongbok Kim     switch (addr) {
663994215dSYongbok Kim     /* Global Control Block Register */
673994215dSYongbok Kim     case GCR_CONFIG_OFS:
683994215dSYongbok Kim         /* Set PCORES to 0 */
693994215dSYongbok Kim         return 0;
703994215dSYongbok Kim     case GCR_BASE_OFS:
713994215dSYongbok Kim         return gcr->gcr_base;
723994215dSYongbok Kim     case GCR_REV_OFS:
733994215dSYongbok Kim         return gcr->gcr_rev;
7419494f81SLeon Alrae     case GCR_GIC_BASE_OFS:
7519494f81SLeon Alrae         return gcr->gic_base;
762edd5261SLeon Alrae     case GCR_CPC_BASE_OFS:
772edd5261SLeon Alrae         return gcr->cpc_base;
7819494f81SLeon Alrae     case GCR_GIC_STATUS_OFS:
7919494f81SLeon Alrae         return is_gic_connected(gcr);
802edd5261SLeon Alrae     case GCR_CPC_STATUS_OFS:
812edd5261SLeon Alrae         return is_cpc_connected(gcr);
823994215dSYongbok Kim     case GCR_L2_CONFIG_OFS:
833994215dSYongbok Kim         /* L2 BYPASS */
843994215dSYongbok Kim         return GCR_L2_CONFIG_BYPASS_MSK;
853994215dSYongbok Kim         /* Core-Local and Core-Other Control Blocks */
863994215dSYongbok Kim     case MIPS_CLCB_OFS + GCR_CL_CONFIG_OFS:
873994215dSYongbok Kim     case MIPS_COCB_OFS + GCR_CL_CONFIG_OFS:
883994215dSYongbok Kim         /* Set PVP to # of VPs - 1 */
893994215dSYongbok Kim         return gcr->num_vps - 1;
90*c09199feSLeon Alrae     case MIPS_CLCB_OFS + GCR_CL_RESETBASE_OFS:
91*c09199feSLeon Alrae         return current_vps->reset_base;
92*c09199feSLeon Alrae     case MIPS_COCB_OFS + GCR_CL_RESETBASE_OFS:
93*c09199feSLeon Alrae         return other_vps->reset_base;
943994215dSYongbok Kim     case MIPS_CLCB_OFS + GCR_CL_OTHER_OFS:
95*c09199feSLeon Alrae         return current_vps->other;
96*c09199feSLeon Alrae     case MIPS_COCB_OFS + GCR_CL_OTHER_OFS:
97*c09199feSLeon Alrae         return other_vps->other;
983994215dSYongbok Kim     default:
993994215dSYongbok Kim         qemu_log_mask(LOG_UNIMP, "Read %d bytes at GCR offset 0x%" HWADDR_PRIx
1003994215dSYongbok Kim                       "\n", size, addr);
1013994215dSYongbok Kim         return 0;
1023994215dSYongbok Kim     }
1033994215dSYongbok Kim     return 0;
1043994215dSYongbok Kim }
1053994215dSYongbok Kim 
106*c09199feSLeon Alrae static inline target_ulong get_exception_base(MIPSGCRVPState *vps)
107*c09199feSLeon Alrae {
108*c09199feSLeon Alrae     /* TODO: BEV_BASE and SELECT_BEV */
109*c09199feSLeon Alrae     return (int32_t)(vps->reset_base & GCR_CL_RESET_BASE_RESETBASE_MSK);
110*c09199feSLeon Alrae }
111*c09199feSLeon Alrae 
1123994215dSYongbok Kim /* Write GCR registers */
1133994215dSYongbok Kim static void gcr_write(void *opaque, hwaddr addr, uint64_t data, unsigned size)
1143994215dSYongbok Kim {
1152edd5261SLeon Alrae     MIPSGCRState *gcr = (MIPSGCRState *)opaque;
116*c09199feSLeon Alrae     MIPSGCRVPState *current_vps = &gcr->vps[current_cpu->cpu_index];
117*c09199feSLeon Alrae     MIPSGCRVPState *other_vps = &gcr->vps[current_vps->other];
1182edd5261SLeon Alrae 
1193994215dSYongbok Kim     switch (addr) {
12019494f81SLeon Alrae     case GCR_GIC_BASE_OFS:
12119494f81SLeon Alrae         update_gic_base(gcr, data);
12219494f81SLeon Alrae         break;
1232edd5261SLeon Alrae     case GCR_CPC_BASE_OFS:
1242edd5261SLeon Alrae         update_cpc_base(gcr, data);
1252edd5261SLeon Alrae         break;
126*c09199feSLeon Alrae     case MIPS_CLCB_OFS + GCR_CL_RESETBASE_OFS:
127*c09199feSLeon Alrae         current_vps->reset_base = data & GCR_CL_RESET_BASE_MSK;
128*c09199feSLeon Alrae         cpu_set_exception_base(current_cpu->cpu_index,
129*c09199feSLeon Alrae                                get_exception_base(current_vps));
130*c09199feSLeon Alrae         break;
131*c09199feSLeon Alrae     case MIPS_COCB_OFS + GCR_CL_RESETBASE_OFS:
132*c09199feSLeon Alrae         other_vps->reset_base = data & GCR_CL_RESET_BASE_MSK;
133*c09199feSLeon Alrae         cpu_set_exception_base(current_vps->other,
134*c09199feSLeon Alrae                                get_exception_base(other_vps));
135*c09199feSLeon Alrae         break;
136*c09199feSLeon Alrae     case MIPS_CLCB_OFS + GCR_CL_OTHER_OFS:
137*c09199feSLeon Alrae         if ((data & GCR_CL_OTHER_MSK) < gcr->num_vps) {
138*c09199feSLeon Alrae             current_vps->other = data & GCR_CL_OTHER_MSK;
139*c09199feSLeon Alrae         }
140*c09199feSLeon Alrae         break;
141*c09199feSLeon Alrae     case MIPS_COCB_OFS + GCR_CL_OTHER_OFS:
142*c09199feSLeon Alrae         if ((data & GCR_CL_OTHER_MSK) < gcr->num_vps) {
143*c09199feSLeon Alrae             other_vps->other = data & GCR_CL_OTHER_MSK;
144*c09199feSLeon Alrae         }
145*c09199feSLeon Alrae         break;
1463994215dSYongbok Kim     default:
1473994215dSYongbok Kim         qemu_log_mask(LOG_UNIMP, "Write %d bytes at GCR offset 0x%" HWADDR_PRIx
1483994215dSYongbok Kim                       " 0x%" PRIx64 "\n", size, addr, data);
1493994215dSYongbok Kim         break;
1503994215dSYongbok Kim     }
1513994215dSYongbok Kim }
1523994215dSYongbok Kim 
1533994215dSYongbok Kim static const MemoryRegionOps gcr_ops = {
1543994215dSYongbok Kim     .read = gcr_read,
1553994215dSYongbok Kim     .write = gcr_write,
1563994215dSYongbok Kim     .endianness = DEVICE_NATIVE_ENDIAN,
1573994215dSYongbok Kim     .impl = {
1583994215dSYongbok Kim         .max_access_size = 8,
1593994215dSYongbok Kim     },
1603994215dSYongbok Kim };
1613994215dSYongbok Kim 
1623994215dSYongbok Kim static void mips_gcr_init(Object *obj)
1633994215dSYongbok Kim {
1643994215dSYongbok Kim     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
1653994215dSYongbok Kim     MIPSGCRState *s = MIPS_GCR(obj);
1663994215dSYongbok Kim 
16719494f81SLeon Alrae     object_property_add_link(obj, "gic", TYPE_MEMORY_REGION,
16819494f81SLeon Alrae                              (Object **)&s->gic_mr,
16919494f81SLeon Alrae                              qdev_prop_allow_set_link_before_realize,
17019494f81SLeon Alrae                              OBJ_PROP_LINK_UNREF_ON_RELEASE,
17119494f81SLeon Alrae                              &error_abort);
17219494f81SLeon Alrae 
1732edd5261SLeon Alrae     object_property_add_link(obj, "cpc", TYPE_MEMORY_REGION,
1742edd5261SLeon Alrae                              (Object **)&s->cpc_mr,
1752edd5261SLeon Alrae                              qdev_prop_allow_set_link_before_realize,
1762edd5261SLeon Alrae                              OBJ_PROP_LINK_UNREF_ON_RELEASE,
1772edd5261SLeon Alrae                              &error_abort);
1782edd5261SLeon Alrae 
1793994215dSYongbok Kim     memory_region_init_io(&s->iomem, OBJECT(s), &gcr_ops, s,
1803994215dSYongbok Kim                           "mips-gcr", GCR_ADDRSPACE_SZ);
1813994215dSYongbok Kim     sysbus_init_mmio(sbd, &s->iomem);
1823994215dSYongbok Kim }
1833994215dSYongbok Kim 
1842edd5261SLeon Alrae static void mips_gcr_reset(DeviceState *dev)
1852edd5261SLeon Alrae {
1862edd5261SLeon Alrae     MIPSGCRState *s = MIPS_GCR(dev);
187*c09199feSLeon Alrae     int i;
1882edd5261SLeon Alrae 
18919494f81SLeon Alrae     update_gic_base(s, 0);
1902edd5261SLeon Alrae     update_cpc_base(s, 0);
191*c09199feSLeon Alrae 
192*c09199feSLeon Alrae     for (i = 0; i < s->num_vps; i++) {
193*c09199feSLeon Alrae         s->vps[i].other = 0;
194*c09199feSLeon Alrae         s->vps[i].reset_base = 0xBFC00000 & GCR_CL_RESET_BASE_MSK;
195*c09199feSLeon Alrae         cpu_set_exception_base(i, get_exception_base(&s->vps[i]));
196*c09199feSLeon Alrae     }
1972edd5261SLeon Alrae }
1982edd5261SLeon Alrae 
1992edd5261SLeon Alrae static const VMStateDescription vmstate_mips_gcr = {
2002edd5261SLeon Alrae     .name = "mips-gcr",
2012edd5261SLeon Alrae     .version_id = 0,
2022edd5261SLeon Alrae     .minimum_version_id = 0,
2032edd5261SLeon Alrae     .fields = (VMStateField[]) {
2042edd5261SLeon Alrae         VMSTATE_UINT64(cpc_base, MIPSGCRState),
2052edd5261SLeon Alrae         VMSTATE_END_OF_LIST()
2062edd5261SLeon Alrae     },
2072edd5261SLeon Alrae };
2082edd5261SLeon Alrae 
2093994215dSYongbok Kim static Property mips_gcr_properties[] = {
2103994215dSYongbok Kim     DEFINE_PROP_INT32("num-vp", MIPSGCRState, num_vps, 1),
2113994215dSYongbok Kim     DEFINE_PROP_INT32("gcr-rev", MIPSGCRState, gcr_rev, 0x800),
2123994215dSYongbok Kim     DEFINE_PROP_UINT64("gcr-base", MIPSGCRState, gcr_base, GCR_BASE_ADDR),
2133994215dSYongbok Kim     DEFINE_PROP_END_OF_LIST(),
2143994215dSYongbok Kim };
2153994215dSYongbok Kim 
216*c09199feSLeon Alrae static void mips_gcr_realize(DeviceState *dev, Error **errp)
217*c09199feSLeon Alrae {
218*c09199feSLeon Alrae     MIPSGCRState *s = MIPS_GCR(dev);
219*c09199feSLeon Alrae 
220*c09199feSLeon Alrae     /* Create local set of registers for each VP */
221*c09199feSLeon Alrae     s->vps = g_new(MIPSGCRVPState, s->num_vps);
222*c09199feSLeon Alrae }
223*c09199feSLeon Alrae 
2243994215dSYongbok Kim static void mips_gcr_class_init(ObjectClass *klass, void *data)
2253994215dSYongbok Kim {
2263994215dSYongbok Kim     DeviceClass *dc = DEVICE_CLASS(klass);
2273994215dSYongbok Kim     dc->props = mips_gcr_properties;
2282edd5261SLeon Alrae     dc->vmsd = &vmstate_mips_gcr;
2292edd5261SLeon Alrae     dc->reset = mips_gcr_reset;
230*c09199feSLeon Alrae     dc->realize = mips_gcr_realize;
2313994215dSYongbok Kim }
2323994215dSYongbok Kim 
2333994215dSYongbok Kim static const TypeInfo mips_gcr_info = {
2343994215dSYongbok Kim     .name          = TYPE_MIPS_GCR,
2353994215dSYongbok Kim     .parent        = TYPE_SYS_BUS_DEVICE,
2363994215dSYongbok Kim     .instance_size = sizeof(MIPSGCRState),
2373994215dSYongbok Kim     .instance_init = mips_gcr_init,
2383994215dSYongbok Kim     .class_init    = mips_gcr_class_init,
2393994215dSYongbok Kim };
2403994215dSYongbok Kim 
2413994215dSYongbok Kim static void mips_gcr_register_types(void)
2423994215dSYongbok Kim {
2433994215dSYongbok Kim     type_register_static(&mips_gcr_info);
2443994215dSYongbok Kim }
2453994215dSYongbok Kim 
2463994215dSYongbok Kim type_init(mips_gcr_register_types)
247