xref: /openbmc/qemu/hw/misc/mips_cmgcr.c (revision 19494f811a43c6bc226aa272d86300d9229224fe)
13994215dSYongbok Kim /*
23994215dSYongbok Kim  * This file is subject to the terms and conditions of the GNU General Public
33994215dSYongbok Kim  * License.  See the file "COPYING" in the main directory of this archive
43994215dSYongbok Kim  * for more details.
53994215dSYongbok Kim  *
63994215dSYongbok Kim  * Copyright (C) 2012  MIPS Technologies, Inc.  All rights reserved.
73994215dSYongbok Kim  * Authors: Sanjay Lal <sanjayl@kymasys.com>
83994215dSYongbok Kim  *
93994215dSYongbok Kim  * Copyright (C) 2015 Imagination Technologies
103994215dSYongbok Kim  */
113994215dSYongbok Kim 
123994215dSYongbok Kim #include "qemu/osdep.h"
133994215dSYongbok Kim #include "qapi/error.h"
1403dd024fSPaolo Bonzini #include "qemu/log.h"
153994215dSYongbok Kim #include "hw/hw.h"
163994215dSYongbok Kim #include "hw/sysbus.h"
173994215dSYongbok Kim #include "sysemu/sysemu.h"
183994215dSYongbok Kim #include "hw/misc/mips_cmgcr.h"
192edd5261SLeon Alrae #include "hw/misc/mips_cpc.h"
20*19494f81SLeon Alrae #include "hw/intc/mips_gic.h"
212edd5261SLeon Alrae 
222edd5261SLeon Alrae static inline bool is_cpc_connected(MIPSGCRState *s)
232edd5261SLeon Alrae {
242edd5261SLeon Alrae     return s->cpc_mr != NULL;
252edd5261SLeon Alrae }
262edd5261SLeon Alrae 
27*19494f81SLeon Alrae static inline bool is_gic_connected(MIPSGCRState *s)
28*19494f81SLeon Alrae {
29*19494f81SLeon Alrae     return s->gic_mr != NULL;
30*19494f81SLeon Alrae }
31*19494f81SLeon Alrae 
322edd5261SLeon Alrae static inline void update_cpc_base(MIPSGCRState *gcr, uint64_t val)
332edd5261SLeon Alrae {
342edd5261SLeon Alrae     if (is_cpc_connected(gcr)) {
352edd5261SLeon Alrae         gcr->cpc_base = val & GCR_CPC_BASE_MSK;
362edd5261SLeon Alrae         memory_region_transaction_begin();
372edd5261SLeon Alrae         memory_region_set_address(gcr->cpc_mr,
382edd5261SLeon Alrae                                   gcr->cpc_base & GCR_CPC_BASE_CPCBASE_MSK);
392edd5261SLeon Alrae         memory_region_set_enabled(gcr->cpc_mr,
402edd5261SLeon Alrae                                   gcr->cpc_base & GCR_CPC_BASE_CPCEN_MSK);
412edd5261SLeon Alrae         memory_region_transaction_commit();
422edd5261SLeon Alrae     }
432edd5261SLeon Alrae }
443994215dSYongbok Kim 
45*19494f81SLeon Alrae static inline void update_gic_base(MIPSGCRState *gcr, uint64_t val)
46*19494f81SLeon Alrae {
47*19494f81SLeon Alrae     if (is_gic_connected(gcr)) {
48*19494f81SLeon Alrae         gcr->gic_base = val & GCR_GIC_BASE_MSK;
49*19494f81SLeon Alrae         memory_region_transaction_begin();
50*19494f81SLeon Alrae         memory_region_set_address(gcr->gic_mr,
51*19494f81SLeon Alrae                                   gcr->gic_base & GCR_GIC_BASE_GICBASE_MSK);
52*19494f81SLeon Alrae         memory_region_set_enabled(gcr->gic_mr,
53*19494f81SLeon Alrae                                   gcr->gic_base & GCR_GIC_BASE_GICEN_MSK);
54*19494f81SLeon Alrae         memory_region_transaction_commit();
55*19494f81SLeon Alrae     }
56*19494f81SLeon Alrae }
57*19494f81SLeon Alrae 
583994215dSYongbok Kim /* Read GCR registers */
593994215dSYongbok Kim static uint64_t gcr_read(void *opaque, hwaddr addr, unsigned size)
603994215dSYongbok Kim {
613994215dSYongbok Kim     MIPSGCRState *gcr = (MIPSGCRState *) opaque;
623994215dSYongbok Kim 
633994215dSYongbok Kim     switch (addr) {
643994215dSYongbok Kim     /* Global Control Block Register */
653994215dSYongbok Kim     case GCR_CONFIG_OFS:
663994215dSYongbok Kim         /* Set PCORES to 0 */
673994215dSYongbok Kim         return 0;
683994215dSYongbok Kim     case GCR_BASE_OFS:
693994215dSYongbok Kim         return gcr->gcr_base;
703994215dSYongbok Kim     case GCR_REV_OFS:
713994215dSYongbok Kim         return gcr->gcr_rev;
72*19494f81SLeon Alrae     case GCR_GIC_BASE_OFS:
73*19494f81SLeon Alrae         return gcr->gic_base;
742edd5261SLeon Alrae     case GCR_CPC_BASE_OFS:
752edd5261SLeon Alrae         return gcr->cpc_base;
76*19494f81SLeon Alrae     case GCR_GIC_STATUS_OFS:
77*19494f81SLeon Alrae         return is_gic_connected(gcr);
782edd5261SLeon Alrae     case GCR_CPC_STATUS_OFS:
792edd5261SLeon Alrae         return is_cpc_connected(gcr);
803994215dSYongbok Kim     case GCR_L2_CONFIG_OFS:
813994215dSYongbok Kim         /* L2 BYPASS */
823994215dSYongbok Kim         return GCR_L2_CONFIG_BYPASS_MSK;
833994215dSYongbok Kim         /* Core-Local and Core-Other Control Blocks */
843994215dSYongbok Kim     case MIPS_CLCB_OFS + GCR_CL_CONFIG_OFS:
853994215dSYongbok Kim     case MIPS_COCB_OFS + GCR_CL_CONFIG_OFS:
863994215dSYongbok Kim         /* Set PVP to # of VPs - 1 */
873994215dSYongbok Kim         return gcr->num_vps - 1;
883994215dSYongbok Kim     case MIPS_CLCB_OFS + GCR_CL_OTHER_OFS:
893994215dSYongbok Kim         return 0;
903994215dSYongbok Kim     default:
913994215dSYongbok Kim         qemu_log_mask(LOG_UNIMP, "Read %d bytes at GCR offset 0x%" HWADDR_PRIx
923994215dSYongbok Kim                       "\n", size, addr);
933994215dSYongbok Kim         return 0;
943994215dSYongbok Kim     }
953994215dSYongbok Kim     return 0;
963994215dSYongbok Kim }
973994215dSYongbok Kim 
983994215dSYongbok Kim /* Write GCR registers */
993994215dSYongbok Kim static void gcr_write(void *opaque, hwaddr addr, uint64_t data, unsigned size)
1003994215dSYongbok Kim {
1012edd5261SLeon Alrae     MIPSGCRState *gcr = (MIPSGCRState *)opaque;
1022edd5261SLeon Alrae 
1033994215dSYongbok Kim     switch (addr) {
104*19494f81SLeon Alrae     case GCR_GIC_BASE_OFS:
105*19494f81SLeon Alrae         update_gic_base(gcr, data);
106*19494f81SLeon Alrae         break;
1072edd5261SLeon Alrae     case GCR_CPC_BASE_OFS:
1082edd5261SLeon Alrae         update_cpc_base(gcr, data);
1092edd5261SLeon Alrae         break;
1103994215dSYongbok Kim     default:
1113994215dSYongbok Kim         qemu_log_mask(LOG_UNIMP, "Write %d bytes at GCR offset 0x%" HWADDR_PRIx
1123994215dSYongbok Kim                       " 0x%" PRIx64 "\n", size, addr, data);
1133994215dSYongbok Kim         break;
1143994215dSYongbok Kim     }
1153994215dSYongbok Kim }
1163994215dSYongbok Kim 
1173994215dSYongbok Kim static const MemoryRegionOps gcr_ops = {
1183994215dSYongbok Kim     .read = gcr_read,
1193994215dSYongbok Kim     .write = gcr_write,
1203994215dSYongbok Kim     .endianness = DEVICE_NATIVE_ENDIAN,
1213994215dSYongbok Kim     .impl = {
1223994215dSYongbok Kim         .max_access_size = 8,
1233994215dSYongbok Kim     },
1243994215dSYongbok Kim };
1253994215dSYongbok Kim 
1263994215dSYongbok Kim static void mips_gcr_init(Object *obj)
1273994215dSYongbok Kim {
1283994215dSYongbok Kim     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
1293994215dSYongbok Kim     MIPSGCRState *s = MIPS_GCR(obj);
1303994215dSYongbok Kim 
131*19494f81SLeon Alrae     object_property_add_link(obj, "gic", TYPE_MEMORY_REGION,
132*19494f81SLeon Alrae                              (Object **)&s->gic_mr,
133*19494f81SLeon Alrae                              qdev_prop_allow_set_link_before_realize,
134*19494f81SLeon Alrae                              OBJ_PROP_LINK_UNREF_ON_RELEASE,
135*19494f81SLeon Alrae                              &error_abort);
136*19494f81SLeon Alrae 
1372edd5261SLeon Alrae     object_property_add_link(obj, "cpc", TYPE_MEMORY_REGION,
1382edd5261SLeon Alrae                              (Object **)&s->cpc_mr,
1392edd5261SLeon Alrae                              qdev_prop_allow_set_link_before_realize,
1402edd5261SLeon Alrae                              OBJ_PROP_LINK_UNREF_ON_RELEASE,
1412edd5261SLeon Alrae                              &error_abort);
1422edd5261SLeon Alrae 
1433994215dSYongbok Kim     memory_region_init_io(&s->iomem, OBJECT(s), &gcr_ops, s,
1443994215dSYongbok Kim                           "mips-gcr", GCR_ADDRSPACE_SZ);
1453994215dSYongbok Kim     sysbus_init_mmio(sbd, &s->iomem);
1463994215dSYongbok Kim }
1473994215dSYongbok Kim 
1482edd5261SLeon Alrae static void mips_gcr_reset(DeviceState *dev)
1492edd5261SLeon Alrae {
1502edd5261SLeon Alrae     MIPSGCRState *s = MIPS_GCR(dev);
1512edd5261SLeon Alrae 
152*19494f81SLeon Alrae     update_gic_base(s, 0);
1532edd5261SLeon Alrae     update_cpc_base(s, 0);
1542edd5261SLeon Alrae }
1552edd5261SLeon Alrae 
1562edd5261SLeon Alrae static const VMStateDescription vmstate_mips_gcr = {
1572edd5261SLeon Alrae     .name = "mips-gcr",
1582edd5261SLeon Alrae     .version_id = 0,
1592edd5261SLeon Alrae     .minimum_version_id = 0,
1602edd5261SLeon Alrae     .fields = (VMStateField[]) {
1612edd5261SLeon Alrae         VMSTATE_UINT64(cpc_base, MIPSGCRState),
1622edd5261SLeon Alrae         VMSTATE_END_OF_LIST()
1632edd5261SLeon Alrae     },
1642edd5261SLeon Alrae };
1652edd5261SLeon Alrae 
1663994215dSYongbok Kim static Property mips_gcr_properties[] = {
1673994215dSYongbok Kim     DEFINE_PROP_INT32("num-vp", MIPSGCRState, num_vps, 1),
1683994215dSYongbok Kim     DEFINE_PROP_INT32("gcr-rev", MIPSGCRState, gcr_rev, 0x800),
1693994215dSYongbok Kim     DEFINE_PROP_UINT64("gcr-base", MIPSGCRState, gcr_base, GCR_BASE_ADDR),
1703994215dSYongbok Kim     DEFINE_PROP_END_OF_LIST(),
1713994215dSYongbok Kim };
1723994215dSYongbok Kim 
1733994215dSYongbok Kim static void mips_gcr_class_init(ObjectClass *klass, void *data)
1743994215dSYongbok Kim {
1753994215dSYongbok Kim     DeviceClass *dc = DEVICE_CLASS(klass);
1763994215dSYongbok Kim     dc->props = mips_gcr_properties;
1772edd5261SLeon Alrae     dc->vmsd = &vmstate_mips_gcr;
1782edd5261SLeon Alrae     dc->reset = mips_gcr_reset;
1793994215dSYongbok Kim }
1803994215dSYongbok Kim 
1813994215dSYongbok Kim static const TypeInfo mips_gcr_info = {
1823994215dSYongbok Kim     .name          = TYPE_MIPS_GCR,
1833994215dSYongbok Kim     .parent        = TYPE_SYS_BUS_DEVICE,
1843994215dSYongbok Kim     .instance_size = sizeof(MIPSGCRState),
1853994215dSYongbok Kim     .instance_init = mips_gcr_init,
1863994215dSYongbok Kim     .class_init    = mips_gcr_class_init,
1873994215dSYongbok Kim };
1883994215dSYongbok Kim 
1893994215dSYongbok Kim static void mips_gcr_register_types(void)
1903994215dSYongbok Kim {
1913994215dSYongbok Kim     type_register_static(&mips_gcr_info);
1923994215dSYongbok Kim }
1933994215dSYongbok Kim 
1943994215dSYongbok Kim type_init(mips_gcr_register_types)
195