1d811d61fSMark Cave-Ayland /*
2d811d61fSMark Cave-Ayland * QEMU PowerMac PMU device support
3d811d61fSMark Cave-Ayland *
4d811d61fSMark Cave-Ayland * Copyright (c) 2016 Benjamin Herrenschmidt, IBM Corp.
5d811d61fSMark Cave-Ayland * Copyright (c) 2018 Mark Cave-Ayland
6d811d61fSMark Cave-Ayland *
7d811d61fSMark Cave-Ayland * Based on the CUDA device by:
8d811d61fSMark Cave-Ayland *
9d811d61fSMark Cave-Ayland * Copyright (c) 2004-2007 Fabrice Bellard
10d811d61fSMark Cave-Ayland * Copyright (c) 2007 Jocelyn Mayer
11d811d61fSMark Cave-Ayland *
12d811d61fSMark Cave-Ayland * Permission is hereby granted, free of charge, to any person obtaining a copy
13d811d61fSMark Cave-Ayland * of this software and associated documentation files (the "Software"), to deal
14d811d61fSMark Cave-Ayland * in the Software without restriction, including without limitation the rights
15d811d61fSMark Cave-Ayland * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
16d811d61fSMark Cave-Ayland * copies of the Software, and to permit persons to whom the Software is
17d811d61fSMark Cave-Ayland * furnished to do so, subject to the following conditions:
18d811d61fSMark Cave-Ayland *
19d811d61fSMark Cave-Ayland * The above copyright notice and this permission notice shall be included in
20d811d61fSMark Cave-Ayland * all copies or substantial portions of the Software.
21d811d61fSMark Cave-Ayland *
22d811d61fSMark Cave-Ayland * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
23d811d61fSMark Cave-Ayland * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
24d811d61fSMark Cave-Ayland * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
25d811d61fSMark Cave-Ayland * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
26d811d61fSMark Cave-Ayland * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
27d811d61fSMark Cave-Ayland * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
28d811d61fSMark Cave-Ayland * THE SOFTWARE.
29d811d61fSMark Cave-Ayland */
30d811d61fSMark Cave-Ayland
31d811d61fSMark Cave-Ayland #include "qemu/osdep.h"
32a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
33d6454270SMarkus Armbruster #include "migration/vmstate.h"
3464552b6bSMarkus Armbruster #include "hw/irq.h"
35d811d61fSMark Cave-Ayland #include "hw/misc/macio/pmu.h"
36d811d61fSMark Cave-Ayland #include "qemu/timer.h"
3754d31236SMarkus Armbruster #include "sysemu/runstate.h"
382f93d8b0SPeter Maydell #include "sysemu/rtc.h"
393d81f594SMarkus Armbruster #include "qapi/error.h"
40d811d61fSMark Cave-Ayland #include "qemu/cutils.h"
41d811d61fSMark Cave-Ayland #include "qemu/log.h"
420b8fa32fSMarkus Armbruster #include "qemu/module.h"
43d811d61fSMark Cave-Ayland #include "trace.h"
44d811d61fSMark Cave-Ayland
45d811d61fSMark Cave-Ayland
46d811d61fSMark Cave-Ayland /* Bits in B data register: all active low */
47d811d61fSMark Cave-Ayland #define TACK 0x08 /* Transfer request (input) */
48d811d61fSMark Cave-Ayland #define TREQ 0x10 /* Transfer acknowledge (output) */
49d811d61fSMark Cave-Ayland
50d811d61fSMark Cave-Ayland /* PMU returns time_t's offset from Jan 1, 1904, not 1970 */
51d811d61fSMark Cave-Ayland #define RTC_OFFSET 2082844800
52d811d61fSMark Cave-Ayland
53d811d61fSMark Cave-Ayland #define VIA_TIMER_FREQ (4700000 / 6)
54d811d61fSMark Cave-Ayland
via_set_sr_int(void * opaque)55d811d61fSMark Cave-Ayland static void via_set_sr_int(void *opaque)
56d811d61fSMark Cave-Ayland {
57d811d61fSMark Cave-Ayland PMUState *s = opaque;
58d811d61fSMark Cave-Ayland MOS6522PMUState *mps = MOS6522_PMU(&s->mos6522_pmu);
59d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps);
60ebe5bca2SMark Cave-Ayland qemu_irq irq = qdev_get_gpio_in(DEVICE(ms), SR_INT_BIT);
61d811d61fSMark Cave-Ayland
62ebe5bca2SMark Cave-Ayland qemu_set_irq(irq, 1);
63d811d61fSMark Cave-Ayland }
64d811d61fSMark Cave-Ayland
pmu_update_extirq(PMUState * s)65d811d61fSMark Cave-Ayland static void pmu_update_extirq(PMUState *s)
66d811d61fSMark Cave-Ayland {
67d811d61fSMark Cave-Ayland if ((s->intbits & s->intmask) != 0) {
68d811d61fSMark Cave-Ayland macio_set_gpio(s->gpio, 1, false);
69d811d61fSMark Cave-Ayland } else {
70d811d61fSMark Cave-Ayland macio_set_gpio(s->gpio, 1, true);
71d811d61fSMark Cave-Ayland }
72d811d61fSMark Cave-Ayland }
73d811d61fSMark Cave-Ayland
pmu_adb_poll(void * opaque)74d811d61fSMark Cave-Ayland static void pmu_adb_poll(void *opaque)
75d811d61fSMark Cave-Ayland {
76d811d61fSMark Cave-Ayland PMUState *s = opaque;
77df381d58SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus;
78d811d61fSMark Cave-Ayland int olen;
79d811d61fSMark Cave-Ayland
80d811d61fSMark Cave-Ayland if (!(s->intbits & PMU_INT_ADB)) {
81df381d58SMark Cave-Ayland olen = adb_poll(adb_bus, s->adb_reply, adb_bus->autopoll_mask);
82d811d61fSMark Cave-Ayland trace_pmu_adb_poll(olen);
83d811d61fSMark Cave-Ayland
84d811d61fSMark Cave-Ayland if (olen > 0) {
85d811d61fSMark Cave-Ayland s->adb_reply_size = olen;
86d811d61fSMark Cave-Ayland s->intbits |= PMU_INT_ADB | PMU_INT_ADB_AUTO;
87d811d61fSMark Cave-Ayland pmu_update_extirq(s);
88d811d61fSMark Cave-Ayland }
89d811d61fSMark Cave-Ayland }
90d811d61fSMark Cave-Ayland }
91d811d61fSMark Cave-Ayland
pmu_one_sec_timer(void * opaque)92d811d61fSMark Cave-Ayland static void pmu_one_sec_timer(void *opaque)
93d811d61fSMark Cave-Ayland {
94d811d61fSMark Cave-Ayland PMUState *s = opaque;
95d811d61fSMark Cave-Ayland
96d811d61fSMark Cave-Ayland trace_pmu_one_sec_timer();
97d811d61fSMark Cave-Ayland
98d811d61fSMark Cave-Ayland s->intbits |= PMU_INT_TICK;
99d811d61fSMark Cave-Ayland pmu_update_extirq(s);
100d811d61fSMark Cave-Ayland s->one_sec_target += 1000;
101d811d61fSMark Cave-Ayland
102d811d61fSMark Cave-Ayland timer_mod(s->one_sec_timer, s->one_sec_target);
103d811d61fSMark Cave-Ayland }
104d811d61fSMark Cave-Ayland
pmu_cmd_int_ack(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)105d811d61fSMark Cave-Ayland static void pmu_cmd_int_ack(PMUState *s,
106d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
107d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
108d811d61fSMark Cave-Ayland {
109d811d61fSMark Cave-Ayland if (in_len != 0) {
110d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
111d811d61fSMark Cave-Ayland "PMU: INT_ACK command, invalid len: %d want: 0\n",
112d811d61fSMark Cave-Ayland in_len);
113d811d61fSMark Cave-Ayland return;
114d811d61fSMark Cave-Ayland }
115d811d61fSMark Cave-Ayland
116d811d61fSMark Cave-Ayland /* Make appropriate reply packet */
117d811d61fSMark Cave-Ayland if (s->intbits & PMU_INT_ADB) {
118d811d61fSMark Cave-Ayland if (!s->adb_reply_size) {
119d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
120d811d61fSMark Cave-Ayland "Odd, PMU_INT_ADB set with no reply in buffer\n");
121d811d61fSMark Cave-Ayland }
122d811d61fSMark Cave-Ayland
123d811d61fSMark Cave-Ayland memcpy(out_data + 1, s->adb_reply, s->adb_reply_size);
124d811d61fSMark Cave-Ayland out_data[0] = s->intbits & (PMU_INT_ADB | PMU_INT_ADB_AUTO);
125d811d61fSMark Cave-Ayland *out_len = s->adb_reply_size + 1;
126d811d61fSMark Cave-Ayland s->intbits &= ~(PMU_INT_ADB | PMU_INT_ADB_AUTO);
127d811d61fSMark Cave-Ayland s->adb_reply_size = 0;
128d811d61fSMark Cave-Ayland } else {
129d811d61fSMark Cave-Ayland out_data[0] = s->intbits;
130d811d61fSMark Cave-Ayland s->intbits = 0;
131d811d61fSMark Cave-Ayland *out_len = 1;
132d811d61fSMark Cave-Ayland }
133d811d61fSMark Cave-Ayland
134d811d61fSMark Cave-Ayland pmu_update_extirq(s);
135d811d61fSMark Cave-Ayland }
136d811d61fSMark Cave-Ayland
pmu_cmd_set_int_mask(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)137d811d61fSMark Cave-Ayland static void pmu_cmd_set_int_mask(PMUState *s,
138d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
139d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
140d811d61fSMark Cave-Ayland {
141d811d61fSMark Cave-Ayland if (in_len != 1) {
142d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
143d811d61fSMark Cave-Ayland "PMU: SET_INT_MASK command, invalid len: %d want: 1\n",
144d811d61fSMark Cave-Ayland in_len);
145d811d61fSMark Cave-Ayland return;
146d811d61fSMark Cave-Ayland }
147d811d61fSMark Cave-Ayland
148d811d61fSMark Cave-Ayland trace_pmu_cmd_set_int_mask(s->intmask);
149d811d61fSMark Cave-Ayland s->intmask = in_data[0];
150d811d61fSMark Cave-Ayland
151d811d61fSMark Cave-Ayland pmu_update_extirq(s);
152d811d61fSMark Cave-Ayland }
153d811d61fSMark Cave-Ayland
pmu_cmd_set_adb_autopoll(PMUState * s,uint16_t mask)154d811d61fSMark Cave-Ayland static void pmu_cmd_set_adb_autopoll(PMUState *s, uint16_t mask)
155d811d61fSMark Cave-Ayland {
156df381d58SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus;
157df381d58SMark Cave-Ayland
158d811d61fSMark Cave-Ayland trace_pmu_cmd_set_adb_autopoll(mask);
159d811d61fSMark Cave-Ayland
160d811d61fSMark Cave-Ayland if (mask) {
161df381d58SMark Cave-Ayland adb_set_autopoll_mask(adb_bus, mask);
162df381d58SMark Cave-Ayland adb_set_autopoll_enabled(adb_bus, true);
163d811d61fSMark Cave-Ayland } else {
164df381d58SMark Cave-Ayland adb_set_autopoll_enabled(adb_bus, false);
165d811d61fSMark Cave-Ayland }
166d811d61fSMark Cave-Ayland }
167d811d61fSMark Cave-Ayland
pmu_cmd_adb(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)168d811d61fSMark Cave-Ayland static void pmu_cmd_adb(PMUState *s,
169d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
170d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
171d811d61fSMark Cave-Ayland {
172d811d61fSMark Cave-Ayland int len, adblen;
173d811d61fSMark Cave-Ayland uint8_t adb_cmd[255];
174d811d61fSMark Cave-Ayland
175d811d61fSMark Cave-Ayland if (in_len < 2) {
176d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
177d811d61fSMark Cave-Ayland "PMU: ADB PACKET, invalid len: %d want at least 2\n",
178d811d61fSMark Cave-Ayland in_len);
179d811d61fSMark Cave-Ayland return;
180d811d61fSMark Cave-Ayland }
181d811d61fSMark Cave-Ayland
182d811d61fSMark Cave-Ayland *out_len = 0;
183d811d61fSMark Cave-Ayland
184d811d61fSMark Cave-Ayland if (!s->has_adb) {
185d811d61fSMark Cave-Ayland trace_pmu_cmd_adb_nobus();
186d811d61fSMark Cave-Ayland return;
187d811d61fSMark Cave-Ayland }
188d811d61fSMark Cave-Ayland
189d811d61fSMark Cave-Ayland /* Set autopoll is a special form of the command */
190d811d61fSMark Cave-Ayland if (in_data[0] == 0 && in_data[1] == 0x86) {
191d811d61fSMark Cave-Ayland uint16_t mask = in_data[2];
192d811d61fSMark Cave-Ayland mask = (mask << 8) | in_data[3];
193d811d61fSMark Cave-Ayland if (in_len != 4) {
194d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
195d811d61fSMark Cave-Ayland "PMU: ADB Autopoll requires 4 bytes, got %d\n",
196d811d61fSMark Cave-Ayland in_len);
197d811d61fSMark Cave-Ayland return;
198d811d61fSMark Cave-Ayland }
199d811d61fSMark Cave-Ayland
200d811d61fSMark Cave-Ayland pmu_cmd_set_adb_autopoll(s, mask);
201d811d61fSMark Cave-Ayland return;
202d811d61fSMark Cave-Ayland }
203d811d61fSMark Cave-Ayland
204d811d61fSMark Cave-Ayland trace_pmu_cmd_adb_request(in_len, in_data[0], in_data[1], in_data[2],
205d811d61fSMark Cave-Ayland in_data[3], in_data[4]);
206d811d61fSMark Cave-Ayland
207d811d61fSMark Cave-Ayland *out_len = 0;
208d811d61fSMark Cave-Ayland
209d811d61fSMark Cave-Ayland /* Check ADB len */
210d811d61fSMark Cave-Ayland adblen = in_data[2];
211d811d61fSMark Cave-Ayland if (adblen > (in_len - 3)) {
212d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
213d811d61fSMark Cave-Ayland "PMU: ADB len is %d > %d (in_len -3)...erroring\n",
214d811d61fSMark Cave-Ayland adblen, in_len - 3);
215d811d61fSMark Cave-Ayland len = -1;
216d811d61fSMark Cave-Ayland } else if (adblen > 252) {
217d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR, "PMU: ADB command too big!\n");
218d811d61fSMark Cave-Ayland len = -1;
219d811d61fSMark Cave-Ayland } else {
220d811d61fSMark Cave-Ayland /* Format command */
221d811d61fSMark Cave-Ayland adb_cmd[0] = in_data[0];
222d811d61fSMark Cave-Ayland memcpy(&adb_cmd[1], &in_data[3], in_len - 3);
223d811d61fSMark Cave-Ayland len = adb_request(&s->adb_bus, s->adb_reply + 2, adb_cmd, in_len - 2);
224d811d61fSMark Cave-Ayland
225d811d61fSMark Cave-Ayland trace_pmu_cmd_adb_reply(len);
226d811d61fSMark Cave-Ayland }
227d811d61fSMark Cave-Ayland
228d811d61fSMark Cave-Ayland if (len > 0) {
229d811d61fSMark Cave-Ayland /* XXX Check this */
230d811d61fSMark Cave-Ayland s->adb_reply_size = len + 2;
231d811d61fSMark Cave-Ayland s->adb_reply[0] = 0x01;
232d811d61fSMark Cave-Ayland s->adb_reply[1] = len;
233d811d61fSMark Cave-Ayland } else {
234d811d61fSMark Cave-Ayland /* XXX Check this */
235d811d61fSMark Cave-Ayland s->adb_reply_size = 1;
236d811d61fSMark Cave-Ayland s->adb_reply[0] = 0x00;
237d811d61fSMark Cave-Ayland }
238d811d61fSMark Cave-Ayland
239d811d61fSMark Cave-Ayland s->intbits |= PMU_INT_ADB;
240d811d61fSMark Cave-Ayland pmu_update_extirq(s);
241d811d61fSMark Cave-Ayland }
242d811d61fSMark Cave-Ayland
pmu_cmd_adb_poll_off(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)243d811d61fSMark Cave-Ayland static void pmu_cmd_adb_poll_off(PMUState *s,
244d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
245d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
246d811d61fSMark Cave-Ayland {
247df381d58SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus;
248df381d58SMark Cave-Ayland
249d811d61fSMark Cave-Ayland if (in_len != 0) {
250d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
251d811d61fSMark Cave-Ayland "PMU: ADB POLL OFF command, invalid len: %d want: 0\n",
252d811d61fSMark Cave-Ayland in_len);
253d811d61fSMark Cave-Ayland return;
254d811d61fSMark Cave-Ayland }
255d811d61fSMark Cave-Ayland
256df381d58SMark Cave-Ayland if (s->has_adb) {
257df381d58SMark Cave-Ayland adb_set_autopoll_enabled(adb_bus, false);
258d811d61fSMark Cave-Ayland }
259d811d61fSMark Cave-Ayland }
260d811d61fSMark Cave-Ayland
pmu_cmd_shutdown(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)261d811d61fSMark Cave-Ayland static void pmu_cmd_shutdown(PMUState *s,
262d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
263d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
264d811d61fSMark Cave-Ayland {
265d811d61fSMark Cave-Ayland if (in_len != 4) {
266d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
267d811d61fSMark Cave-Ayland "PMU: SHUTDOWN command, invalid len: %d want: 4\n",
268d811d61fSMark Cave-Ayland in_len);
269d811d61fSMark Cave-Ayland return;
270d811d61fSMark Cave-Ayland }
271d811d61fSMark Cave-Ayland
272d811d61fSMark Cave-Ayland *out_len = 1;
273d811d61fSMark Cave-Ayland out_data[0] = 0;
274d811d61fSMark Cave-Ayland
275d811d61fSMark Cave-Ayland if (in_data[0] != 'M' || in_data[1] != 'A' || in_data[2] != 'T' ||
276d811d61fSMark Cave-Ayland in_data[3] != 'T') {
277d811d61fSMark Cave-Ayland
278d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
279d811d61fSMark Cave-Ayland "PMU: SHUTDOWN command, Bad MATT signature\n");
280d811d61fSMark Cave-Ayland return;
281d811d61fSMark Cave-Ayland }
282d811d61fSMark Cave-Ayland
283d811d61fSMark Cave-Ayland qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
284d811d61fSMark Cave-Ayland }
285d811d61fSMark Cave-Ayland
pmu_cmd_reset(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)286d811d61fSMark Cave-Ayland static void pmu_cmd_reset(PMUState *s,
287d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
288d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
289d811d61fSMark Cave-Ayland {
290d811d61fSMark Cave-Ayland if (in_len != 0) {
291d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
292d811d61fSMark Cave-Ayland "PMU: RESET command, invalid len: %d want: 0\n",
293d811d61fSMark Cave-Ayland in_len);
294d811d61fSMark Cave-Ayland return;
295d811d61fSMark Cave-Ayland }
296d811d61fSMark Cave-Ayland
297d811d61fSMark Cave-Ayland qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
298d811d61fSMark Cave-Ayland }
299d811d61fSMark Cave-Ayland
pmu_cmd_get_rtc(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)300d811d61fSMark Cave-Ayland static void pmu_cmd_get_rtc(PMUState *s,
301d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
302d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
303d811d61fSMark Cave-Ayland {
304d811d61fSMark Cave-Ayland uint32_t ti;
305d811d61fSMark Cave-Ayland
306d811d61fSMark Cave-Ayland if (in_len != 0) {
307d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
308d811d61fSMark Cave-Ayland "PMU: GET_RTC command, invalid len: %d want: 0\n",
309d811d61fSMark Cave-Ayland in_len);
310d811d61fSMark Cave-Ayland return;
311d811d61fSMark Cave-Ayland }
312d811d61fSMark Cave-Ayland
313d811d61fSMark Cave-Ayland ti = s->tick_offset + (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)
314d811d61fSMark Cave-Ayland / NANOSECONDS_PER_SECOND);
315d811d61fSMark Cave-Ayland out_data[0] = ti >> 24;
316d811d61fSMark Cave-Ayland out_data[1] = ti >> 16;
317d811d61fSMark Cave-Ayland out_data[2] = ti >> 8;
318d811d61fSMark Cave-Ayland out_data[3] = ti;
319d811d61fSMark Cave-Ayland *out_len = 4;
320d811d61fSMark Cave-Ayland }
321d811d61fSMark Cave-Ayland
pmu_cmd_set_rtc(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)322d811d61fSMark Cave-Ayland static void pmu_cmd_set_rtc(PMUState *s,
323d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
324d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
325d811d61fSMark Cave-Ayland {
326d811d61fSMark Cave-Ayland uint32_t ti;
327d811d61fSMark Cave-Ayland
328d811d61fSMark Cave-Ayland if (in_len != 4) {
329d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
330d811d61fSMark Cave-Ayland "PMU: SET_RTC command, invalid len: %d want: 4\n",
331d811d61fSMark Cave-Ayland in_len);
332d811d61fSMark Cave-Ayland return;
333d811d61fSMark Cave-Ayland }
334d811d61fSMark Cave-Ayland
335d811d61fSMark Cave-Ayland ti = (((uint32_t)in_data[0]) << 24) + (((uint32_t)in_data[1]) << 16)
336d811d61fSMark Cave-Ayland + (((uint32_t)in_data[2]) << 8) + in_data[3];
337d811d61fSMark Cave-Ayland
338d811d61fSMark Cave-Ayland s->tick_offset = ti - (qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL)
339d811d61fSMark Cave-Ayland / NANOSECONDS_PER_SECOND);
340d811d61fSMark Cave-Ayland }
341d811d61fSMark Cave-Ayland
pmu_cmd_system_ready(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)342d811d61fSMark Cave-Ayland static void pmu_cmd_system_ready(PMUState *s,
343d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
344d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
345d811d61fSMark Cave-Ayland {
346d811d61fSMark Cave-Ayland /* Do nothing */
347d811d61fSMark Cave-Ayland }
348d811d61fSMark Cave-Ayland
pmu_cmd_get_version(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)349d811d61fSMark Cave-Ayland static void pmu_cmd_get_version(PMUState *s,
350d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
351d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
352d811d61fSMark Cave-Ayland {
353d811d61fSMark Cave-Ayland *out_len = 1;
354d811d61fSMark Cave-Ayland *out_data = 1; /* ??? Check what Apple does */
355d811d61fSMark Cave-Ayland }
356d811d61fSMark Cave-Ayland
pmu_cmd_power_events(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)357d811d61fSMark Cave-Ayland static void pmu_cmd_power_events(PMUState *s,
358d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
359d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
360d811d61fSMark Cave-Ayland {
361d811d61fSMark Cave-Ayland if (in_len < 1) {
362d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
363d811d61fSMark Cave-Ayland "PMU: POWER EVENTS command, invalid len %d, want at least 1\n",
364d811d61fSMark Cave-Ayland in_len);
365d811d61fSMark Cave-Ayland return;
366d811d61fSMark Cave-Ayland }
367d811d61fSMark Cave-Ayland
368d811d61fSMark Cave-Ayland switch (in_data[0]) {
369d811d61fSMark Cave-Ayland /* Dummies for now */
370d811d61fSMark Cave-Ayland case PMU_PWR_GET_POWERUP_EVENTS:
371d811d61fSMark Cave-Ayland *out_len = 2;
372d811d61fSMark Cave-Ayland out_data[0] = 0;
373d811d61fSMark Cave-Ayland out_data[1] = 0;
374d811d61fSMark Cave-Ayland break;
375d811d61fSMark Cave-Ayland case PMU_PWR_SET_POWERUP_EVENTS:
376d811d61fSMark Cave-Ayland case PMU_PWR_CLR_POWERUP_EVENTS:
377d811d61fSMark Cave-Ayland break;
378d811d61fSMark Cave-Ayland case PMU_PWR_GET_WAKEUP_EVENTS:
379d811d61fSMark Cave-Ayland *out_len = 2;
380d811d61fSMark Cave-Ayland out_data[0] = 0;
381d811d61fSMark Cave-Ayland out_data[1] = 0;
382d811d61fSMark Cave-Ayland break;
383d811d61fSMark Cave-Ayland case PMU_PWR_SET_WAKEUP_EVENTS:
384d811d61fSMark Cave-Ayland case PMU_PWR_CLR_WAKEUP_EVENTS:
385d811d61fSMark Cave-Ayland break;
386d811d61fSMark Cave-Ayland default:
387d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
388d811d61fSMark Cave-Ayland "PMU: POWER EVENTS unknown subcommand 0x%02x\n",
389d811d61fSMark Cave-Ayland in_data[0]);
390d811d61fSMark Cave-Ayland }
391d811d61fSMark Cave-Ayland }
392d811d61fSMark Cave-Ayland
pmu_cmd_get_cover(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)393d811d61fSMark Cave-Ayland static void pmu_cmd_get_cover(PMUState *s,
394d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
395d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
396d811d61fSMark Cave-Ayland {
397d811d61fSMark Cave-Ayland /* Not 100% sure here, will have to check what a real Mac
398d811d61fSMark Cave-Ayland * returns other than byte 0 bit 0 is LID closed on laptops
399d811d61fSMark Cave-Ayland */
400d811d61fSMark Cave-Ayland *out_len = 1;
401d811d61fSMark Cave-Ayland *out_data = 0x00;
402d811d61fSMark Cave-Ayland }
403d811d61fSMark Cave-Ayland
pmu_cmd_download_status(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)404d811d61fSMark Cave-Ayland static void pmu_cmd_download_status(PMUState *s,
405d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
406d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
407d811d61fSMark Cave-Ayland {
408d811d61fSMark Cave-Ayland /* This has to do with PMU firmware updates as far as I can tell.
409d811d61fSMark Cave-Ayland *
410d811d61fSMark Cave-Ayland * We return 0x62 which is what OpenPMU expects
411d811d61fSMark Cave-Ayland */
412d811d61fSMark Cave-Ayland *out_len = 1;
413d811d61fSMark Cave-Ayland *out_data = 0x62;
414d811d61fSMark Cave-Ayland }
415d811d61fSMark Cave-Ayland
pmu_cmd_read_pmu_ram(PMUState * s,const uint8_t * in_data,uint8_t in_len,uint8_t * out_data,uint8_t * out_len)416d811d61fSMark Cave-Ayland static void pmu_cmd_read_pmu_ram(PMUState *s,
417d811d61fSMark Cave-Ayland const uint8_t *in_data, uint8_t in_len,
418d811d61fSMark Cave-Ayland uint8_t *out_data, uint8_t *out_len)
419d811d61fSMark Cave-Ayland {
420d811d61fSMark Cave-Ayland if (in_len < 3) {
421d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
422d811d61fSMark Cave-Ayland "PMU: READ_PMU_RAM command, invalid len %d, expected 3\n",
423d811d61fSMark Cave-Ayland in_len);
424d811d61fSMark Cave-Ayland return;
425d811d61fSMark Cave-Ayland }
426d811d61fSMark Cave-Ayland
427d811d61fSMark Cave-Ayland qemu_log_mask(LOG_GUEST_ERROR,
428d811d61fSMark Cave-Ayland "PMU: Unsupported READ_PMU_RAM, args: %02x %02x %02x\n",
429d811d61fSMark Cave-Ayland in_data[0], in_data[1], in_data[2]);
430d811d61fSMark Cave-Ayland
431d811d61fSMark Cave-Ayland *out_len = 0;
432d811d61fSMark Cave-Ayland }
433d811d61fSMark Cave-Ayland
434d811d61fSMark Cave-Ayland /* description of commands */
435d811d61fSMark Cave-Ayland typedef struct PMUCmdHandler {
436d811d61fSMark Cave-Ayland uint8_t command;
437d811d61fSMark Cave-Ayland const char *name;
438d811d61fSMark Cave-Ayland void (*handler)(PMUState *s,
439d811d61fSMark Cave-Ayland const uint8_t *in_args, uint8_t in_len,
440d811d61fSMark Cave-Ayland uint8_t *out_args, uint8_t *out_len);
441d811d61fSMark Cave-Ayland } PMUCmdHandler;
442d811d61fSMark Cave-Ayland
443d811d61fSMark Cave-Ayland static const PMUCmdHandler PMUCmdHandlers[] = {
444d811d61fSMark Cave-Ayland { PMU_INT_ACK, "INT ACK", pmu_cmd_int_ack },
445d811d61fSMark Cave-Ayland { PMU_SET_INTR_MASK, "SET INT MASK", pmu_cmd_set_int_mask },
446d811d61fSMark Cave-Ayland { PMU_ADB_CMD, "ADB COMMAND", pmu_cmd_adb },
447d811d61fSMark Cave-Ayland { PMU_ADB_POLL_OFF, "ADB POLL OFF", pmu_cmd_adb_poll_off },
448d811d61fSMark Cave-Ayland { PMU_RESET, "REBOOT", pmu_cmd_reset },
449d811d61fSMark Cave-Ayland { PMU_SHUTDOWN, "SHUTDOWN", pmu_cmd_shutdown },
450d811d61fSMark Cave-Ayland { PMU_READ_RTC, "GET RTC", pmu_cmd_get_rtc },
451d811d61fSMark Cave-Ayland { PMU_SET_RTC, "SET RTC", pmu_cmd_set_rtc },
452d811d61fSMark Cave-Ayland { PMU_SYSTEM_READY, "SYSTEM READY", pmu_cmd_system_ready },
453d811d61fSMark Cave-Ayland { PMU_GET_VERSION, "GET VERSION", pmu_cmd_get_version },
454d811d61fSMark Cave-Ayland { PMU_POWER_EVENTS, "POWER EVENTS", pmu_cmd_power_events },
455d811d61fSMark Cave-Ayland { PMU_GET_COVER, "GET_COVER", pmu_cmd_get_cover },
456d811d61fSMark Cave-Ayland { PMU_DOWNLOAD_STATUS, "DOWNLOAD STATUS", pmu_cmd_download_status },
457d811d61fSMark Cave-Ayland { PMU_READ_PMU_RAM, "READ PMGR RAM", pmu_cmd_read_pmu_ram },
458d811d61fSMark Cave-Ayland };
459d811d61fSMark Cave-Ayland
pmu_dispatch_cmd(PMUState * s)460d811d61fSMark Cave-Ayland static void pmu_dispatch_cmd(PMUState *s)
461d811d61fSMark Cave-Ayland {
462d811d61fSMark Cave-Ayland unsigned int i;
463d811d61fSMark Cave-Ayland
464d811d61fSMark Cave-Ayland /* No response by default */
465d811d61fSMark Cave-Ayland s->cmd_rsp_sz = 0;
466d811d61fSMark Cave-Ayland
467d811d61fSMark Cave-Ayland for (i = 0; i < ARRAY_SIZE(PMUCmdHandlers); i++) {
468d811d61fSMark Cave-Ayland const PMUCmdHandler *desc = &PMUCmdHandlers[i];
469d811d61fSMark Cave-Ayland
470d811d61fSMark Cave-Ayland if (desc->command != s->cmd) {
471d811d61fSMark Cave-Ayland continue;
472d811d61fSMark Cave-Ayland }
473d811d61fSMark Cave-Ayland
474d811d61fSMark Cave-Ayland trace_pmu_dispatch_cmd(desc->name);
475d811d61fSMark Cave-Ayland desc->handler(s, s->cmd_buf, s->cmd_buf_pos,
476d811d61fSMark Cave-Ayland s->cmd_rsp, &s->cmd_rsp_sz);
477d811d61fSMark Cave-Ayland
478d811d61fSMark Cave-Ayland if (s->rsplen != -1 && s->rsplen != s->cmd_rsp_sz) {
479d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("QEMU internal cmd resp mismatch!");
480d811d61fSMark Cave-Ayland } else {
481d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_resp_size(s->cmd_rsp_sz);
482d811d61fSMark Cave-Ayland }
483d811d61fSMark Cave-Ayland
484d811d61fSMark Cave-Ayland return;
485d811d61fSMark Cave-Ayland }
486d811d61fSMark Cave-Ayland
487d811d61fSMark Cave-Ayland trace_pmu_dispatch_unknown_cmd(s->cmd);
488d811d61fSMark Cave-Ayland
489d811d61fSMark Cave-Ayland /* Manufacture fake response with 0's */
490d811d61fSMark Cave-Ayland if (s->rsplen == -1) {
491d811d61fSMark Cave-Ayland s->cmd_rsp_sz = 0;
492d811d61fSMark Cave-Ayland } else {
493d811d61fSMark Cave-Ayland s->cmd_rsp_sz = s->rsplen;
494d811d61fSMark Cave-Ayland memset(s->cmd_rsp, 0, s->rsplen);
495d811d61fSMark Cave-Ayland }
496d811d61fSMark Cave-Ayland }
497d811d61fSMark Cave-Ayland
pmu_update(PMUState * s)498d811d61fSMark Cave-Ayland static void pmu_update(PMUState *s)
499d811d61fSMark Cave-Ayland {
500d811d61fSMark Cave-Ayland MOS6522PMUState *mps = &s->mos6522_pmu;
501d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps);
502cf093b07SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus;
503d811d61fSMark Cave-Ayland
504d811d61fSMark Cave-Ayland /* Only react to changes in reg B */
505d811d61fSMark Cave-Ayland if (ms->b == s->last_b) {
506d811d61fSMark Cave-Ayland return;
507d811d61fSMark Cave-Ayland }
508d811d61fSMark Cave-Ayland s->last_b = ms->b;
509d811d61fSMark Cave-Ayland
510d811d61fSMark Cave-Ayland /* Check the TREQ / TACK state */
511d811d61fSMark Cave-Ayland switch (ms->b & (TREQ | TACK)) {
512d811d61fSMark Cave-Ayland case TREQ:
513d811d61fSMark Cave-Ayland /* This is an ack release, handle it and bail out */
514d811d61fSMark Cave-Ayland ms->b |= TACK;
515d811d61fSMark Cave-Ayland s->last_b = ms->b;
516d811d61fSMark Cave-Ayland
517d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("handshake: TREQ high, setting TACK");
518d811d61fSMark Cave-Ayland return;
519d811d61fSMark Cave-Ayland case TACK:
520d811d61fSMark Cave-Ayland /* This is a valid request, handle below */
521d811d61fSMark Cave-Ayland break;
522d811d61fSMark Cave-Ayland case TREQ | TACK:
523d811d61fSMark Cave-Ayland /* This is an idle state */
524d811d61fSMark Cave-Ayland return;
525d811d61fSMark Cave-Ayland default:
526d811d61fSMark Cave-Ayland /* Invalid state, log and ignore */
527d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_error(ms->b);
528d811d61fSMark Cave-Ayland return;
529d811d61fSMark Cave-Ayland }
530d811d61fSMark Cave-Ayland
531d811d61fSMark Cave-Ayland /* If we wanted to handle commands asynchronously, this is where
532d811d61fSMark Cave-Ayland * we would delay the clearing of TACK until we are ready to send
533d811d61fSMark Cave-Ayland * the response
534d811d61fSMark Cave-Ayland */
535d811d61fSMark Cave-Ayland
536d811d61fSMark Cave-Ayland /* We have a request, handshake TACK so we don't stay in
537d811d61fSMark Cave-Ayland * an invalid state. If we were concurrent with the OS we
538d811d61fSMark Cave-Ayland * should only do this after we grabbed the SR but that isn't
539d811d61fSMark Cave-Ayland * a problem here.
540d811d61fSMark Cave-Ayland */
541d811d61fSMark Cave-Ayland
542d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_clear_treq(s->cmd_state);
543d811d61fSMark Cave-Ayland
544d811d61fSMark Cave-Ayland ms->b &= ~TACK;
545d811d61fSMark Cave-Ayland s->last_b = ms->b;
546d811d61fSMark Cave-Ayland
547d811d61fSMark Cave-Ayland /* Act according to state */
548d811d61fSMark Cave-Ayland switch (s->cmd_state) {
549d811d61fSMark Cave-Ayland case pmu_state_idle:
550d811d61fSMark Cave-Ayland if (!(ms->acr & SR_OUT)) {
551d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("protocol error! "
552d811d61fSMark Cave-Ayland "state idle, ACR reading");
553d811d61fSMark Cave-Ayland break;
554d811d61fSMark Cave-Ayland }
555d811d61fSMark Cave-Ayland
556d811d61fSMark Cave-Ayland s->cmd = ms->sr;
557d811d61fSMark Cave-Ayland via_set_sr_int(s);
558d811d61fSMark Cave-Ayland s->cmdlen = pmu_data_len[s->cmd][0];
559d811d61fSMark Cave-Ayland s->rsplen = pmu_data_len[s->cmd][1];
560d811d61fSMark Cave-Ayland s->cmd_buf_pos = 0;
561d811d61fSMark Cave-Ayland s->cmd_rsp_pos = 0;
562d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_cmd;
563d811d61fSMark Cave-Ayland
564cf093b07SMark Cave-Ayland adb_autopoll_block(adb_bus);
565d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd(s->cmd, s->cmdlen, s->rsplen);
566d811d61fSMark Cave-Ayland break;
567d811d61fSMark Cave-Ayland
568d811d61fSMark Cave-Ayland case pmu_state_cmd:
569d811d61fSMark Cave-Ayland if (!(ms->acr & SR_OUT)) {
570d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("protocol error! "
571d811d61fSMark Cave-Ayland "state cmd, ACR reading");
572d811d61fSMark Cave-Ayland break;
573d811d61fSMark Cave-Ayland }
574d811d61fSMark Cave-Ayland
575d811d61fSMark Cave-Ayland if (s->cmdlen == -1) {
576d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmdlen(ms->sr);
577d811d61fSMark Cave-Ayland
578d811d61fSMark Cave-Ayland s->cmdlen = ms->sr;
579d811d61fSMark Cave-Ayland if (s->cmdlen > sizeof(s->cmd_buf)) {
580d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_toobig(s->cmdlen);
581d811d61fSMark Cave-Ayland }
582d811d61fSMark Cave-Ayland } else if (s->cmd_buf_pos < sizeof(s->cmd_buf)) {
583d811d61fSMark Cave-Ayland s->cmd_buf[s->cmd_buf_pos++] = ms->sr;
584d811d61fSMark Cave-Ayland }
585d811d61fSMark Cave-Ayland
586d811d61fSMark Cave-Ayland via_set_sr_int(s);
587d811d61fSMark Cave-Ayland break;
588d811d61fSMark Cave-Ayland
589d811d61fSMark Cave-Ayland case pmu_state_rsp:
590d811d61fSMark Cave-Ayland if (ms->acr & SR_OUT) {
591d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("protocol error! "
592d811d61fSMark Cave-Ayland "state resp, ACR writing");
593d811d61fSMark Cave-Ayland break;
594d811d61fSMark Cave-Ayland }
595d811d61fSMark Cave-Ayland
596d811d61fSMark Cave-Ayland if (s->rsplen == -1) {
597d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_send_resp_size(s->cmd_rsp_sz);
598d811d61fSMark Cave-Ayland
599d811d61fSMark Cave-Ayland ms->sr = s->cmd_rsp_sz;
600d811d61fSMark Cave-Ayland s->rsplen = s->cmd_rsp_sz;
601d811d61fSMark Cave-Ayland } else if (s->cmd_rsp_pos < s->cmd_rsp_sz) {
602d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_send_resp(s->cmd_rsp_pos, s->rsplen);
603d811d61fSMark Cave-Ayland
604d811d61fSMark Cave-Ayland ms->sr = s->cmd_rsp[s->cmd_rsp_pos++];
605d811d61fSMark Cave-Ayland }
606d811d61fSMark Cave-Ayland
607d811d61fSMark Cave-Ayland via_set_sr_int(s);
608d811d61fSMark Cave-Ayland break;
609d811d61fSMark Cave-Ayland }
610d811d61fSMark Cave-Ayland
611d811d61fSMark Cave-Ayland /* Check for state completion */
612d811d61fSMark Cave-Ayland if (s->cmd_state == pmu_state_cmd && s->cmdlen == s->cmd_buf_pos) {
613d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_string("Command reception complete, "
614d811d61fSMark Cave-Ayland "dispatching...");
615d811d61fSMark Cave-Ayland
616d811d61fSMark Cave-Ayland pmu_dispatch_cmd(s);
617d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_rsp;
618d811d61fSMark Cave-Ayland }
619d811d61fSMark Cave-Ayland
620d811d61fSMark Cave-Ayland if (s->cmd_state == pmu_state_rsp && s->rsplen == s->cmd_rsp_pos) {
621d811d61fSMark Cave-Ayland trace_pmu_debug_protocol_cmd_resp_complete(ms->ier);
622d811d61fSMark Cave-Ayland
623cf093b07SMark Cave-Ayland adb_autopoll_unblock(adb_bus);
624d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_idle;
625d811d61fSMark Cave-Ayland }
626d811d61fSMark Cave-Ayland }
627d811d61fSMark Cave-Ayland
mos6522_pmu_read(void * opaque,hwaddr addr,unsigned size)628d811d61fSMark Cave-Ayland static uint64_t mos6522_pmu_read(void *opaque, hwaddr addr, unsigned size)
629d811d61fSMark Cave-Ayland {
630d811d61fSMark Cave-Ayland PMUState *s = opaque;
631d811d61fSMark Cave-Ayland MOS6522PMUState *mps = &s->mos6522_pmu;
632d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps);
633d811d61fSMark Cave-Ayland
634d811d61fSMark Cave-Ayland addr = (addr >> 9) & 0xf;
635d811d61fSMark Cave-Ayland return mos6522_read(ms, addr, size);
636d811d61fSMark Cave-Ayland }
637d811d61fSMark Cave-Ayland
mos6522_pmu_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)638d811d61fSMark Cave-Ayland static void mos6522_pmu_write(void *opaque, hwaddr addr, uint64_t val,
639d811d61fSMark Cave-Ayland unsigned size)
640d811d61fSMark Cave-Ayland {
641d811d61fSMark Cave-Ayland PMUState *s = opaque;
642d811d61fSMark Cave-Ayland MOS6522PMUState *mps = &s->mos6522_pmu;
643d811d61fSMark Cave-Ayland MOS6522State *ms = MOS6522(mps);
644d811d61fSMark Cave-Ayland
645d811d61fSMark Cave-Ayland addr = (addr >> 9) & 0xf;
646d811d61fSMark Cave-Ayland mos6522_write(ms, addr, val, size);
647d811d61fSMark Cave-Ayland }
648d811d61fSMark Cave-Ayland
649d811d61fSMark Cave-Ayland static const MemoryRegionOps mos6522_pmu_ops = {
650d811d61fSMark Cave-Ayland .read = mos6522_pmu_read,
651d811d61fSMark Cave-Ayland .write = mos6522_pmu_write,
652d811d61fSMark Cave-Ayland .endianness = DEVICE_BIG_ENDIAN,
653d811d61fSMark Cave-Ayland .impl = {
654d811d61fSMark Cave-Ayland .min_access_size = 1,
655d811d61fSMark Cave-Ayland .max_access_size = 1,
656d811d61fSMark Cave-Ayland },
657d811d61fSMark Cave-Ayland };
658d811d61fSMark Cave-Ayland
pmu_adb_state_needed(void * opaque)659d811d61fSMark Cave-Ayland static bool pmu_adb_state_needed(void *opaque)
660d811d61fSMark Cave-Ayland {
661d811d61fSMark Cave-Ayland PMUState *s = opaque;
662d811d61fSMark Cave-Ayland
663d811d61fSMark Cave-Ayland return s->has_adb;
664d811d61fSMark Cave-Ayland }
665d811d61fSMark Cave-Ayland
666d811d61fSMark Cave-Ayland static const VMStateDescription vmstate_pmu_adb = {
667d811d61fSMark Cave-Ayland .name = "pmu/adb",
668df381d58SMark Cave-Ayland .version_id = 1,
669df381d58SMark Cave-Ayland .minimum_version_id = 1,
670d811d61fSMark Cave-Ayland .needed = pmu_adb_state_needed,
671ce933d70SRichard Henderson .fields = (const VMStateField[]) {
672d811d61fSMark Cave-Ayland VMSTATE_UINT8(adb_reply_size, PMUState),
673d811d61fSMark Cave-Ayland VMSTATE_BUFFER(adb_reply, PMUState),
6740c2adc17SDr. David Alan Gilbert VMSTATE_END_OF_LIST()
675d811d61fSMark Cave-Ayland }
676d811d61fSMark Cave-Ayland };
677d811d61fSMark Cave-Ayland
678d811d61fSMark Cave-Ayland static const VMStateDescription vmstate_pmu = {
679d811d61fSMark Cave-Ayland .name = "pmu",
680dcb091c4SMark Cave-Ayland .version_id = 1,
681dcb091c4SMark Cave-Ayland .minimum_version_id = 1,
682ce933d70SRichard Henderson .fields = (const VMStateField[]) {
683d811d61fSMark Cave-Ayland VMSTATE_STRUCT(mos6522_pmu.parent_obj, PMUState, 0, vmstate_mos6522,
684d811d61fSMark Cave-Ayland MOS6522State),
685d811d61fSMark Cave-Ayland VMSTATE_UINT8(last_b, PMUState),
686d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd, PMUState),
687d811d61fSMark Cave-Ayland VMSTATE_UINT32(cmdlen, PMUState),
688d811d61fSMark Cave-Ayland VMSTATE_UINT32(rsplen, PMUState),
689d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd_buf_pos, PMUState),
690d811d61fSMark Cave-Ayland VMSTATE_BUFFER(cmd_buf, PMUState),
691d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd_rsp_pos, PMUState),
692d811d61fSMark Cave-Ayland VMSTATE_UINT8(cmd_rsp_sz, PMUState),
693d811d61fSMark Cave-Ayland VMSTATE_BUFFER(cmd_rsp, PMUState),
694d811d61fSMark Cave-Ayland VMSTATE_UINT8(intbits, PMUState),
695d811d61fSMark Cave-Ayland VMSTATE_UINT8(intmask, PMUState),
696d811d61fSMark Cave-Ayland VMSTATE_UINT32(tick_offset, PMUState),
697d811d61fSMark Cave-Ayland VMSTATE_TIMER_PTR(one_sec_timer, PMUState),
698d811d61fSMark Cave-Ayland VMSTATE_INT64(one_sec_target, PMUState),
699d811d61fSMark Cave-Ayland VMSTATE_END_OF_LIST()
700d811d61fSMark Cave-Ayland },
701ce933d70SRichard Henderson .subsections = (const VMStateDescription * const []) {
702d811d61fSMark Cave-Ayland &vmstate_pmu_adb,
70314554b3dSLaurent Vivier NULL
704d811d61fSMark Cave-Ayland }
705d811d61fSMark Cave-Ayland };
706d811d61fSMark Cave-Ayland
pmu_reset(DeviceState * dev)707d811d61fSMark Cave-Ayland static void pmu_reset(DeviceState *dev)
708d811d61fSMark Cave-Ayland {
709d811d61fSMark Cave-Ayland PMUState *s = VIA_PMU(dev);
710d811d61fSMark Cave-Ayland
711d811d61fSMark Cave-Ayland /* OpenBIOS needs to do this? MacOS 9 needs it */
712d811d61fSMark Cave-Ayland s->intmask = PMU_INT_ADB | PMU_INT_TICK;
713d811d61fSMark Cave-Ayland s->intbits = 0;
714d811d61fSMark Cave-Ayland
715d811d61fSMark Cave-Ayland s->cmd_state = pmu_state_idle;
716d811d61fSMark Cave-Ayland }
717d811d61fSMark Cave-Ayland
pmu_realize(DeviceState * dev,Error ** errp)718d811d61fSMark Cave-Ayland static void pmu_realize(DeviceState *dev, Error **errp)
719d811d61fSMark Cave-Ayland {
720d811d61fSMark Cave-Ayland PMUState *s = VIA_PMU(dev);
721d811d61fSMark Cave-Ayland SysBusDevice *sbd;
722df381d58SMark Cave-Ayland ADBBusState *adb_bus = &s->adb_bus;
723d811d61fSMark Cave-Ayland struct tm tm;
724d811d61fSMark Cave-Ayland
725668f62ecSMarkus Armbruster if (!sysbus_realize(SYS_BUS_DEVICE(&s->mos6522_pmu), errp)) {
7263d81f594SMarkus Armbruster return;
7273d81f594SMarkus Armbruster }
7283d81f594SMarkus Armbruster
729d811d61fSMark Cave-Ayland /* Pass IRQ from 6522 */
730d811d61fSMark Cave-Ayland sbd = SYS_BUS_DEVICE(s);
7313d81f594SMarkus Armbruster sysbus_pass_irq(sbd, SYS_BUS_DEVICE(&s->mos6522_pmu));
732d811d61fSMark Cave-Ayland
733d811d61fSMark Cave-Ayland qemu_get_timedate(&tm, 0);
734d811d61fSMark Cave-Ayland s->tick_offset = (uint32_t)mktimegm(&tm) + RTC_OFFSET;
735d811d61fSMark Cave-Ayland s->one_sec_timer = timer_new_ms(QEMU_CLOCK_VIRTUAL, pmu_one_sec_timer, s);
736d811d61fSMark Cave-Ayland s->one_sec_target = qemu_clock_get_ms(QEMU_CLOCK_VIRTUAL) + 1000;
737d811d61fSMark Cave-Ayland timer_mod(s->one_sec_timer, s->one_sec_target);
738d811d61fSMark Cave-Ayland
739d811d61fSMark Cave-Ayland if (s->has_adb) {
740ee1004bbSPhilippe Mathieu-Daudé qbus_init(adb_bus, sizeof(*adb_bus), TYPE_ADB_BUS, dev, "adb.0");
741df381d58SMark Cave-Ayland adb_register_autopoll_callback(adb_bus, pmu_adb_poll, s);
742d811d61fSMark Cave-Ayland }
743d811d61fSMark Cave-Ayland }
744d811d61fSMark Cave-Ayland
pmu_init(Object * obj)745d811d61fSMark Cave-Ayland static void pmu_init(Object *obj)
746d811d61fSMark Cave-Ayland {
747d811d61fSMark Cave-Ayland SysBusDevice *d = SYS_BUS_DEVICE(obj);
748d811d61fSMark Cave-Ayland PMUState *s = VIA_PMU(obj);
749d811d61fSMark Cave-Ayland
750d811d61fSMark Cave-Ayland object_property_add_link(obj, "gpio", TYPE_MACIO_GPIO,
751d811d61fSMark Cave-Ayland (Object **) &s->gpio,
752d811d61fSMark Cave-Ayland qdev_prop_allow_set_link_before_realize,
753d2623129SMarkus Armbruster 0);
754d811d61fSMark Cave-Ayland
755db873cc5SMarkus Armbruster object_initialize_child(obj, "mos6522-pmu", &s->mos6522_pmu,
756db873cc5SMarkus Armbruster TYPE_MOS6522_PMU);
757d811d61fSMark Cave-Ayland
758d811d61fSMark Cave-Ayland memory_region_init_io(&s->mem, obj, &mos6522_pmu_ops, s, "via-pmu",
759d811d61fSMark Cave-Ayland 0x2000);
760d811d61fSMark Cave-Ayland sysbus_init_mmio(d, &s->mem);
761d811d61fSMark Cave-Ayland }
762d811d61fSMark Cave-Ayland
763d811d61fSMark Cave-Ayland static Property pmu_properties[] = {
764d811d61fSMark Cave-Ayland DEFINE_PROP_BOOL("has-adb", PMUState, has_adb, true),
765d811d61fSMark Cave-Ayland DEFINE_PROP_END_OF_LIST()
766d811d61fSMark Cave-Ayland };
767d811d61fSMark Cave-Ayland
pmu_class_init(ObjectClass * oc,void * data)768d811d61fSMark Cave-Ayland static void pmu_class_init(ObjectClass *oc, void *data)
769d811d61fSMark Cave-Ayland {
770d811d61fSMark Cave-Ayland DeviceClass *dc = DEVICE_CLASS(oc);
771d811d61fSMark Cave-Ayland
772d811d61fSMark Cave-Ayland dc->realize = pmu_realize;
773*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, pmu_reset);
774d811d61fSMark Cave-Ayland dc->vmsd = &vmstate_pmu;
7754f67d30bSMarc-André Lureau device_class_set_props(dc, pmu_properties);
776d811d61fSMark Cave-Ayland set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
777d811d61fSMark Cave-Ayland }
778d811d61fSMark Cave-Ayland
779d811d61fSMark Cave-Ayland static const TypeInfo pmu_type_info = {
780d811d61fSMark Cave-Ayland .name = TYPE_VIA_PMU,
781d811d61fSMark Cave-Ayland .parent = TYPE_SYS_BUS_DEVICE,
782d811d61fSMark Cave-Ayland .instance_size = sizeof(PMUState),
783d811d61fSMark Cave-Ayland .instance_init = pmu_init,
784d811d61fSMark Cave-Ayland .class_init = pmu_class_init,
785d811d61fSMark Cave-Ayland };
786d811d61fSMark Cave-Ayland
mos6522_pmu_portB_write(MOS6522State * s)787d811d61fSMark Cave-Ayland static void mos6522_pmu_portB_write(MOS6522State *s)
788d811d61fSMark Cave-Ayland {
789d811d61fSMark Cave-Ayland MOS6522PMUState *mps = container_of(s, MOS6522PMUState, parent_obj);
790d811d61fSMark Cave-Ayland PMUState *ps = container_of(mps, PMUState, mos6522_pmu);
791d811d61fSMark Cave-Ayland
792d811d61fSMark Cave-Ayland pmu_update(ps);
793d811d61fSMark Cave-Ayland }
794d811d61fSMark Cave-Ayland
mos6522_pmu_reset_hold(Object * obj,ResetType type)795ad80e367SPeter Maydell static void mos6522_pmu_reset_hold(Object *obj, ResetType type)
796d811d61fSMark Cave-Ayland {
797ed053e89SPeter Maydell MOS6522State *ms = MOS6522(obj);
798d811d61fSMark Cave-Ayland MOS6522PMUState *mps = container_of(ms, MOS6522PMUState, parent_obj);
799d811d61fSMark Cave-Ayland PMUState *s = container_of(mps, PMUState, mos6522_pmu);
8009db70dacSEduardo Habkost MOS6522DeviceClass *mdc = MOS6522_GET_CLASS(ms);
801d811d61fSMark Cave-Ayland
802ed053e89SPeter Maydell if (mdc->parent_phases.hold) {
803ad80e367SPeter Maydell mdc->parent_phases.hold(obj, type);
804ed053e89SPeter Maydell }
805d811d61fSMark Cave-Ayland
806d811d61fSMark Cave-Ayland ms->timers[0].frequency = VIA_TIMER_FREQ;
807d811d61fSMark Cave-Ayland ms->timers[1].frequency = (SCALE_US * 6000) / 4700;
808d811d61fSMark Cave-Ayland
809d811d61fSMark Cave-Ayland s->last_b = ms->b = TACK | TREQ;
810d811d61fSMark Cave-Ayland }
811d811d61fSMark Cave-Ayland
mos6522_pmu_class_init(ObjectClass * oc,void * data)812d811d61fSMark Cave-Ayland static void mos6522_pmu_class_init(ObjectClass *oc, void *data)
813d811d61fSMark Cave-Ayland {
814ed053e89SPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(oc);
8159db70dacSEduardo Habkost MOS6522DeviceClass *mdc = MOS6522_CLASS(oc);
816d811d61fSMark Cave-Ayland
817ed053e89SPeter Maydell resettable_class_set_parent_phases(rc, NULL, mos6522_pmu_reset_hold,
818ed053e89SPeter Maydell NULL, &mdc->parent_phases);
819d811d61fSMark Cave-Ayland mdc->portB_write = mos6522_pmu_portB_write;
820d811d61fSMark Cave-Ayland }
821d811d61fSMark Cave-Ayland
822d811d61fSMark Cave-Ayland static const TypeInfo mos6522_pmu_type_info = {
823d811d61fSMark Cave-Ayland .name = TYPE_MOS6522_PMU,
824d811d61fSMark Cave-Ayland .parent = TYPE_MOS6522,
825d811d61fSMark Cave-Ayland .instance_size = sizeof(MOS6522PMUState),
826d811d61fSMark Cave-Ayland .class_init = mos6522_pmu_class_init,
827d811d61fSMark Cave-Ayland };
828d811d61fSMark Cave-Ayland
pmu_register_types(void)829d811d61fSMark Cave-Ayland static void pmu_register_types(void)
830d811d61fSMark Cave-Ayland {
831d811d61fSMark Cave-Ayland type_register_static(&pmu_type_info);
832d811d61fSMark Cave-Ayland type_register_static(&mos6522_pmu_type_info);
833d811d61fSMark Cave-Ayland }
834d811d61fSMark Cave-Ayland
835d811d61fSMark Cave-Ayland type_init(pmu_register_types)
836