xref: /openbmc/qemu/hw/misc/macio/mac_dbdma.c (revision d1e562deb2de5c2ced639b18dee59a9ab08236b6)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * PowerMac descriptor-based DMA emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2005-2007 Fabrice Bellard
549ab747fSPaolo Bonzini  * Copyright (c) 2007 Jocelyn Mayer
649ab747fSPaolo Bonzini  * Copyright (c) 2009 Laurent Vivier
749ab747fSPaolo Bonzini  *
849ab747fSPaolo Bonzini  * some parts from linux-2.6.28, arch/powerpc/include/asm/dbdma.h
949ab747fSPaolo Bonzini  *
1049ab747fSPaolo Bonzini  *   Definitions for using the Apple Descriptor-Based DMA controller
1149ab747fSPaolo Bonzini  *   in Power Macintosh computers.
1249ab747fSPaolo Bonzini  *
1349ab747fSPaolo Bonzini  *   Copyright (C) 1996 Paul Mackerras.
1449ab747fSPaolo Bonzini  *
1549ab747fSPaolo Bonzini  * some parts from mol 0.9.71
1649ab747fSPaolo Bonzini  *
1749ab747fSPaolo Bonzini  *   Descriptor based DMA emulation
1849ab747fSPaolo Bonzini  *
1949ab747fSPaolo Bonzini  *   Copyright (C) 1998-2004 Samuel Rydh (samuel@ibrium.se)
2049ab747fSPaolo Bonzini  *
2149ab747fSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
2249ab747fSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
2349ab747fSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
2449ab747fSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
2549ab747fSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
2649ab747fSPaolo Bonzini  * furnished to do so, subject to the following conditions:
2749ab747fSPaolo Bonzini  *
2849ab747fSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
2949ab747fSPaolo Bonzini  * all copies or substantial portions of the Software.
3049ab747fSPaolo Bonzini  *
3149ab747fSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
3249ab747fSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
3349ab747fSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
3449ab747fSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
3549ab747fSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
3649ab747fSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
3749ab747fSPaolo Bonzini  * THE SOFTWARE.
3849ab747fSPaolo Bonzini  */
3949ab747fSPaolo Bonzini #include "hw/hw.h"
4049ab747fSPaolo Bonzini #include "hw/isa/isa.h"
4149ab747fSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
4249ab747fSPaolo Bonzini #include "qemu/main-loop.h"
4349ab747fSPaolo Bonzini 
4449ab747fSPaolo Bonzini /* debug DBDMA */
4549ab747fSPaolo Bonzini //#define DEBUG_DBDMA
4649ab747fSPaolo Bonzini 
4749ab747fSPaolo Bonzini #ifdef DEBUG_DBDMA
4849ab747fSPaolo Bonzini #define DBDMA_DPRINTF(fmt, ...)                                 \
4949ab747fSPaolo Bonzini     do { printf("DBDMA: " fmt , ## __VA_ARGS__); } while (0)
5049ab747fSPaolo Bonzini #else
5149ab747fSPaolo Bonzini #define DBDMA_DPRINTF(fmt, ...)
5249ab747fSPaolo Bonzini #endif
5349ab747fSPaolo Bonzini 
5449ab747fSPaolo Bonzini /*
5549ab747fSPaolo Bonzini  */
5649ab747fSPaolo Bonzini 
5749ab747fSPaolo Bonzini #ifdef DEBUG_DBDMA
5849ab747fSPaolo Bonzini static void dump_dbdma_cmd(dbdma_cmd *cmd)
5949ab747fSPaolo Bonzini {
6049ab747fSPaolo Bonzini     printf("dbdma_cmd %p\n", cmd);
6149ab747fSPaolo Bonzini     printf("    req_count 0x%04x\n", le16_to_cpu(cmd->req_count));
6249ab747fSPaolo Bonzini     printf("    command 0x%04x\n", le16_to_cpu(cmd->command));
6349ab747fSPaolo Bonzini     printf("    phy_addr 0x%08x\n", le32_to_cpu(cmd->phy_addr));
6449ab747fSPaolo Bonzini     printf("    cmd_dep 0x%08x\n", le32_to_cpu(cmd->cmd_dep));
6549ab747fSPaolo Bonzini     printf("    res_count 0x%04x\n", le16_to_cpu(cmd->res_count));
6649ab747fSPaolo Bonzini     printf("    xfer_status 0x%04x\n", le16_to_cpu(cmd->xfer_status));
6749ab747fSPaolo Bonzini }
6849ab747fSPaolo Bonzini #else
6949ab747fSPaolo Bonzini static void dump_dbdma_cmd(dbdma_cmd *cmd)
7049ab747fSPaolo Bonzini {
7149ab747fSPaolo Bonzini }
7249ab747fSPaolo Bonzini #endif
7349ab747fSPaolo Bonzini static void dbdma_cmdptr_load(DBDMA_channel *ch)
7449ab747fSPaolo Bonzini {
7549ab747fSPaolo Bonzini     DBDMA_DPRINTF("dbdma_cmdptr_load 0x%08x\n",
7649ab747fSPaolo Bonzini                   ch->regs[DBDMA_CMDPTR_LO]);
7749ab747fSPaolo Bonzini     cpu_physical_memory_read(ch->regs[DBDMA_CMDPTR_LO],
78e1fe50dcSStefan Weil                              &ch->current, sizeof(dbdma_cmd));
7949ab747fSPaolo Bonzini }
8049ab747fSPaolo Bonzini 
8149ab747fSPaolo Bonzini static void dbdma_cmdptr_save(DBDMA_channel *ch)
8249ab747fSPaolo Bonzini {
8349ab747fSPaolo Bonzini     DBDMA_DPRINTF("dbdma_cmdptr_save 0x%08x\n",
8449ab747fSPaolo Bonzini                   ch->regs[DBDMA_CMDPTR_LO]);
8549ab747fSPaolo Bonzini     DBDMA_DPRINTF("xfer_status 0x%08x res_count 0x%04x\n",
8649ab747fSPaolo Bonzini                   le16_to_cpu(ch->current.xfer_status),
8749ab747fSPaolo Bonzini                   le16_to_cpu(ch->current.res_count));
8849ab747fSPaolo Bonzini     cpu_physical_memory_write(ch->regs[DBDMA_CMDPTR_LO],
89e1fe50dcSStefan Weil                               &ch->current, sizeof(dbdma_cmd));
9049ab747fSPaolo Bonzini }
9149ab747fSPaolo Bonzini 
9249ab747fSPaolo Bonzini static void kill_channel(DBDMA_channel *ch)
9349ab747fSPaolo Bonzini {
9449ab747fSPaolo Bonzini     DBDMA_DPRINTF("kill_channel\n");
9549ab747fSPaolo Bonzini 
9649ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] |= DEAD;
9749ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~ACTIVE;
9849ab747fSPaolo Bonzini 
9949ab747fSPaolo Bonzini     qemu_irq_raise(ch->irq);
10049ab747fSPaolo Bonzini }
10149ab747fSPaolo Bonzini 
10249ab747fSPaolo Bonzini static void conditional_interrupt(DBDMA_channel *ch)
10349ab747fSPaolo Bonzini {
10449ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
10549ab747fSPaolo Bonzini     uint16_t intr;
10649ab747fSPaolo Bonzini     uint16_t sel_mask, sel_value;
10749ab747fSPaolo Bonzini     uint32_t status;
10849ab747fSPaolo Bonzini     int cond;
10949ab747fSPaolo Bonzini 
11033ce36bbSAlexander Graf     DBDMA_DPRINTF("%s\n", __func__);
11149ab747fSPaolo Bonzini 
11249ab747fSPaolo Bonzini     intr = le16_to_cpu(current->command) & INTR_MASK;
11349ab747fSPaolo Bonzini 
11449ab747fSPaolo Bonzini     switch(intr) {
11549ab747fSPaolo Bonzini     case INTR_NEVER:  /* don't interrupt */
11649ab747fSPaolo Bonzini         return;
11749ab747fSPaolo Bonzini     case INTR_ALWAYS: /* always interrupt */
11849ab747fSPaolo Bonzini         qemu_irq_raise(ch->irq);
11933ce36bbSAlexander Graf         DBDMA_DPRINTF("%s: raise\n", __func__);
12049ab747fSPaolo Bonzini         return;
12149ab747fSPaolo Bonzini     }
12249ab747fSPaolo Bonzini 
12349ab747fSPaolo Bonzini     status = ch->regs[DBDMA_STATUS] & DEVSTAT;
12449ab747fSPaolo Bonzini 
12549ab747fSPaolo Bonzini     sel_mask = (ch->regs[DBDMA_INTR_SEL] >> 16) & 0x0f;
12649ab747fSPaolo Bonzini     sel_value = ch->regs[DBDMA_INTR_SEL] & 0x0f;
12749ab747fSPaolo Bonzini 
12849ab747fSPaolo Bonzini     cond = (status & sel_mask) == (sel_value & sel_mask);
12949ab747fSPaolo Bonzini 
13049ab747fSPaolo Bonzini     switch(intr) {
13149ab747fSPaolo Bonzini     case INTR_IFSET:  /* intr if condition bit is 1 */
13233ce36bbSAlexander Graf         if (cond) {
13349ab747fSPaolo Bonzini             qemu_irq_raise(ch->irq);
13433ce36bbSAlexander Graf             DBDMA_DPRINTF("%s: raise\n", __func__);
13533ce36bbSAlexander Graf         }
13649ab747fSPaolo Bonzini         return;
13749ab747fSPaolo Bonzini     case INTR_IFCLR:  /* intr if condition bit is 0 */
13833ce36bbSAlexander Graf         if (!cond) {
13949ab747fSPaolo Bonzini             qemu_irq_raise(ch->irq);
14033ce36bbSAlexander Graf             DBDMA_DPRINTF("%s: raise\n", __func__);
14133ce36bbSAlexander Graf         }
14249ab747fSPaolo Bonzini         return;
14349ab747fSPaolo Bonzini     }
14449ab747fSPaolo Bonzini }
14549ab747fSPaolo Bonzini 
14649ab747fSPaolo Bonzini static int conditional_wait(DBDMA_channel *ch)
14749ab747fSPaolo Bonzini {
14849ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
14949ab747fSPaolo Bonzini     uint16_t wait;
15049ab747fSPaolo Bonzini     uint16_t sel_mask, sel_value;
15149ab747fSPaolo Bonzini     uint32_t status;
15249ab747fSPaolo Bonzini     int cond;
15349ab747fSPaolo Bonzini 
15449ab747fSPaolo Bonzini     DBDMA_DPRINTF("conditional_wait\n");
15549ab747fSPaolo Bonzini 
15649ab747fSPaolo Bonzini     wait = le16_to_cpu(current->command) & WAIT_MASK;
15749ab747fSPaolo Bonzini 
15849ab747fSPaolo Bonzini     switch(wait) {
15949ab747fSPaolo Bonzini     case WAIT_NEVER:  /* don't wait */
16049ab747fSPaolo Bonzini         return 0;
16149ab747fSPaolo Bonzini     case WAIT_ALWAYS: /* always wait */
16249ab747fSPaolo Bonzini         return 1;
16349ab747fSPaolo Bonzini     }
16449ab747fSPaolo Bonzini 
16549ab747fSPaolo Bonzini     status = ch->regs[DBDMA_STATUS] & DEVSTAT;
16649ab747fSPaolo Bonzini 
16749ab747fSPaolo Bonzini     sel_mask = (ch->regs[DBDMA_WAIT_SEL] >> 16) & 0x0f;
16849ab747fSPaolo Bonzini     sel_value = ch->regs[DBDMA_WAIT_SEL] & 0x0f;
16949ab747fSPaolo Bonzini 
17049ab747fSPaolo Bonzini     cond = (status & sel_mask) == (sel_value & sel_mask);
17149ab747fSPaolo Bonzini 
17249ab747fSPaolo Bonzini     switch(wait) {
17349ab747fSPaolo Bonzini     case WAIT_IFSET:  /* wait if condition bit is 1 */
17449ab747fSPaolo Bonzini         if (cond)
17549ab747fSPaolo Bonzini             return 1;
17649ab747fSPaolo Bonzini         return 0;
17749ab747fSPaolo Bonzini     case WAIT_IFCLR:  /* wait if condition bit is 0 */
17849ab747fSPaolo Bonzini         if (!cond)
17949ab747fSPaolo Bonzini             return 1;
18049ab747fSPaolo Bonzini         return 0;
18149ab747fSPaolo Bonzini     }
18249ab747fSPaolo Bonzini     return 0;
18349ab747fSPaolo Bonzini }
18449ab747fSPaolo Bonzini 
18549ab747fSPaolo Bonzini static void next(DBDMA_channel *ch)
18649ab747fSPaolo Bonzini {
18749ab747fSPaolo Bonzini     uint32_t cp;
18849ab747fSPaolo Bonzini 
18949ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~BT;
19049ab747fSPaolo Bonzini 
19149ab747fSPaolo Bonzini     cp = ch->regs[DBDMA_CMDPTR_LO];
19249ab747fSPaolo Bonzini     ch->regs[DBDMA_CMDPTR_LO] = cp + sizeof(dbdma_cmd);
19349ab747fSPaolo Bonzini     dbdma_cmdptr_load(ch);
19449ab747fSPaolo Bonzini }
19549ab747fSPaolo Bonzini 
19649ab747fSPaolo Bonzini static void branch(DBDMA_channel *ch)
19749ab747fSPaolo Bonzini {
19849ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
19949ab747fSPaolo Bonzini 
20049ab747fSPaolo Bonzini     ch->regs[DBDMA_CMDPTR_LO] = current->cmd_dep;
20149ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] |= BT;
20249ab747fSPaolo Bonzini     dbdma_cmdptr_load(ch);
20349ab747fSPaolo Bonzini }
20449ab747fSPaolo Bonzini 
20549ab747fSPaolo Bonzini static void conditional_branch(DBDMA_channel *ch)
20649ab747fSPaolo Bonzini {
20749ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
20849ab747fSPaolo Bonzini     uint16_t br;
20949ab747fSPaolo Bonzini     uint16_t sel_mask, sel_value;
21049ab747fSPaolo Bonzini     uint32_t status;
21149ab747fSPaolo Bonzini     int cond;
21249ab747fSPaolo Bonzini 
21349ab747fSPaolo Bonzini     DBDMA_DPRINTF("conditional_branch\n");
21449ab747fSPaolo Bonzini 
21549ab747fSPaolo Bonzini     /* check if we must branch */
21649ab747fSPaolo Bonzini 
21749ab747fSPaolo Bonzini     br = le16_to_cpu(current->command) & BR_MASK;
21849ab747fSPaolo Bonzini 
21949ab747fSPaolo Bonzini     switch(br) {
22049ab747fSPaolo Bonzini     case BR_NEVER:  /* don't branch */
22149ab747fSPaolo Bonzini         next(ch);
22249ab747fSPaolo Bonzini         return;
22349ab747fSPaolo Bonzini     case BR_ALWAYS: /* always branch */
22449ab747fSPaolo Bonzini         branch(ch);
22549ab747fSPaolo Bonzini         return;
22649ab747fSPaolo Bonzini     }
22749ab747fSPaolo Bonzini 
22849ab747fSPaolo Bonzini     status = ch->regs[DBDMA_STATUS] & DEVSTAT;
22949ab747fSPaolo Bonzini 
23049ab747fSPaolo Bonzini     sel_mask = (ch->regs[DBDMA_BRANCH_SEL] >> 16) & 0x0f;
23149ab747fSPaolo Bonzini     sel_value = ch->regs[DBDMA_BRANCH_SEL] & 0x0f;
23249ab747fSPaolo Bonzini 
23349ab747fSPaolo Bonzini     cond = (status & sel_mask) == (sel_value & sel_mask);
23449ab747fSPaolo Bonzini 
23549ab747fSPaolo Bonzini     switch(br) {
23649ab747fSPaolo Bonzini     case BR_IFSET:  /* branch if condition bit is 1 */
23749ab747fSPaolo Bonzini         if (cond)
23849ab747fSPaolo Bonzini             branch(ch);
23949ab747fSPaolo Bonzini         else
24049ab747fSPaolo Bonzini             next(ch);
24149ab747fSPaolo Bonzini         return;
24249ab747fSPaolo Bonzini     case BR_IFCLR:  /* branch if condition bit is 0 */
24349ab747fSPaolo Bonzini         if (!cond)
24449ab747fSPaolo Bonzini             branch(ch);
24549ab747fSPaolo Bonzini         else
24649ab747fSPaolo Bonzini             next(ch);
24749ab747fSPaolo Bonzini         return;
24849ab747fSPaolo Bonzini     }
24949ab747fSPaolo Bonzini }
25049ab747fSPaolo Bonzini 
25149ab747fSPaolo Bonzini static QEMUBH *dbdma_bh;
25249ab747fSPaolo Bonzini static void channel_run(DBDMA_channel *ch);
25349ab747fSPaolo Bonzini 
25449ab747fSPaolo Bonzini static void dbdma_end(DBDMA_io *io)
25549ab747fSPaolo Bonzini {
25649ab747fSPaolo Bonzini     DBDMA_channel *ch = io->channel;
25749ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
25849ab747fSPaolo Bonzini 
25933ce36bbSAlexander Graf     DBDMA_DPRINTF("%s\n", __func__);
26033ce36bbSAlexander Graf 
26149ab747fSPaolo Bonzini     if (conditional_wait(ch))
26249ab747fSPaolo Bonzini         goto wait;
26349ab747fSPaolo Bonzini 
26449ab747fSPaolo Bonzini     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
26549ab747fSPaolo Bonzini     current->res_count = cpu_to_le16(io->len);
26649ab747fSPaolo Bonzini     dbdma_cmdptr_save(ch);
26749ab747fSPaolo Bonzini     if (io->is_last)
26849ab747fSPaolo Bonzini         ch->regs[DBDMA_STATUS] &= ~FLUSH;
26949ab747fSPaolo Bonzini 
27049ab747fSPaolo Bonzini     conditional_interrupt(ch);
27149ab747fSPaolo Bonzini     conditional_branch(ch);
27249ab747fSPaolo Bonzini 
27349ab747fSPaolo Bonzini wait:
27449ab747fSPaolo Bonzini     ch->processing = 0;
27549ab747fSPaolo Bonzini     if ((ch->regs[DBDMA_STATUS] & RUN) &&
27649ab747fSPaolo Bonzini         (ch->regs[DBDMA_STATUS] & ACTIVE))
27749ab747fSPaolo Bonzini         channel_run(ch);
27849ab747fSPaolo Bonzini }
27949ab747fSPaolo Bonzini 
28049ab747fSPaolo Bonzini static void start_output(DBDMA_channel *ch, int key, uint32_t addr,
28149ab747fSPaolo Bonzini                         uint16_t req_count, int is_last)
28249ab747fSPaolo Bonzini {
28349ab747fSPaolo Bonzini     DBDMA_DPRINTF("start_output\n");
28449ab747fSPaolo Bonzini 
28549ab747fSPaolo Bonzini     /* KEY_REGS, KEY_DEVICE and KEY_STREAM
28649ab747fSPaolo Bonzini      * are not implemented in the mac-io chip
28749ab747fSPaolo Bonzini      */
28849ab747fSPaolo Bonzini 
28949ab747fSPaolo Bonzini     DBDMA_DPRINTF("addr 0x%x key 0x%x\n", addr, key);
29049ab747fSPaolo Bonzini     if (!addr || key > KEY_STREAM3) {
29149ab747fSPaolo Bonzini         kill_channel(ch);
29249ab747fSPaolo Bonzini         return;
29349ab747fSPaolo Bonzini     }
29449ab747fSPaolo Bonzini 
29549ab747fSPaolo Bonzini     ch->io.addr = addr;
29649ab747fSPaolo Bonzini     ch->io.len = req_count;
29749ab747fSPaolo Bonzini     ch->io.is_last = is_last;
29849ab747fSPaolo Bonzini     ch->io.dma_end = dbdma_end;
29949ab747fSPaolo Bonzini     ch->io.is_dma_out = 1;
30049ab747fSPaolo Bonzini     ch->processing = 1;
30149ab747fSPaolo Bonzini     if (ch->rw) {
30249ab747fSPaolo Bonzini         ch->rw(&ch->io);
30349ab747fSPaolo Bonzini     }
30449ab747fSPaolo Bonzini }
30549ab747fSPaolo Bonzini 
30649ab747fSPaolo Bonzini static void start_input(DBDMA_channel *ch, int key, uint32_t addr,
30749ab747fSPaolo Bonzini                        uint16_t req_count, int is_last)
30849ab747fSPaolo Bonzini {
30949ab747fSPaolo Bonzini     DBDMA_DPRINTF("start_input\n");
31049ab747fSPaolo Bonzini 
31149ab747fSPaolo Bonzini     /* KEY_REGS, KEY_DEVICE and KEY_STREAM
31249ab747fSPaolo Bonzini      * are not implemented in the mac-io chip
31349ab747fSPaolo Bonzini      */
31449ab747fSPaolo Bonzini 
31533ce36bbSAlexander Graf     DBDMA_DPRINTF("addr 0x%x key 0x%x\n", addr, key);
31649ab747fSPaolo Bonzini     if (!addr || key > KEY_STREAM3) {
31749ab747fSPaolo Bonzini         kill_channel(ch);
31849ab747fSPaolo Bonzini         return;
31949ab747fSPaolo Bonzini     }
32049ab747fSPaolo Bonzini 
32149ab747fSPaolo Bonzini     ch->io.addr = addr;
32249ab747fSPaolo Bonzini     ch->io.len = req_count;
32349ab747fSPaolo Bonzini     ch->io.is_last = is_last;
32449ab747fSPaolo Bonzini     ch->io.dma_end = dbdma_end;
32549ab747fSPaolo Bonzini     ch->io.is_dma_out = 0;
32649ab747fSPaolo Bonzini     ch->processing = 1;
32749ab747fSPaolo Bonzini     if (ch->rw) {
32849ab747fSPaolo Bonzini         ch->rw(&ch->io);
32949ab747fSPaolo Bonzini     }
33049ab747fSPaolo Bonzini }
33149ab747fSPaolo Bonzini 
33249ab747fSPaolo Bonzini static void load_word(DBDMA_channel *ch, int key, uint32_t addr,
33349ab747fSPaolo Bonzini                      uint16_t len)
33449ab747fSPaolo Bonzini {
33549ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
33649ab747fSPaolo Bonzini     uint32_t val;
33749ab747fSPaolo Bonzini 
33849ab747fSPaolo Bonzini     DBDMA_DPRINTF("load_word\n");
33949ab747fSPaolo Bonzini 
34049ab747fSPaolo Bonzini     /* only implements KEY_SYSTEM */
34149ab747fSPaolo Bonzini 
34249ab747fSPaolo Bonzini     if (key != KEY_SYSTEM) {
34349ab747fSPaolo Bonzini         printf("DBDMA: LOAD_WORD, unimplemented key %x\n", key);
34449ab747fSPaolo Bonzini         kill_channel(ch);
34549ab747fSPaolo Bonzini         return;
34649ab747fSPaolo Bonzini     }
34749ab747fSPaolo Bonzini 
348e1fe50dcSStefan Weil     cpu_physical_memory_read(addr, &val, len);
34949ab747fSPaolo Bonzini 
35049ab747fSPaolo Bonzini     if (len == 2)
35149ab747fSPaolo Bonzini         val = (val << 16) | (current->cmd_dep & 0x0000ffff);
35249ab747fSPaolo Bonzini     else if (len == 1)
35349ab747fSPaolo Bonzini         val = (val << 24) | (current->cmd_dep & 0x00ffffff);
35449ab747fSPaolo Bonzini 
35549ab747fSPaolo Bonzini     current->cmd_dep = val;
35649ab747fSPaolo Bonzini 
35749ab747fSPaolo Bonzini     if (conditional_wait(ch))
35849ab747fSPaolo Bonzini         goto wait;
35949ab747fSPaolo Bonzini 
36049ab747fSPaolo Bonzini     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
36149ab747fSPaolo Bonzini     dbdma_cmdptr_save(ch);
36249ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~FLUSH;
36349ab747fSPaolo Bonzini 
36449ab747fSPaolo Bonzini     conditional_interrupt(ch);
36549ab747fSPaolo Bonzini     next(ch);
36649ab747fSPaolo Bonzini 
36749ab747fSPaolo Bonzini wait:
36849ab747fSPaolo Bonzini     qemu_bh_schedule(dbdma_bh);
36949ab747fSPaolo Bonzini }
37049ab747fSPaolo Bonzini 
37149ab747fSPaolo Bonzini static void store_word(DBDMA_channel *ch, int key, uint32_t addr,
37249ab747fSPaolo Bonzini                       uint16_t len)
37349ab747fSPaolo Bonzini {
37449ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
37549ab747fSPaolo Bonzini     uint32_t val;
37649ab747fSPaolo Bonzini 
37749ab747fSPaolo Bonzini     DBDMA_DPRINTF("store_word\n");
37849ab747fSPaolo Bonzini 
37949ab747fSPaolo Bonzini     /* only implements KEY_SYSTEM */
38049ab747fSPaolo Bonzini 
38149ab747fSPaolo Bonzini     if (key != KEY_SYSTEM) {
38249ab747fSPaolo Bonzini         printf("DBDMA: STORE_WORD, unimplemented key %x\n", key);
38349ab747fSPaolo Bonzini         kill_channel(ch);
38449ab747fSPaolo Bonzini         return;
38549ab747fSPaolo Bonzini     }
38649ab747fSPaolo Bonzini 
38749ab747fSPaolo Bonzini     val = current->cmd_dep;
38849ab747fSPaolo Bonzini     if (len == 2)
38949ab747fSPaolo Bonzini         val >>= 16;
39049ab747fSPaolo Bonzini     else if (len == 1)
39149ab747fSPaolo Bonzini         val >>= 24;
39249ab747fSPaolo Bonzini 
393e1fe50dcSStefan Weil     cpu_physical_memory_write(addr, &val, len);
39449ab747fSPaolo Bonzini 
39549ab747fSPaolo Bonzini     if (conditional_wait(ch))
39649ab747fSPaolo Bonzini         goto wait;
39749ab747fSPaolo Bonzini 
39849ab747fSPaolo Bonzini     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
39949ab747fSPaolo Bonzini     dbdma_cmdptr_save(ch);
40049ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~FLUSH;
40149ab747fSPaolo Bonzini 
40249ab747fSPaolo Bonzini     conditional_interrupt(ch);
40349ab747fSPaolo Bonzini     next(ch);
40449ab747fSPaolo Bonzini 
40549ab747fSPaolo Bonzini wait:
40649ab747fSPaolo Bonzini     qemu_bh_schedule(dbdma_bh);
40749ab747fSPaolo Bonzini }
40849ab747fSPaolo Bonzini 
40949ab747fSPaolo Bonzini static void nop(DBDMA_channel *ch)
41049ab747fSPaolo Bonzini {
41149ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
41249ab747fSPaolo Bonzini 
41349ab747fSPaolo Bonzini     if (conditional_wait(ch))
41449ab747fSPaolo Bonzini         goto wait;
41549ab747fSPaolo Bonzini 
41649ab747fSPaolo Bonzini     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
41749ab747fSPaolo Bonzini     dbdma_cmdptr_save(ch);
41849ab747fSPaolo Bonzini 
41949ab747fSPaolo Bonzini     conditional_interrupt(ch);
42049ab747fSPaolo Bonzini     conditional_branch(ch);
42149ab747fSPaolo Bonzini 
42249ab747fSPaolo Bonzini wait:
42349ab747fSPaolo Bonzini     qemu_bh_schedule(dbdma_bh);
42449ab747fSPaolo Bonzini }
42549ab747fSPaolo Bonzini 
42649ab747fSPaolo Bonzini static void stop(DBDMA_channel *ch)
42749ab747fSPaolo Bonzini {
42849ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~(ACTIVE|DEAD|FLUSH);
42949ab747fSPaolo Bonzini 
43049ab747fSPaolo Bonzini     /* the stop command does not increment command pointer */
43149ab747fSPaolo Bonzini }
43249ab747fSPaolo Bonzini 
43349ab747fSPaolo Bonzini static void channel_run(DBDMA_channel *ch)
43449ab747fSPaolo Bonzini {
43549ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
43649ab747fSPaolo Bonzini     uint16_t cmd, key;
43749ab747fSPaolo Bonzini     uint16_t req_count;
43849ab747fSPaolo Bonzini     uint32_t phy_addr;
43949ab747fSPaolo Bonzini 
44049ab747fSPaolo Bonzini     DBDMA_DPRINTF("channel_run\n");
44149ab747fSPaolo Bonzini     dump_dbdma_cmd(current);
44249ab747fSPaolo Bonzini 
44349ab747fSPaolo Bonzini     /* clear WAKE flag at command fetch */
44449ab747fSPaolo Bonzini 
44549ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~WAKE;
44649ab747fSPaolo Bonzini 
44749ab747fSPaolo Bonzini     cmd = le16_to_cpu(current->command) & COMMAND_MASK;
44849ab747fSPaolo Bonzini 
44949ab747fSPaolo Bonzini     switch (cmd) {
45049ab747fSPaolo Bonzini     case DBDMA_NOP:
45149ab747fSPaolo Bonzini         nop(ch);
45249ab747fSPaolo Bonzini         return;
45349ab747fSPaolo Bonzini 
45449ab747fSPaolo Bonzini     case DBDMA_STOP:
45549ab747fSPaolo Bonzini         stop(ch);
45649ab747fSPaolo Bonzini         return;
45749ab747fSPaolo Bonzini     }
45849ab747fSPaolo Bonzini 
45949ab747fSPaolo Bonzini     key = le16_to_cpu(current->command) & 0x0700;
46049ab747fSPaolo Bonzini     req_count = le16_to_cpu(current->req_count);
46149ab747fSPaolo Bonzini     phy_addr = le32_to_cpu(current->phy_addr);
46249ab747fSPaolo Bonzini 
46349ab747fSPaolo Bonzini     if (key == KEY_STREAM4) {
46449ab747fSPaolo Bonzini         printf("command %x, invalid key 4\n", cmd);
46549ab747fSPaolo Bonzini         kill_channel(ch);
46649ab747fSPaolo Bonzini         return;
46749ab747fSPaolo Bonzini     }
46849ab747fSPaolo Bonzini 
46949ab747fSPaolo Bonzini     switch (cmd) {
47049ab747fSPaolo Bonzini     case OUTPUT_MORE:
47149ab747fSPaolo Bonzini         start_output(ch, key, phy_addr, req_count, 0);
47249ab747fSPaolo Bonzini         return;
47349ab747fSPaolo Bonzini 
47449ab747fSPaolo Bonzini     case OUTPUT_LAST:
47549ab747fSPaolo Bonzini         start_output(ch, key, phy_addr, req_count, 1);
47649ab747fSPaolo Bonzini         return;
47749ab747fSPaolo Bonzini 
47849ab747fSPaolo Bonzini     case INPUT_MORE:
47949ab747fSPaolo Bonzini         start_input(ch, key, phy_addr, req_count, 0);
48049ab747fSPaolo Bonzini         return;
48149ab747fSPaolo Bonzini 
48249ab747fSPaolo Bonzini     case INPUT_LAST:
48349ab747fSPaolo Bonzini         start_input(ch, key, phy_addr, req_count, 1);
48449ab747fSPaolo Bonzini         return;
48549ab747fSPaolo Bonzini     }
48649ab747fSPaolo Bonzini 
48749ab747fSPaolo Bonzini     if (key < KEY_REGS) {
48849ab747fSPaolo Bonzini         printf("command %x, invalid key %x\n", cmd, key);
48949ab747fSPaolo Bonzini         key = KEY_SYSTEM;
49049ab747fSPaolo Bonzini     }
49149ab747fSPaolo Bonzini 
49249ab747fSPaolo Bonzini     /* for LOAD_WORD and STORE_WORD, req_count is on 3 bits
49349ab747fSPaolo Bonzini      * and BRANCH is invalid
49449ab747fSPaolo Bonzini      */
49549ab747fSPaolo Bonzini 
49649ab747fSPaolo Bonzini     req_count = req_count & 0x0007;
49749ab747fSPaolo Bonzini     if (req_count & 0x4) {
49849ab747fSPaolo Bonzini         req_count = 4;
49949ab747fSPaolo Bonzini         phy_addr &= ~3;
50049ab747fSPaolo Bonzini     } else if (req_count & 0x2) {
50149ab747fSPaolo Bonzini         req_count = 2;
50249ab747fSPaolo Bonzini         phy_addr &= ~1;
50349ab747fSPaolo Bonzini     } else
50449ab747fSPaolo Bonzini         req_count = 1;
50549ab747fSPaolo Bonzini 
50649ab747fSPaolo Bonzini     switch (cmd) {
50749ab747fSPaolo Bonzini     case LOAD_WORD:
50849ab747fSPaolo Bonzini         load_word(ch, key, phy_addr, req_count);
50949ab747fSPaolo Bonzini         return;
51049ab747fSPaolo Bonzini 
51149ab747fSPaolo Bonzini     case STORE_WORD:
51249ab747fSPaolo Bonzini         store_word(ch, key, phy_addr, req_count);
51349ab747fSPaolo Bonzini         return;
51449ab747fSPaolo Bonzini     }
51549ab747fSPaolo Bonzini }
51649ab747fSPaolo Bonzini 
51749ab747fSPaolo Bonzini static void DBDMA_run(DBDMAState *s)
51849ab747fSPaolo Bonzini {
51949ab747fSPaolo Bonzini     int channel;
52049ab747fSPaolo Bonzini 
52149ab747fSPaolo Bonzini     for (channel = 0; channel < DBDMA_CHANNELS; channel++) {
52249ab747fSPaolo Bonzini         DBDMA_channel *ch = &s->channels[channel];
52349ab747fSPaolo Bonzini         uint32_t status = ch->regs[DBDMA_STATUS];
52449ab747fSPaolo Bonzini         if (!ch->processing && (status & RUN) && (status & ACTIVE)) {
52549ab747fSPaolo Bonzini             channel_run(ch);
52649ab747fSPaolo Bonzini         }
52749ab747fSPaolo Bonzini     }
52849ab747fSPaolo Bonzini }
52949ab747fSPaolo Bonzini 
53049ab747fSPaolo Bonzini static void DBDMA_run_bh(void *opaque)
53149ab747fSPaolo Bonzini {
53249ab747fSPaolo Bonzini     DBDMAState *s = opaque;
53349ab747fSPaolo Bonzini 
53449ab747fSPaolo Bonzini     DBDMA_DPRINTF("DBDMA_run_bh\n");
53549ab747fSPaolo Bonzini 
53649ab747fSPaolo Bonzini     DBDMA_run(s);
53749ab747fSPaolo Bonzini }
53849ab747fSPaolo Bonzini 
539*d1e562deSAlexander Graf void DBDMA_kick(DBDMAState *dbdma)
540*d1e562deSAlexander Graf {
541*d1e562deSAlexander Graf     qemu_bh_schedule(dbdma_bh);
542*d1e562deSAlexander Graf }
543*d1e562deSAlexander Graf 
54449ab747fSPaolo Bonzini void DBDMA_register_channel(void *dbdma, int nchan, qemu_irq irq,
54549ab747fSPaolo Bonzini                             DBDMA_rw rw, DBDMA_flush flush,
54649ab747fSPaolo Bonzini                             void *opaque)
54749ab747fSPaolo Bonzini {
54849ab747fSPaolo Bonzini     DBDMAState *s = dbdma;
54949ab747fSPaolo Bonzini     DBDMA_channel *ch = &s->channels[nchan];
55049ab747fSPaolo Bonzini 
55149ab747fSPaolo Bonzini     DBDMA_DPRINTF("DBDMA_register_channel 0x%x\n", nchan);
55249ab747fSPaolo Bonzini 
55349ab747fSPaolo Bonzini     ch->irq = irq;
55449ab747fSPaolo Bonzini     ch->channel = nchan;
55549ab747fSPaolo Bonzini     ch->rw = rw;
55649ab747fSPaolo Bonzini     ch->flush = flush;
55749ab747fSPaolo Bonzini     ch->io.opaque = opaque;
55849ab747fSPaolo Bonzini     ch->io.channel = ch;
55949ab747fSPaolo Bonzini }
56049ab747fSPaolo Bonzini 
56149ab747fSPaolo Bonzini static void
56249ab747fSPaolo Bonzini dbdma_control_write(DBDMA_channel *ch)
56349ab747fSPaolo Bonzini {
56449ab747fSPaolo Bonzini     uint16_t mask, value;
56549ab747fSPaolo Bonzini     uint32_t status;
56649ab747fSPaolo Bonzini 
56749ab747fSPaolo Bonzini     mask = (ch->regs[DBDMA_CONTROL] >> 16) & 0xffff;
56849ab747fSPaolo Bonzini     value = ch->regs[DBDMA_CONTROL] & 0xffff;
56949ab747fSPaolo Bonzini 
57049ab747fSPaolo Bonzini     value &= (RUN | PAUSE | FLUSH | WAKE | DEVSTAT);
57149ab747fSPaolo Bonzini 
57249ab747fSPaolo Bonzini     status = ch->regs[DBDMA_STATUS];
57349ab747fSPaolo Bonzini 
57449ab747fSPaolo Bonzini     status = (value & mask) | (status & ~mask);
57549ab747fSPaolo Bonzini 
57649ab747fSPaolo Bonzini     if (status & WAKE)
57749ab747fSPaolo Bonzini         status |= ACTIVE;
57849ab747fSPaolo Bonzini     if (status & RUN) {
57949ab747fSPaolo Bonzini         status |= ACTIVE;
58049ab747fSPaolo Bonzini         status &= ~DEAD;
58149ab747fSPaolo Bonzini     }
58249ab747fSPaolo Bonzini     if (status & PAUSE)
58349ab747fSPaolo Bonzini         status &= ~ACTIVE;
58449ab747fSPaolo Bonzini     if ((ch->regs[DBDMA_STATUS] & RUN) && !(status & RUN)) {
58549ab747fSPaolo Bonzini         /* RUN is cleared */
58649ab747fSPaolo Bonzini         status &= ~(ACTIVE|DEAD);
58749ab747fSPaolo Bonzini         if ((status & FLUSH) && ch->flush) {
58849ab747fSPaolo Bonzini             ch->flush(&ch->io);
58949ab747fSPaolo Bonzini             status &= ~FLUSH;
59049ab747fSPaolo Bonzini         }
59149ab747fSPaolo Bonzini     }
59249ab747fSPaolo Bonzini 
59349ab747fSPaolo Bonzini     DBDMA_DPRINTF("    status 0x%08x\n", status);
59449ab747fSPaolo Bonzini 
59549ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] = status;
59649ab747fSPaolo Bonzini 
59749ab747fSPaolo Bonzini     if (status & ACTIVE)
59849ab747fSPaolo Bonzini         qemu_bh_schedule(dbdma_bh);
59949ab747fSPaolo Bonzini     if ((status & FLUSH) && ch->flush)
60049ab747fSPaolo Bonzini         ch->flush(&ch->io);
60149ab747fSPaolo Bonzini }
60249ab747fSPaolo Bonzini 
60349ab747fSPaolo Bonzini static void dbdma_write(void *opaque, hwaddr addr,
60449ab747fSPaolo Bonzini                         uint64_t value, unsigned size)
60549ab747fSPaolo Bonzini {
60649ab747fSPaolo Bonzini     int channel = addr >> DBDMA_CHANNEL_SHIFT;
60749ab747fSPaolo Bonzini     DBDMAState *s = opaque;
60849ab747fSPaolo Bonzini     DBDMA_channel *ch = &s->channels[channel];
60949ab747fSPaolo Bonzini     int reg = (addr - (channel << DBDMA_CHANNEL_SHIFT)) >> 2;
61049ab747fSPaolo Bonzini 
61158c0c311SAlexander Graf     DBDMA_DPRINTF("writel 0x" TARGET_FMT_plx " <= 0x%08"PRIx64"\n",
61258c0c311SAlexander Graf                   addr, value);
61349ab747fSPaolo Bonzini     DBDMA_DPRINTF("channel 0x%x reg 0x%x\n",
61449ab747fSPaolo Bonzini                   (uint32_t)addr >> DBDMA_CHANNEL_SHIFT, reg);
61549ab747fSPaolo Bonzini 
6167eaba824SAlexander Graf     /* cmdptr cannot be modified if channel is ACTIVE */
61749ab747fSPaolo Bonzini 
6187eaba824SAlexander Graf     if (reg == DBDMA_CMDPTR_LO && (ch->regs[DBDMA_STATUS] & ACTIVE)) {
61949ab747fSPaolo Bonzini         return;
6207eaba824SAlexander Graf     }
62149ab747fSPaolo Bonzini 
62249ab747fSPaolo Bonzini     ch->regs[reg] = value;
62349ab747fSPaolo Bonzini 
62449ab747fSPaolo Bonzini     switch(reg) {
62549ab747fSPaolo Bonzini     case DBDMA_CONTROL:
62649ab747fSPaolo Bonzini         dbdma_control_write(ch);
62749ab747fSPaolo Bonzini         break;
62849ab747fSPaolo Bonzini     case DBDMA_CMDPTR_LO:
62949ab747fSPaolo Bonzini         /* 16-byte aligned */
63049ab747fSPaolo Bonzini         ch->regs[DBDMA_CMDPTR_LO] &= ~0xf;
63149ab747fSPaolo Bonzini         dbdma_cmdptr_load(ch);
63249ab747fSPaolo Bonzini         break;
63349ab747fSPaolo Bonzini     case DBDMA_STATUS:
63449ab747fSPaolo Bonzini     case DBDMA_INTR_SEL:
63549ab747fSPaolo Bonzini     case DBDMA_BRANCH_SEL:
63649ab747fSPaolo Bonzini     case DBDMA_WAIT_SEL:
63749ab747fSPaolo Bonzini         /* nothing to do */
63849ab747fSPaolo Bonzini         break;
63949ab747fSPaolo Bonzini     case DBDMA_XFER_MODE:
64049ab747fSPaolo Bonzini     case DBDMA_CMDPTR_HI:
64149ab747fSPaolo Bonzini     case DBDMA_DATA2PTR_HI:
64249ab747fSPaolo Bonzini     case DBDMA_DATA2PTR_LO:
64349ab747fSPaolo Bonzini     case DBDMA_ADDRESS_HI:
64449ab747fSPaolo Bonzini     case DBDMA_BRANCH_ADDR_HI:
64549ab747fSPaolo Bonzini     case DBDMA_RES1:
64649ab747fSPaolo Bonzini     case DBDMA_RES2:
64749ab747fSPaolo Bonzini     case DBDMA_RES3:
64849ab747fSPaolo Bonzini     case DBDMA_RES4:
64949ab747fSPaolo Bonzini         /* unused */
65049ab747fSPaolo Bonzini         break;
65149ab747fSPaolo Bonzini     }
65249ab747fSPaolo Bonzini }
65349ab747fSPaolo Bonzini 
65449ab747fSPaolo Bonzini static uint64_t dbdma_read(void *opaque, hwaddr addr,
65549ab747fSPaolo Bonzini                            unsigned size)
65649ab747fSPaolo Bonzini {
65749ab747fSPaolo Bonzini     uint32_t value;
65849ab747fSPaolo Bonzini     int channel = addr >> DBDMA_CHANNEL_SHIFT;
65949ab747fSPaolo Bonzini     DBDMAState *s = opaque;
66049ab747fSPaolo Bonzini     DBDMA_channel *ch = &s->channels[channel];
66149ab747fSPaolo Bonzini     int reg = (addr - (channel << DBDMA_CHANNEL_SHIFT)) >> 2;
66249ab747fSPaolo Bonzini 
66349ab747fSPaolo Bonzini     value = ch->regs[reg];
66449ab747fSPaolo Bonzini 
66549ab747fSPaolo Bonzini     DBDMA_DPRINTF("readl 0x" TARGET_FMT_plx " => 0x%08x\n", addr, value);
66649ab747fSPaolo Bonzini     DBDMA_DPRINTF("channel 0x%x reg 0x%x\n",
66749ab747fSPaolo Bonzini                   (uint32_t)addr >> DBDMA_CHANNEL_SHIFT, reg);
66849ab747fSPaolo Bonzini 
66949ab747fSPaolo Bonzini     switch(reg) {
67049ab747fSPaolo Bonzini     case DBDMA_CONTROL:
67149ab747fSPaolo Bonzini         value = 0;
67249ab747fSPaolo Bonzini         break;
67349ab747fSPaolo Bonzini     case DBDMA_STATUS:
67449ab747fSPaolo Bonzini     case DBDMA_CMDPTR_LO:
67549ab747fSPaolo Bonzini     case DBDMA_INTR_SEL:
67649ab747fSPaolo Bonzini     case DBDMA_BRANCH_SEL:
67749ab747fSPaolo Bonzini     case DBDMA_WAIT_SEL:
67849ab747fSPaolo Bonzini         /* nothing to do */
67949ab747fSPaolo Bonzini         break;
68049ab747fSPaolo Bonzini     case DBDMA_XFER_MODE:
68149ab747fSPaolo Bonzini     case DBDMA_CMDPTR_HI:
68249ab747fSPaolo Bonzini     case DBDMA_DATA2PTR_HI:
68349ab747fSPaolo Bonzini     case DBDMA_DATA2PTR_LO:
68449ab747fSPaolo Bonzini     case DBDMA_ADDRESS_HI:
68549ab747fSPaolo Bonzini     case DBDMA_BRANCH_ADDR_HI:
68649ab747fSPaolo Bonzini         /* unused */
68749ab747fSPaolo Bonzini         value = 0;
68849ab747fSPaolo Bonzini         break;
68949ab747fSPaolo Bonzini     case DBDMA_RES1:
69049ab747fSPaolo Bonzini     case DBDMA_RES2:
69149ab747fSPaolo Bonzini     case DBDMA_RES3:
69249ab747fSPaolo Bonzini     case DBDMA_RES4:
69349ab747fSPaolo Bonzini         /* reserved */
69449ab747fSPaolo Bonzini         break;
69549ab747fSPaolo Bonzini     }
69649ab747fSPaolo Bonzini 
69749ab747fSPaolo Bonzini     return value;
69849ab747fSPaolo Bonzini }
69949ab747fSPaolo Bonzini 
70049ab747fSPaolo Bonzini static const MemoryRegionOps dbdma_ops = {
70149ab747fSPaolo Bonzini     .read = dbdma_read,
70249ab747fSPaolo Bonzini     .write = dbdma_write,
70349ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
70449ab747fSPaolo Bonzini     .valid = {
70549ab747fSPaolo Bonzini         .min_access_size = 4,
70649ab747fSPaolo Bonzini         .max_access_size = 4,
70749ab747fSPaolo Bonzini     },
70849ab747fSPaolo Bonzini };
70949ab747fSPaolo Bonzini 
71049ab747fSPaolo Bonzini static const VMStateDescription vmstate_dbdma_channel = {
71149ab747fSPaolo Bonzini     .name = "dbdma_channel",
71249ab747fSPaolo Bonzini     .version_id = 0,
71349ab747fSPaolo Bonzini     .minimum_version_id = 0,
71449ab747fSPaolo Bonzini     .minimum_version_id_old = 0,
71549ab747fSPaolo Bonzini     .fields      = (VMStateField[]) {
71649ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(regs, struct DBDMA_channel, DBDMA_REGS),
71749ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
71849ab747fSPaolo Bonzini     }
71949ab747fSPaolo Bonzini };
72049ab747fSPaolo Bonzini 
72149ab747fSPaolo Bonzini static const VMStateDescription vmstate_dbdma = {
72249ab747fSPaolo Bonzini     .name = "dbdma",
72349ab747fSPaolo Bonzini     .version_id = 2,
72449ab747fSPaolo Bonzini     .minimum_version_id = 2,
72549ab747fSPaolo Bonzini     .minimum_version_id_old = 2,
72649ab747fSPaolo Bonzini     .fields      = (VMStateField[]) {
72749ab747fSPaolo Bonzini         VMSTATE_STRUCT_ARRAY(channels, DBDMAState, DBDMA_CHANNELS, 1,
72849ab747fSPaolo Bonzini                              vmstate_dbdma_channel, DBDMA_channel),
72949ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
73049ab747fSPaolo Bonzini     }
73149ab747fSPaolo Bonzini };
73249ab747fSPaolo Bonzini 
73349ab747fSPaolo Bonzini static void dbdma_reset(void *opaque)
73449ab747fSPaolo Bonzini {
73549ab747fSPaolo Bonzini     DBDMAState *s = opaque;
73649ab747fSPaolo Bonzini     int i;
73749ab747fSPaolo Bonzini 
73849ab747fSPaolo Bonzini     for (i = 0; i < DBDMA_CHANNELS; i++)
73949ab747fSPaolo Bonzini         memset(s->channels[i].regs, 0, DBDMA_SIZE);
74049ab747fSPaolo Bonzini }
74149ab747fSPaolo Bonzini 
74249ab747fSPaolo Bonzini void* DBDMA_init (MemoryRegion **dbdma_mem)
74349ab747fSPaolo Bonzini {
74449ab747fSPaolo Bonzini     DBDMAState *s;
74549ab747fSPaolo Bonzini 
74649ab747fSPaolo Bonzini     s = g_malloc0(sizeof(DBDMAState));
74749ab747fSPaolo Bonzini 
7482c9b15caSPaolo Bonzini     memory_region_init_io(&s->mem, NULL, &dbdma_ops, s, "dbdma", 0x1000);
74949ab747fSPaolo Bonzini     *dbdma_mem = &s->mem;
75049ab747fSPaolo Bonzini     vmstate_register(NULL, -1, &vmstate_dbdma, s);
75149ab747fSPaolo Bonzini     qemu_register_reset(dbdma_reset, s);
75249ab747fSPaolo Bonzini 
75349ab747fSPaolo Bonzini     dbdma_bh = qemu_bh_new(DBDMA_run_bh, s);
75449ab747fSPaolo Bonzini 
75549ab747fSPaolo Bonzini     return s;
75649ab747fSPaolo Bonzini }
757