xref: /openbmc/qemu/hw/misc/macio/mac_dbdma.c (revision 3f0d4128dc641f082c3631d610f843b0cdbb6e61)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * PowerMac descriptor-based DMA emulation
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2005-2007 Fabrice Bellard
549ab747fSPaolo Bonzini  * Copyright (c) 2007 Jocelyn Mayer
649ab747fSPaolo Bonzini  * Copyright (c) 2009 Laurent Vivier
749ab747fSPaolo Bonzini  *
849ab747fSPaolo Bonzini  * some parts from linux-2.6.28, arch/powerpc/include/asm/dbdma.h
949ab747fSPaolo Bonzini  *
1049ab747fSPaolo Bonzini  *   Definitions for using the Apple Descriptor-Based DMA controller
1149ab747fSPaolo Bonzini  *   in Power Macintosh computers.
1249ab747fSPaolo Bonzini  *
1349ab747fSPaolo Bonzini  *   Copyright (C) 1996 Paul Mackerras.
1449ab747fSPaolo Bonzini  *
1549ab747fSPaolo Bonzini  * some parts from mol 0.9.71
1649ab747fSPaolo Bonzini  *
1749ab747fSPaolo Bonzini  *   Descriptor based DMA emulation
1849ab747fSPaolo Bonzini  *
1949ab747fSPaolo Bonzini  *   Copyright (C) 1998-2004 Samuel Rydh (samuel@ibrium.se)
2049ab747fSPaolo Bonzini  *
2149ab747fSPaolo Bonzini  * Permission is hereby granted, free of charge, to any person obtaining a copy
2249ab747fSPaolo Bonzini  * of this software and associated documentation files (the "Software"), to deal
2349ab747fSPaolo Bonzini  * in the Software without restriction, including without limitation the rights
2449ab747fSPaolo Bonzini  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
2549ab747fSPaolo Bonzini  * copies of the Software, and to permit persons to whom the Software is
2649ab747fSPaolo Bonzini  * furnished to do so, subject to the following conditions:
2749ab747fSPaolo Bonzini  *
2849ab747fSPaolo Bonzini  * The above copyright notice and this permission notice shall be included in
2949ab747fSPaolo Bonzini  * all copies or substantial portions of the Software.
3049ab747fSPaolo Bonzini  *
3149ab747fSPaolo Bonzini  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
3249ab747fSPaolo Bonzini  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
3349ab747fSPaolo Bonzini  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
3449ab747fSPaolo Bonzini  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
3549ab747fSPaolo Bonzini  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
3649ab747fSPaolo Bonzini  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
3749ab747fSPaolo Bonzini  * THE SOFTWARE.
3849ab747fSPaolo Bonzini  */
390d75590dSPeter Maydell #include "qemu/osdep.h"
4049ab747fSPaolo Bonzini #include "hw/hw.h"
4149ab747fSPaolo Bonzini #include "hw/isa/isa.h"
4249ab747fSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
4349ab747fSPaolo Bonzini #include "qemu/main-loop.h"
4403dd024fSPaolo Bonzini #include "qemu/log.h"
4588655881SMark Cave-Ayland #include "sysemu/dma.h"
4649ab747fSPaolo Bonzini 
4749ab747fSPaolo Bonzini /* debug DBDMA */
48ba0b17ddSMark Cave-Ayland #define DEBUG_DBDMA 0
493e49c439SMark Cave-Ayland #define DEBUG_DBDMA_CHANMASK ((1ull << DBDMA_CHANNELS) - 1)
5049ab747fSPaolo Bonzini 
51ba0b17ddSMark Cave-Ayland #define DBDMA_DPRINTF(fmt, ...) do { \
52ba0b17ddSMark Cave-Ayland     if (DEBUG_DBDMA) { \
53ba0b17ddSMark Cave-Ayland         printf("DBDMA: " fmt , ## __VA_ARGS__); \
54ba0b17ddSMark Cave-Ayland     } \
55ba0b17ddSMark Cave-Ayland } while (0);
5649ab747fSPaolo Bonzini 
573e49c439SMark Cave-Ayland #define DBDMA_DPRINTFCH(ch, fmt, ...) do { \
583e49c439SMark Cave-Ayland     if (DEBUG_DBDMA) { \
593e49c439SMark Cave-Ayland         if ((1ul << (ch)->channel) & DEBUG_DBDMA_CHANMASK) { \
603e49c439SMark Cave-Ayland             printf("DBDMA[%02x]: " fmt , (ch)->channel, ## __VA_ARGS__); \
613e49c439SMark Cave-Ayland         } \
623e49c439SMark Cave-Ayland     } \
633e49c439SMark Cave-Ayland } while (0);
643e49c439SMark Cave-Ayland 
6549ab747fSPaolo Bonzini /*
6649ab747fSPaolo Bonzini  */
6749ab747fSPaolo Bonzini 
68d2f0ce21SAlexander Graf static DBDMAState *dbdma_from_ch(DBDMA_channel *ch)
69d2f0ce21SAlexander Graf {
70d2f0ce21SAlexander Graf     return container_of(ch, DBDMAState, channels[ch->channel]);
71d2f0ce21SAlexander Graf }
72d2f0ce21SAlexander Graf 
73ba0b17ddSMark Cave-Ayland #if DEBUG_DBDMA
7449ab747fSPaolo Bonzini static void dump_dbdma_cmd(dbdma_cmd *cmd)
7549ab747fSPaolo Bonzini {
7649ab747fSPaolo Bonzini     printf("dbdma_cmd %p\n", cmd);
7749ab747fSPaolo Bonzini     printf("    req_count 0x%04x\n", le16_to_cpu(cmd->req_count));
7849ab747fSPaolo Bonzini     printf("    command 0x%04x\n", le16_to_cpu(cmd->command));
7949ab747fSPaolo Bonzini     printf("    phy_addr 0x%08x\n", le32_to_cpu(cmd->phy_addr));
8049ab747fSPaolo Bonzini     printf("    cmd_dep 0x%08x\n", le32_to_cpu(cmd->cmd_dep));
8149ab747fSPaolo Bonzini     printf("    res_count 0x%04x\n", le16_to_cpu(cmd->res_count));
8249ab747fSPaolo Bonzini     printf("    xfer_status 0x%04x\n", le16_to_cpu(cmd->xfer_status));
8349ab747fSPaolo Bonzini }
8449ab747fSPaolo Bonzini #else
8549ab747fSPaolo Bonzini static void dump_dbdma_cmd(dbdma_cmd *cmd)
8649ab747fSPaolo Bonzini {
8749ab747fSPaolo Bonzini }
8849ab747fSPaolo Bonzini #endif
8949ab747fSPaolo Bonzini static void dbdma_cmdptr_load(DBDMA_channel *ch)
9049ab747fSPaolo Bonzini {
913e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "dbdma_cmdptr_load 0x%08x\n",
9249ab747fSPaolo Bonzini                     ch->regs[DBDMA_CMDPTR_LO]);
9388655881SMark Cave-Ayland     dma_memory_read(&address_space_memory, ch->regs[DBDMA_CMDPTR_LO],
94e1fe50dcSStefan Weil                     &ch->current, sizeof(dbdma_cmd));
9549ab747fSPaolo Bonzini }
9649ab747fSPaolo Bonzini 
9749ab747fSPaolo Bonzini static void dbdma_cmdptr_save(DBDMA_channel *ch)
9849ab747fSPaolo Bonzini {
993e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "dbdma_cmdptr_save 0x%08x\n",
10049ab747fSPaolo Bonzini                     ch->regs[DBDMA_CMDPTR_LO]);
1013e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "xfer_status 0x%08x res_count 0x%04x\n",
10249ab747fSPaolo Bonzini                     le16_to_cpu(ch->current.xfer_status),
10349ab747fSPaolo Bonzini                     le16_to_cpu(ch->current.res_count));
10488655881SMark Cave-Ayland     dma_memory_write(&address_space_memory, ch->regs[DBDMA_CMDPTR_LO],
105e1fe50dcSStefan Weil                      &ch->current, sizeof(dbdma_cmd));
10649ab747fSPaolo Bonzini }
10749ab747fSPaolo Bonzini 
10849ab747fSPaolo Bonzini static void kill_channel(DBDMA_channel *ch)
10949ab747fSPaolo Bonzini {
1103e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "kill_channel\n");
11149ab747fSPaolo Bonzini 
11249ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] |= DEAD;
11349ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~ACTIVE;
11449ab747fSPaolo Bonzini 
11549ab747fSPaolo Bonzini     qemu_irq_raise(ch->irq);
11649ab747fSPaolo Bonzini }
11749ab747fSPaolo Bonzini 
11849ab747fSPaolo Bonzini static void conditional_interrupt(DBDMA_channel *ch)
11949ab747fSPaolo Bonzini {
12049ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
12149ab747fSPaolo Bonzini     uint16_t intr;
12249ab747fSPaolo Bonzini     uint16_t sel_mask, sel_value;
12349ab747fSPaolo Bonzini     uint32_t status;
12449ab747fSPaolo Bonzini     int cond;
12549ab747fSPaolo Bonzini 
1263e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "%s\n", __func__);
12749ab747fSPaolo Bonzini 
12849ab747fSPaolo Bonzini     intr = le16_to_cpu(current->command) & INTR_MASK;
12949ab747fSPaolo Bonzini 
13049ab747fSPaolo Bonzini     switch(intr) {
13149ab747fSPaolo Bonzini     case INTR_NEVER:  /* don't interrupt */
13249ab747fSPaolo Bonzini         return;
13349ab747fSPaolo Bonzini     case INTR_ALWAYS: /* always interrupt */
13449ab747fSPaolo Bonzini         qemu_irq_raise(ch->irq);
1353e49c439SMark Cave-Ayland         DBDMA_DPRINTFCH(ch, "%s: raise\n", __func__);
13649ab747fSPaolo Bonzini         return;
13749ab747fSPaolo Bonzini     }
13849ab747fSPaolo Bonzini 
13949ab747fSPaolo Bonzini     status = ch->regs[DBDMA_STATUS] & DEVSTAT;
14049ab747fSPaolo Bonzini 
14149ab747fSPaolo Bonzini     sel_mask = (ch->regs[DBDMA_INTR_SEL] >> 16) & 0x0f;
14249ab747fSPaolo Bonzini     sel_value = ch->regs[DBDMA_INTR_SEL] & 0x0f;
14349ab747fSPaolo Bonzini 
14449ab747fSPaolo Bonzini     cond = (status & sel_mask) == (sel_value & sel_mask);
14549ab747fSPaolo Bonzini 
14649ab747fSPaolo Bonzini     switch(intr) {
14749ab747fSPaolo Bonzini     case INTR_IFSET:  /* intr if condition bit is 1 */
14833ce36bbSAlexander Graf         if (cond) {
14949ab747fSPaolo Bonzini             qemu_irq_raise(ch->irq);
1503e49c439SMark Cave-Ayland             DBDMA_DPRINTFCH(ch, "%s: raise\n", __func__);
15133ce36bbSAlexander Graf         }
15249ab747fSPaolo Bonzini         return;
15349ab747fSPaolo Bonzini     case INTR_IFCLR:  /* intr if condition bit is 0 */
15433ce36bbSAlexander Graf         if (!cond) {
15549ab747fSPaolo Bonzini             qemu_irq_raise(ch->irq);
1563e49c439SMark Cave-Ayland             DBDMA_DPRINTFCH(ch, "%s: raise\n", __func__);
15733ce36bbSAlexander Graf         }
15849ab747fSPaolo Bonzini         return;
15949ab747fSPaolo Bonzini     }
16049ab747fSPaolo Bonzini }
16149ab747fSPaolo Bonzini 
16249ab747fSPaolo Bonzini static int conditional_wait(DBDMA_channel *ch)
16349ab747fSPaolo Bonzini {
16449ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
16549ab747fSPaolo Bonzini     uint16_t wait;
16649ab747fSPaolo Bonzini     uint16_t sel_mask, sel_value;
16749ab747fSPaolo Bonzini     uint32_t status;
16849ab747fSPaolo Bonzini     int cond;
16949ab747fSPaolo Bonzini 
1703e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "conditional_wait\n");
17149ab747fSPaolo Bonzini 
17249ab747fSPaolo Bonzini     wait = le16_to_cpu(current->command) & WAIT_MASK;
17349ab747fSPaolo Bonzini 
17449ab747fSPaolo Bonzini     switch(wait) {
17549ab747fSPaolo Bonzini     case WAIT_NEVER:  /* don't wait */
17649ab747fSPaolo Bonzini         return 0;
17749ab747fSPaolo Bonzini     case WAIT_ALWAYS: /* always wait */
17849ab747fSPaolo Bonzini         return 1;
17949ab747fSPaolo Bonzini     }
18049ab747fSPaolo Bonzini 
18149ab747fSPaolo Bonzini     status = ch->regs[DBDMA_STATUS] & DEVSTAT;
18249ab747fSPaolo Bonzini 
18349ab747fSPaolo Bonzini     sel_mask = (ch->regs[DBDMA_WAIT_SEL] >> 16) & 0x0f;
18449ab747fSPaolo Bonzini     sel_value = ch->regs[DBDMA_WAIT_SEL] & 0x0f;
18549ab747fSPaolo Bonzini 
18649ab747fSPaolo Bonzini     cond = (status & sel_mask) == (sel_value & sel_mask);
18749ab747fSPaolo Bonzini 
18849ab747fSPaolo Bonzini     switch(wait) {
18949ab747fSPaolo Bonzini     case WAIT_IFSET:  /* wait if condition bit is 1 */
19049ab747fSPaolo Bonzini         if (cond)
19149ab747fSPaolo Bonzini             return 1;
19249ab747fSPaolo Bonzini         return 0;
19349ab747fSPaolo Bonzini     case WAIT_IFCLR:  /* wait if condition bit is 0 */
19449ab747fSPaolo Bonzini         if (!cond)
19549ab747fSPaolo Bonzini             return 1;
19649ab747fSPaolo Bonzini         return 0;
19749ab747fSPaolo Bonzini     }
19849ab747fSPaolo Bonzini     return 0;
19949ab747fSPaolo Bonzini }
20049ab747fSPaolo Bonzini 
20149ab747fSPaolo Bonzini static void next(DBDMA_channel *ch)
20249ab747fSPaolo Bonzini {
20349ab747fSPaolo Bonzini     uint32_t cp;
20449ab747fSPaolo Bonzini 
20549ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~BT;
20649ab747fSPaolo Bonzini 
20749ab747fSPaolo Bonzini     cp = ch->regs[DBDMA_CMDPTR_LO];
20849ab747fSPaolo Bonzini     ch->regs[DBDMA_CMDPTR_LO] = cp + sizeof(dbdma_cmd);
20949ab747fSPaolo Bonzini     dbdma_cmdptr_load(ch);
21049ab747fSPaolo Bonzini }
21149ab747fSPaolo Bonzini 
21249ab747fSPaolo Bonzini static void branch(DBDMA_channel *ch)
21349ab747fSPaolo Bonzini {
21449ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
21549ab747fSPaolo Bonzini 
216*3f0d4128SMark Cave-Ayland     ch->regs[DBDMA_CMDPTR_LO] = le32_to_cpu(current->cmd_dep);
21749ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] |= BT;
21849ab747fSPaolo Bonzini     dbdma_cmdptr_load(ch);
21949ab747fSPaolo Bonzini }
22049ab747fSPaolo Bonzini 
22149ab747fSPaolo Bonzini static void conditional_branch(DBDMA_channel *ch)
22249ab747fSPaolo Bonzini {
22349ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
22449ab747fSPaolo Bonzini     uint16_t br;
22549ab747fSPaolo Bonzini     uint16_t sel_mask, sel_value;
22649ab747fSPaolo Bonzini     uint32_t status;
22749ab747fSPaolo Bonzini     int cond;
22849ab747fSPaolo Bonzini 
2293e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "conditional_branch\n");
23049ab747fSPaolo Bonzini 
23149ab747fSPaolo Bonzini     /* check if we must branch */
23249ab747fSPaolo Bonzini 
23349ab747fSPaolo Bonzini     br = le16_to_cpu(current->command) & BR_MASK;
23449ab747fSPaolo Bonzini 
23549ab747fSPaolo Bonzini     switch(br) {
23649ab747fSPaolo Bonzini     case BR_NEVER:  /* don't branch */
23749ab747fSPaolo Bonzini         next(ch);
23849ab747fSPaolo Bonzini         return;
23949ab747fSPaolo Bonzini     case BR_ALWAYS: /* always branch */
24049ab747fSPaolo Bonzini         branch(ch);
24149ab747fSPaolo Bonzini         return;
24249ab747fSPaolo Bonzini     }
24349ab747fSPaolo Bonzini 
24449ab747fSPaolo Bonzini     status = ch->regs[DBDMA_STATUS] & DEVSTAT;
24549ab747fSPaolo Bonzini 
24649ab747fSPaolo Bonzini     sel_mask = (ch->regs[DBDMA_BRANCH_SEL] >> 16) & 0x0f;
24749ab747fSPaolo Bonzini     sel_value = ch->regs[DBDMA_BRANCH_SEL] & 0x0f;
24849ab747fSPaolo Bonzini 
24949ab747fSPaolo Bonzini     cond = (status & sel_mask) == (sel_value & sel_mask);
25049ab747fSPaolo Bonzini 
25149ab747fSPaolo Bonzini     switch(br) {
25249ab747fSPaolo Bonzini     case BR_IFSET:  /* branch if condition bit is 1 */
25349ab747fSPaolo Bonzini         if (cond)
25449ab747fSPaolo Bonzini             branch(ch);
25549ab747fSPaolo Bonzini         else
25649ab747fSPaolo Bonzini             next(ch);
25749ab747fSPaolo Bonzini         return;
25849ab747fSPaolo Bonzini     case BR_IFCLR:  /* branch if condition bit is 0 */
25949ab747fSPaolo Bonzini         if (!cond)
26049ab747fSPaolo Bonzini             branch(ch);
26149ab747fSPaolo Bonzini         else
26249ab747fSPaolo Bonzini             next(ch);
26349ab747fSPaolo Bonzini         return;
26449ab747fSPaolo Bonzini     }
26549ab747fSPaolo Bonzini }
26649ab747fSPaolo Bonzini 
26749ab747fSPaolo Bonzini static void channel_run(DBDMA_channel *ch);
26849ab747fSPaolo Bonzini 
26949ab747fSPaolo Bonzini static void dbdma_end(DBDMA_io *io)
27049ab747fSPaolo Bonzini {
27149ab747fSPaolo Bonzini     DBDMA_channel *ch = io->channel;
27249ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
27349ab747fSPaolo Bonzini 
2743e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "%s\n", __func__);
27533ce36bbSAlexander Graf 
27649ab747fSPaolo Bonzini     if (conditional_wait(ch))
27749ab747fSPaolo Bonzini         goto wait;
27849ab747fSPaolo Bonzini 
27949ab747fSPaolo Bonzini     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
28049ab747fSPaolo Bonzini     current->res_count = cpu_to_le16(io->len);
28149ab747fSPaolo Bonzini     dbdma_cmdptr_save(ch);
28249ab747fSPaolo Bonzini     if (io->is_last)
28349ab747fSPaolo Bonzini         ch->regs[DBDMA_STATUS] &= ~FLUSH;
28449ab747fSPaolo Bonzini 
28549ab747fSPaolo Bonzini     conditional_interrupt(ch);
28649ab747fSPaolo Bonzini     conditional_branch(ch);
28749ab747fSPaolo Bonzini 
28849ab747fSPaolo Bonzini wait:
28903ee3b1eSAlexander Graf     /* Indicate that we're ready for a new DMA round */
29003ee3b1eSAlexander Graf     ch->io.processing = false;
29103ee3b1eSAlexander Graf 
29249ab747fSPaolo Bonzini     if ((ch->regs[DBDMA_STATUS] & RUN) &&
29349ab747fSPaolo Bonzini         (ch->regs[DBDMA_STATUS] & ACTIVE))
29449ab747fSPaolo Bonzini         channel_run(ch);
29549ab747fSPaolo Bonzini }
29649ab747fSPaolo Bonzini 
29749ab747fSPaolo Bonzini static void start_output(DBDMA_channel *ch, int key, uint32_t addr,
29849ab747fSPaolo Bonzini                         uint16_t req_count, int is_last)
29949ab747fSPaolo Bonzini {
3003e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "start_output\n");
30149ab747fSPaolo Bonzini 
30249ab747fSPaolo Bonzini     /* KEY_REGS, KEY_DEVICE and KEY_STREAM
30349ab747fSPaolo Bonzini      * are not implemented in the mac-io chip
30449ab747fSPaolo Bonzini      */
30549ab747fSPaolo Bonzini 
3063e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "addr 0x%x key 0x%x\n", addr, key);
30749ab747fSPaolo Bonzini     if (!addr || key > KEY_STREAM3) {
30849ab747fSPaolo Bonzini         kill_channel(ch);
30949ab747fSPaolo Bonzini         return;
31049ab747fSPaolo Bonzini     }
31149ab747fSPaolo Bonzini 
31249ab747fSPaolo Bonzini     ch->io.addr = addr;
31349ab747fSPaolo Bonzini     ch->io.len = req_count;
31449ab747fSPaolo Bonzini     ch->io.is_last = is_last;
31549ab747fSPaolo Bonzini     ch->io.dma_end = dbdma_end;
31649ab747fSPaolo Bonzini     ch->io.is_dma_out = 1;
31703ee3b1eSAlexander Graf     ch->io.processing = true;
31849ab747fSPaolo Bonzini     if (ch->rw) {
31949ab747fSPaolo Bonzini         ch->rw(&ch->io);
32049ab747fSPaolo Bonzini     }
32149ab747fSPaolo Bonzini }
32249ab747fSPaolo Bonzini 
32349ab747fSPaolo Bonzini static void start_input(DBDMA_channel *ch, int key, uint32_t addr,
32449ab747fSPaolo Bonzini                        uint16_t req_count, int is_last)
32549ab747fSPaolo Bonzini {
3263e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "start_input\n");
32749ab747fSPaolo Bonzini 
32849ab747fSPaolo Bonzini     /* KEY_REGS, KEY_DEVICE and KEY_STREAM
32949ab747fSPaolo Bonzini      * are not implemented in the mac-io chip
33049ab747fSPaolo Bonzini      */
33149ab747fSPaolo Bonzini 
3323e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "addr 0x%x key 0x%x\n", addr, key);
33349ab747fSPaolo Bonzini     if (!addr || key > KEY_STREAM3) {
33449ab747fSPaolo Bonzini         kill_channel(ch);
33549ab747fSPaolo Bonzini         return;
33649ab747fSPaolo Bonzini     }
33749ab747fSPaolo Bonzini 
33849ab747fSPaolo Bonzini     ch->io.addr = addr;
33949ab747fSPaolo Bonzini     ch->io.len = req_count;
34049ab747fSPaolo Bonzini     ch->io.is_last = is_last;
34149ab747fSPaolo Bonzini     ch->io.dma_end = dbdma_end;
34249ab747fSPaolo Bonzini     ch->io.is_dma_out = 0;
34303ee3b1eSAlexander Graf     ch->io.processing = true;
34449ab747fSPaolo Bonzini     if (ch->rw) {
34549ab747fSPaolo Bonzini         ch->rw(&ch->io);
34649ab747fSPaolo Bonzini     }
34749ab747fSPaolo Bonzini }
34849ab747fSPaolo Bonzini 
34949ab747fSPaolo Bonzini static void load_word(DBDMA_channel *ch, int key, uint32_t addr,
35049ab747fSPaolo Bonzini                      uint16_t len)
35149ab747fSPaolo Bonzini {
35249ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
35349ab747fSPaolo Bonzini     uint32_t val;
35449ab747fSPaolo Bonzini 
3553e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "load_word\n");
35649ab747fSPaolo Bonzini 
35749ab747fSPaolo Bonzini     /* only implements KEY_SYSTEM */
35849ab747fSPaolo Bonzini 
35949ab747fSPaolo Bonzini     if (key != KEY_SYSTEM) {
36049ab747fSPaolo Bonzini         printf("DBDMA: LOAD_WORD, unimplemented key %x\n", key);
36149ab747fSPaolo Bonzini         kill_channel(ch);
36249ab747fSPaolo Bonzini         return;
36349ab747fSPaolo Bonzini     }
36449ab747fSPaolo Bonzini 
36588655881SMark Cave-Ayland     dma_memory_read(&address_space_memory, addr, &val, len);
36649ab747fSPaolo Bonzini 
36749ab747fSPaolo Bonzini     if (len == 2)
36849ab747fSPaolo Bonzini         val = (val << 16) | (current->cmd_dep & 0x0000ffff);
36949ab747fSPaolo Bonzini     else if (len == 1)
37049ab747fSPaolo Bonzini         val = (val << 24) | (current->cmd_dep & 0x00ffffff);
37149ab747fSPaolo Bonzini 
37249ab747fSPaolo Bonzini     current->cmd_dep = val;
37349ab747fSPaolo Bonzini 
37449ab747fSPaolo Bonzini     if (conditional_wait(ch))
37549ab747fSPaolo Bonzini         goto wait;
37649ab747fSPaolo Bonzini 
37749ab747fSPaolo Bonzini     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
37849ab747fSPaolo Bonzini     dbdma_cmdptr_save(ch);
37949ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~FLUSH;
38049ab747fSPaolo Bonzini 
38149ab747fSPaolo Bonzini     conditional_interrupt(ch);
38249ab747fSPaolo Bonzini     next(ch);
38349ab747fSPaolo Bonzini 
38449ab747fSPaolo Bonzini wait:
385d2f0ce21SAlexander Graf     DBDMA_kick(dbdma_from_ch(ch));
38649ab747fSPaolo Bonzini }
38749ab747fSPaolo Bonzini 
38849ab747fSPaolo Bonzini static void store_word(DBDMA_channel *ch, int key, uint32_t addr,
38949ab747fSPaolo Bonzini                       uint16_t len)
39049ab747fSPaolo Bonzini {
39149ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
39249ab747fSPaolo Bonzini     uint32_t val;
39349ab747fSPaolo Bonzini 
3943e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "store_word\n");
39549ab747fSPaolo Bonzini 
39649ab747fSPaolo Bonzini     /* only implements KEY_SYSTEM */
39749ab747fSPaolo Bonzini 
39849ab747fSPaolo Bonzini     if (key != KEY_SYSTEM) {
39949ab747fSPaolo Bonzini         printf("DBDMA: STORE_WORD, unimplemented key %x\n", key);
40049ab747fSPaolo Bonzini         kill_channel(ch);
40149ab747fSPaolo Bonzini         return;
40249ab747fSPaolo Bonzini     }
40349ab747fSPaolo Bonzini 
40449ab747fSPaolo Bonzini     val = current->cmd_dep;
40549ab747fSPaolo Bonzini     if (len == 2)
40649ab747fSPaolo Bonzini         val >>= 16;
40749ab747fSPaolo Bonzini     else if (len == 1)
40849ab747fSPaolo Bonzini         val >>= 24;
40949ab747fSPaolo Bonzini 
41088655881SMark Cave-Ayland     dma_memory_write(&address_space_memory, addr, &val, len);
41149ab747fSPaolo Bonzini 
41249ab747fSPaolo Bonzini     if (conditional_wait(ch))
41349ab747fSPaolo Bonzini         goto wait;
41449ab747fSPaolo Bonzini 
41549ab747fSPaolo Bonzini     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
41649ab747fSPaolo Bonzini     dbdma_cmdptr_save(ch);
41749ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~FLUSH;
41849ab747fSPaolo Bonzini 
41949ab747fSPaolo Bonzini     conditional_interrupt(ch);
42049ab747fSPaolo Bonzini     next(ch);
42149ab747fSPaolo Bonzini 
42249ab747fSPaolo Bonzini wait:
423d2f0ce21SAlexander Graf     DBDMA_kick(dbdma_from_ch(ch));
42449ab747fSPaolo Bonzini }
42549ab747fSPaolo Bonzini 
42649ab747fSPaolo Bonzini static void nop(DBDMA_channel *ch)
42749ab747fSPaolo Bonzini {
42849ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
42949ab747fSPaolo Bonzini 
43049ab747fSPaolo Bonzini     if (conditional_wait(ch))
43149ab747fSPaolo Bonzini         goto wait;
43249ab747fSPaolo Bonzini 
43349ab747fSPaolo Bonzini     current->xfer_status = cpu_to_le16(ch->regs[DBDMA_STATUS]);
43449ab747fSPaolo Bonzini     dbdma_cmdptr_save(ch);
43549ab747fSPaolo Bonzini 
43649ab747fSPaolo Bonzini     conditional_interrupt(ch);
43749ab747fSPaolo Bonzini     conditional_branch(ch);
43849ab747fSPaolo Bonzini 
43949ab747fSPaolo Bonzini wait:
440d2f0ce21SAlexander Graf     DBDMA_kick(dbdma_from_ch(ch));
44149ab747fSPaolo Bonzini }
44249ab747fSPaolo Bonzini 
44349ab747fSPaolo Bonzini static void stop(DBDMA_channel *ch)
44449ab747fSPaolo Bonzini {
44549ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~(ACTIVE|DEAD|FLUSH);
44649ab747fSPaolo Bonzini 
44749ab747fSPaolo Bonzini     /* the stop command does not increment command pointer */
44849ab747fSPaolo Bonzini }
44949ab747fSPaolo Bonzini 
45049ab747fSPaolo Bonzini static void channel_run(DBDMA_channel *ch)
45149ab747fSPaolo Bonzini {
45249ab747fSPaolo Bonzini     dbdma_cmd *current = &ch->current;
45349ab747fSPaolo Bonzini     uint16_t cmd, key;
45449ab747fSPaolo Bonzini     uint16_t req_count;
45549ab747fSPaolo Bonzini     uint32_t phy_addr;
45649ab747fSPaolo Bonzini 
4573e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "channel_run\n");
45849ab747fSPaolo Bonzini     dump_dbdma_cmd(current);
45949ab747fSPaolo Bonzini 
46049ab747fSPaolo Bonzini     /* clear WAKE flag at command fetch */
46149ab747fSPaolo Bonzini 
46249ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] &= ~WAKE;
46349ab747fSPaolo Bonzini 
46449ab747fSPaolo Bonzini     cmd = le16_to_cpu(current->command) & COMMAND_MASK;
46549ab747fSPaolo Bonzini 
46649ab747fSPaolo Bonzini     switch (cmd) {
46749ab747fSPaolo Bonzini     case DBDMA_NOP:
46849ab747fSPaolo Bonzini         nop(ch);
46949ab747fSPaolo Bonzini         return;
47049ab747fSPaolo Bonzini 
47149ab747fSPaolo Bonzini     case DBDMA_STOP:
47249ab747fSPaolo Bonzini         stop(ch);
47349ab747fSPaolo Bonzini         return;
47449ab747fSPaolo Bonzini     }
47549ab747fSPaolo Bonzini 
47649ab747fSPaolo Bonzini     key = le16_to_cpu(current->command) & 0x0700;
47749ab747fSPaolo Bonzini     req_count = le16_to_cpu(current->req_count);
47849ab747fSPaolo Bonzini     phy_addr = le32_to_cpu(current->phy_addr);
47949ab747fSPaolo Bonzini 
48049ab747fSPaolo Bonzini     if (key == KEY_STREAM4) {
48149ab747fSPaolo Bonzini         printf("command %x, invalid key 4\n", cmd);
48249ab747fSPaolo Bonzini         kill_channel(ch);
48349ab747fSPaolo Bonzini         return;
48449ab747fSPaolo Bonzini     }
48549ab747fSPaolo Bonzini 
48649ab747fSPaolo Bonzini     switch (cmd) {
48749ab747fSPaolo Bonzini     case OUTPUT_MORE:
48849ab747fSPaolo Bonzini         start_output(ch, key, phy_addr, req_count, 0);
48949ab747fSPaolo Bonzini         return;
49049ab747fSPaolo Bonzini 
49149ab747fSPaolo Bonzini     case OUTPUT_LAST:
49249ab747fSPaolo Bonzini         start_output(ch, key, phy_addr, req_count, 1);
49349ab747fSPaolo Bonzini         return;
49449ab747fSPaolo Bonzini 
49549ab747fSPaolo Bonzini     case INPUT_MORE:
49649ab747fSPaolo Bonzini         start_input(ch, key, phy_addr, req_count, 0);
49749ab747fSPaolo Bonzini         return;
49849ab747fSPaolo Bonzini 
49949ab747fSPaolo Bonzini     case INPUT_LAST:
50049ab747fSPaolo Bonzini         start_input(ch, key, phy_addr, req_count, 1);
50149ab747fSPaolo Bonzini         return;
50249ab747fSPaolo Bonzini     }
50349ab747fSPaolo Bonzini 
50449ab747fSPaolo Bonzini     if (key < KEY_REGS) {
50549ab747fSPaolo Bonzini         printf("command %x, invalid key %x\n", cmd, key);
50649ab747fSPaolo Bonzini         key = KEY_SYSTEM;
50749ab747fSPaolo Bonzini     }
50849ab747fSPaolo Bonzini 
50949ab747fSPaolo Bonzini     /* for LOAD_WORD and STORE_WORD, req_count is on 3 bits
51049ab747fSPaolo Bonzini      * and BRANCH is invalid
51149ab747fSPaolo Bonzini      */
51249ab747fSPaolo Bonzini 
51349ab747fSPaolo Bonzini     req_count = req_count & 0x0007;
51449ab747fSPaolo Bonzini     if (req_count & 0x4) {
51549ab747fSPaolo Bonzini         req_count = 4;
51649ab747fSPaolo Bonzini         phy_addr &= ~3;
51749ab747fSPaolo Bonzini     } else if (req_count & 0x2) {
51849ab747fSPaolo Bonzini         req_count = 2;
51949ab747fSPaolo Bonzini         phy_addr &= ~1;
52049ab747fSPaolo Bonzini     } else
52149ab747fSPaolo Bonzini         req_count = 1;
52249ab747fSPaolo Bonzini 
52349ab747fSPaolo Bonzini     switch (cmd) {
52449ab747fSPaolo Bonzini     case LOAD_WORD:
52549ab747fSPaolo Bonzini         load_word(ch, key, phy_addr, req_count);
52649ab747fSPaolo Bonzini         return;
52749ab747fSPaolo Bonzini 
52849ab747fSPaolo Bonzini     case STORE_WORD:
52949ab747fSPaolo Bonzini         store_word(ch, key, phy_addr, req_count);
53049ab747fSPaolo Bonzini         return;
53149ab747fSPaolo Bonzini     }
53249ab747fSPaolo Bonzini }
53349ab747fSPaolo Bonzini 
53449ab747fSPaolo Bonzini static void DBDMA_run(DBDMAState *s)
53549ab747fSPaolo Bonzini {
53649ab747fSPaolo Bonzini     int channel;
53749ab747fSPaolo Bonzini 
53849ab747fSPaolo Bonzini     for (channel = 0; channel < DBDMA_CHANNELS; channel++) {
53949ab747fSPaolo Bonzini         DBDMA_channel *ch = &s->channels[channel];
54049ab747fSPaolo Bonzini         uint32_t status = ch->regs[DBDMA_STATUS];
54103ee3b1eSAlexander Graf         if (!ch->io.processing && (status & RUN) && (status & ACTIVE)) {
54249ab747fSPaolo Bonzini             channel_run(ch);
54349ab747fSPaolo Bonzini         }
54449ab747fSPaolo Bonzini     }
54549ab747fSPaolo Bonzini }
54649ab747fSPaolo Bonzini 
54749ab747fSPaolo Bonzini static void DBDMA_run_bh(void *opaque)
54849ab747fSPaolo Bonzini {
54949ab747fSPaolo Bonzini     DBDMAState *s = opaque;
55049ab747fSPaolo Bonzini 
5513e49c439SMark Cave-Ayland     DBDMA_DPRINTF("-> DBDMA_run_bh\n");
55249ab747fSPaolo Bonzini     DBDMA_run(s);
5533e49c439SMark Cave-Ayland     DBDMA_DPRINTF("<- DBDMA_run_bh\n");
55449ab747fSPaolo Bonzini }
55549ab747fSPaolo Bonzini 
556d1e562deSAlexander Graf void DBDMA_kick(DBDMAState *dbdma)
557d1e562deSAlexander Graf {
558d2f0ce21SAlexander Graf     qemu_bh_schedule(dbdma->bh);
559d1e562deSAlexander Graf }
560d1e562deSAlexander Graf 
56149ab747fSPaolo Bonzini void DBDMA_register_channel(void *dbdma, int nchan, qemu_irq irq,
56249ab747fSPaolo Bonzini                             DBDMA_rw rw, DBDMA_flush flush,
56349ab747fSPaolo Bonzini                             void *opaque)
56449ab747fSPaolo Bonzini {
56549ab747fSPaolo Bonzini     DBDMAState *s = dbdma;
56649ab747fSPaolo Bonzini     DBDMA_channel *ch = &s->channels[nchan];
56749ab747fSPaolo Bonzini 
5683e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "DBDMA_register_channel 0x%x\n", nchan);
56949ab747fSPaolo Bonzini 
5702d7d06d8SHervé Poussineau     assert(rw);
5712d7d06d8SHervé Poussineau     assert(flush);
5722d7d06d8SHervé Poussineau 
57349ab747fSPaolo Bonzini     ch->irq = irq;
57449ab747fSPaolo Bonzini     ch->rw = rw;
57549ab747fSPaolo Bonzini     ch->flush = flush;
57649ab747fSPaolo Bonzini     ch->io.opaque = opaque;
57749ab747fSPaolo Bonzini }
57849ab747fSPaolo Bonzini 
57949ab747fSPaolo Bonzini static void
58049ab747fSPaolo Bonzini dbdma_control_write(DBDMA_channel *ch)
58149ab747fSPaolo Bonzini {
58249ab747fSPaolo Bonzini     uint16_t mask, value;
58349ab747fSPaolo Bonzini     uint32_t status;
58449ab747fSPaolo Bonzini 
58549ab747fSPaolo Bonzini     mask = (ch->regs[DBDMA_CONTROL] >> 16) & 0xffff;
58649ab747fSPaolo Bonzini     value = ch->regs[DBDMA_CONTROL] & 0xffff;
58749ab747fSPaolo Bonzini 
58849ab747fSPaolo Bonzini     value &= (RUN | PAUSE | FLUSH | WAKE | DEVSTAT);
58949ab747fSPaolo Bonzini 
59049ab747fSPaolo Bonzini     status = ch->regs[DBDMA_STATUS];
59149ab747fSPaolo Bonzini 
59249ab747fSPaolo Bonzini     status = (value & mask) | (status & ~mask);
59349ab747fSPaolo Bonzini 
59449ab747fSPaolo Bonzini     if (status & WAKE)
59549ab747fSPaolo Bonzini         status |= ACTIVE;
59649ab747fSPaolo Bonzini     if (status & RUN) {
59749ab747fSPaolo Bonzini         status |= ACTIVE;
59849ab747fSPaolo Bonzini         status &= ~DEAD;
59949ab747fSPaolo Bonzini     }
60049ab747fSPaolo Bonzini     if (status & PAUSE)
60149ab747fSPaolo Bonzini         status &= ~ACTIVE;
60249ab747fSPaolo Bonzini     if ((ch->regs[DBDMA_STATUS] & RUN) && !(status & RUN)) {
60349ab747fSPaolo Bonzini         /* RUN is cleared */
60449ab747fSPaolo Bonzini         status &= ~(ACTIVE|DEAD);
6051cde732dSMark Cave-Ayland     }
6061cde732dSMark Cave-Ayland 
60749ab747fSPaolo Bonzini     if ((status & FLUSH) && ch->flush) {
60849ab747fSPaolo Bonzini         ch->flush(&ch->io);
60949ab747fSPaolo Bonzini         status &= ~FLUSH;
61049ab747fSPaolo Bonzini     }
61149ab747fSPaolo Bonzini 
6123e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "    status 0x%08x\n", status);
61349ab747fSPaolo Bonzini 
61449ab747fSPaolo Bonzini     ch->regs[DBDMA_STATUS] = status;
61549ab747fSPaolo Bonzini 
616d2f0ce21SAlexander Graf     if (status & ACTIVE) {
617d2f0ce21SAlexander Graf         DBDMA_kick(dbdma_from_ch(ch));
618d2f0ce21SAlexander Graf     }
619d2f0ce21SAlexander Graf }
62049ab747fSPaolo Bonzini 
62149ab747fSPaolo Bonzini static void dbdma_write(void *opaque, hwaddr addr,
62249ab747fSPaolo Bonzini                         uint64_t value, unsigned size)
62349ab747fSPaolo Bonzini {
62449ab747fSPaolo Bonzini     int channel = addr >> DBDMA_CHANNEL_SHIFT;
62549ab747fSPaolo Bonzini     DBDMAState *s = opaque;
62649ab747fSPaolo Bonzini     DBDMA_channel *ch = &s->channels[channel];
62749ab747fSPaolo Bonzini     int reg = (addr - (channel << DBDMA_CHANNEL_SHIFT)) >> 2;
62849ab747fSPaolo Bonzini 
6293e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "writel 0x" TARGET_FMT_plx " <= 0x%08"PRIx64"\n",
63058c0c311SAlexander Graf                     addr, value);
6313e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "channel 0x%x reg 0x%x\n",
63249ab747fSPaolo Bonzini                     (uint32_t)addr >> DBDMA_CHANNEL_SHIFT, reg);
63349ab747fSPaolo Bonzini 
6347eaba824SAlexander Graf     /* cmdptr cannot be modified if channel is ACTIVE */
63549ab747fSPaolo Bonzini 
6367eaba824SAlexander Graf     if (reg == DBDMA_CMDPTR_LO && (ch->regs[DBDMA_STATUS] & ACTIVE)) {
63749ab747fSPaolo Bonzini         return;
6387eaba824SAlexander Graf     }
63949ab747fSPaolo Bonzini 
64049ab747fSPaolo Bonzini     ch->regs[reg] = value;
64149ab747fSPaolo Bonzini 
64249ab747fSPaolo Bonzini     switch(reg) {
64349ab747fSPaolo Bonzini     case DBDMA_CONTROL:
64449ab747fSPaolo Bonzini         dbdma_control_write(ch);
64549ab747fSPaolo Bonzini         break;
64649ab747fSPaolo Bonzini     case DBDMA_CMDPTR_LO:
64749ab747fSPaolo Bonzini         /* 16-byte aligned */
64849ab747fSPaolo Bonzini         ch->regs[DBDMA_CMDPTR_LO] &= ~0xf;
64949ab747fSPaolo Bonzini         dbdma_cmdptr_load(ch);
65049ab747fSPaolo Bonzini         break;
65149ab747fSPaolo Bonzini     case DBDMA_STATUS:
65249ab747fSPaolo Bonzini     case DBDMA_INTR_SEL:
65349ab747fSPaolo Bonzini     case DBDMA_BRANCH_SEL:
65449ab747fSPaolo Bonzini     case DBDMA_WAIT_SEL:
65549ab747fSPaolo Bonzini         /* nothing to do */
65649ab747fSPaolo Bonzini         break;
65749ab747fSPaolo Bonzini     case DBDMA_XFER_MODE:
65849ab747fSPaolo Bonzini     case DBDMA_CMDPTR_HI:
65949ab747fSPaolo Bonzini     case DBDMA_DATA2PTR_HI:
66049ab747fSPaolo Bonzini     case DBDMA_DATA2PTR_LO:
66149ab747fSPaolo Bonzini     case DBDMA_ADDRESS_HI:
66249ab747fSPaolo Bonzini     case DBDMA_BRANCH_ADDR_HI:
66349ab747fSPaolo Bonzini     case DBDMA_RES1:
66449ab747fSPaolo Bonzini     case DBDMA_RES2:
66549ab747fSPaolo Bonzini     case DBDMA_RES3:
66649ab747fSPaolo Bonzini     case DBDMA_RES4:
66749ab747fSPaolo Bonzini         /* unused */
66849ab747fSPaolo Bonzini         break;
66949ab747fSPaolo Bonzini     }
67049ab747fSPaolo Bonzini }
67149ab747fSPaolo Bonzini 
67249ab747fSPaolo Bonzini static uint64_t dbdma_read(void *opaque, hwaddr addr,
67349ab747fSPaolo Bonzini                            unsigned size)
67449ab747fSPaolo Bonzini {
67549ab747fSPaolo Bonzini     uint32_t value;
67649ab747fSPaolo Bonzini     int channel = addr >> DBDMA_CHANNEL_SHIFT;
67749ab747fSPaolo Bonzini     DBDMAState *s = opaque;
67849ab747fSPaolo Bonzini     DBDMA_channel *ch = &s->channels[channel];
67949ab747fSPaolo Bonzini     int reg = (addr - (channel << DBDMA_CHANNEL_SHIFT)) >> 2;
68049ab747fSPaolo Bonzini 
68149ab747fSPaolo Bonzini     value = ch->regs[reg];
68249ab747fSPaolo Bonzini 
6833e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "readl 0x" TARGET_FMT_plx " => 0x%08x\n", addr, value);
6843e49c439SMark Cave-Ayland     DBDMA_DPRINTFCH(ch, "channel 0x%x reg 0x%x\n",
68549ab747fSPaolo Bonzini                     (uint32_t)addr >> DBDMA_CHANNEL_SHIFT, reg);
68649ab747fSPaolo Bonzini 
68749ab747fSPaolo Bonzini     switch(reg) {
68849ab747fSPaolo Bonzini     case DBDMA_CONTROL:
68949ab747fSPaolo Bonzini         value = 0;
69049ab747fSPaolo Bonzini         break;
69149ab747fSPaolo Bonzini     case DBDMA_STATUS:
69249ab747fSPaolo Bonzini     case DBDMA_CMDPTR_LO:
69349ab747fSPaolo Bonzini     case DBDMA_INTR_SEL:
69449ab747fSPaolo Bonzini     case DBDMA_BRANCH_SEL:
69549ab747fSPaolo Bonzini     case DBDMA_WAIT_SEL:
69649ab747fSPaolo Bonzini         /* nothing to do */
69749ab747fSPaolo Bonzini         break;
69849ab747fSPaolo Bonzini     case DBDMA_XFER_MODE:
69949ab747fSPaolo Bonzini     case DBDMA_CMDPTR_HI:
70049ab747fSPaolo Bonzini     case DBDMA_DATA2PTR_HI:
70149ab747fSPaolo Bonzini     case DBDMA_DATA2PTR_LO:
70249ab747fSPaolo Bonzini     case DBDMA_ADDRESS_HI:
70349ab747fSPaolo Bonzini     case DBDMA_BRANCH_ADDR_HI:
70449ab747fSPaolo Bonzini         /* unused */
70549ab747fSPaolo Bonzini         value = 0;
70649ab747fSPaolo Bonzini         break;
70749ab747fSPaolo Bonzini     case DBDMA_RES1:
70849ab747fSPaolo Bonzini     case DBDMA_RES2:
70949ab747fSPaolo Bonzini     case DBDMA_RES3:
71049ab747fSPaolo Bonzini     case DBDMA_RES4:
71149ab747fSPaolo Bonzini         /* reserved */
71249ab747fSPaolo Bonzini         break;
71349ab747fSPaolo Bonzini     }
71449ab747fSPaolo Bonzini 
71549ab747fSPaolo Bonzini     return value;
71649ab747fSPaolo Bonzini }
71749ab747fSPaolo Bonzini 
71849ab747fSPaolo Bonzini static const MemoryRegionOps dbdma_ops = {
71949ab747fSPaolo Bonzini     .read = dbdma_read,
72049ab747fSPaolo Bonzini     .write = dbdma_write,
72149ab747fSPaolo Bonzini     .endianness = DEVICE_LITTLE_ENDIAN,
72249ab747fSPaolo Bonzini     .valid = {
72349ab747fSPaolo Bonzini         .min_access_size = 4,
72449ab747fSPaolo Bonzini         .max_access_size = 4,
72549ab747fSPaolo Bonzini     },
72649ab747fSPaolo Bonzini };
72749ab747fSPaolo Bonzini 
728627be2f2SMark Cave-Ayland static const VMStateDescription vmstate_dbdma_io = {
729627be2f2SMark Cave-Ayland     .name = "dbdma_io",
73049ab747fSPaolo Bonzini     .version_id = 0,
73149ab747fSPaolo Bonzini     .minimum_version_id = 0,
73249ab747fSPaolo Bonzini     .fields = (VMStateField[]) {
733627be2f2SMark Cave-Ayland         VMSTATE_UINT64(addr, struct DBDMA_io),
734627be2f2SMark Cave-Ayland         VMSTATE_INT32(len, struct DBDMA_io),
735627be2f2SMark Cave-Ayland         VMSTATE_INT32(is_last, struct DBDMA_io),
736627be2f2SMark Cave-Ayland         VMSTATE_INT32(is_dma_out, struct DBDMA_io),
737627be2f2SMark Cave-Ayland         VMSTATE_BOOL(processing, struct DBDMA_io),
738627be2f2SMark Cave-Ayland         VMSTATE_END_OF_LIST()
739627be2f2SMark Cave-Ayland     }
740627be2f2SMark Cave-Ayland };
741627be2f2SMark Cave-Ayland 
742627be2f2SMark Cave-Ayland static const VMStateDescription vmstate_dbdma_cmd = {
743627be2f2SMark Cave-Ayland     .name = "dbdma_cmd",
744627be2f2SMark Cave-Ayland     .version_id = 0,
745627be2f2SMark Cave-Ayland     .minimum_version_id = 0,
746627be2f2SMark Cave-Ayland     .fields = (VMStateField[]) {
747627be2f2SMark Cave-Ayland         VMSTATE_UINT16(req_count, dbdma_cmd),
748627be2f2SMark Cave-Ayland         VMSTATE_UINT16(command, dbdma_cmd),
749627be2f2SMark Cave-Ayland         VMSTATE_UINT32(phy_addr, dbdma_cmd),
750627be2f2SMark Cave-Ayland         VMSTATE_UINT32(cmd_dep, dbdma_cmd),
751627be2f2SMark Cave-Ayland         VMSTATE_UINT16(res_count, dbdma_cmd),
752627be2f2SMark Cave-Ayland         VMSTATE_UINT16(xfer_status, dbdma_cmd),
753627be2f2SMark Cave-Ayland         VMSTATE_END_OF_LIST()
754627be2f2SMark Cave-Ayland     }
755627be2f2SMark Cave-Ayland };
756627be2f2SMark Cave-Ayland 
757627be2f2SMark Cave-Ayland static const VMStateDescription vmstate_dbdma_channel = {
758627be2f2SMark Cave-Ayland     .name = "dbdma_channel",
759627be2f2SMark Cave-Ayland     .version_id = 1,
760627be2f2SMark Cave-Ayland     .minimum_version_id = 1,
761627be2f2SMark Cave-Ayland     .fields = (VMStateField[]) {
76249ab747fSPaolo Bonzini         VMSTATE_UINT32_ARRAY(regs, struct DBDMA_channel, DBDMA_REGS),
763627be2f2SMark Cave-Ayland         VMSTATE_STRUCT(io, struct DBDMA_channel, 0, vmstate_dbdma_io, DBDMA_io),
764627be2f2SMark Cave-Ayland         VMSTATE_STRUCT(current, struct DBDMA_channel, 0, vmstate_dbdma_cmd,
765627be2f2SMark Cave-Ayland                        dbdma_cmd),
76649ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
76749ab747fSPaolo Bonzini     }
76849ab747fSPaolo Bonzini };
76949ab747fSPaolo Bonzini 
77049ab747fSPaolo Bonzini static const VMStateDescription vmstate_dbdma = {
77149ab747fSPaolo Bonzini     .name = "dbdma",
772627be2f2SMark Cave-Ayland     .version_id = 3,
773627be2f2SMark Cave-Ayland     .minimum_version_id = 3,
77449ab747fSPaolo Bonzini     .fields = (VMStateField[]) {
77549ab747fSPaolo Bonzini         VMSTATE_STRUCT_ARRAY(channels, DBDMAState, DBDMA_CHANNELS, 1,
77649ab747fSPaolo Bonzini                              vmstate_dbdma_channel, DBDMA_channel),
77749ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
77849ab747fSPaolo Bonzini     }
77949ab747fSPaolo Bonzini };
78049ab747fSPaolo Bonzini 
78149ab747fSPaolo Bonzini static void dbdma_reset(void *opaque)
78249ab747fSPaolo Bonzini {
78349ab747fSPaolo Bonzini     DBDMAState *s = opaque;
78449ab747fSPaolo Bonzini     int i;
78549ab747fSPaolo Bonzini 
78649ab747fSPaolo Bonzini     for (i = 0; i < DBDMA_CHANNELS; i++)
78749ab747fSPaolo Bonzini         memset(s->channels[i].regs, 0, DBDMA_SIZE);
78849ab747fSPaolo Bonzini }
78949ab747fSPaolo Bonzini 
7902d7d06d8SHervé Poussineau static void dbdma_unassigned_rw(DBDMA_io *io)
7912d7d06d8SHervé Poussineau {
7922d7d06d8SHervé Poussineau     DBDMA_channel *ch = io->channel;
7932d7d06d8SHervé Poussineau     qemu_log_mask(LOG_GUEST_ERROR, "%s: use of unassigned channel %d\n",
7942d7d06d8SHervé Poussineau                   __func__, ch->channel);
7952d7d06d8SHervé Poussineau }
7962d7d06d8SHervé Poussineau 
7972d7d06d8SHervé Poussineau static void dbdma_unassigned_flush(DBDMA_io *io)
7982d7d06d8SHervé Poussineau {
7992d7d06d8SHervé Poussineau     DBDMA_channel *ch = io->channel;
8002d7d06d8SHervé Poussineau     qemu_log_mask(LOG_GUEST_ERROR, "%s: use of unassigned channel %d\n",
8012d7d06d8SHervé Poussineau                   __func__, ch->channel);
8022d7d06d8SHervé Poussineau }
8032d7d06d8SHervé Poussineau 
80449ab747fSPaolo Bonzini void* DBDMA_init (MemoryRegion **dbdma_mem)
80549ab747fSPaolo Bonzini {
80649ab747fSPaolo Bonzini     DBDMAState *s;
8073e300fa6SAlexander Graf     int i;
80849ab747fSPaolo Bonzini 
80949ab747fSPaolo Bonzini     s = g_malloc0(sizeof(DBDMAState));
81049ab747fSPaolo Bonzini 
8113e300fa6SAlexander Graf     for (i = 0; i < DBDMA_CHANNELS; i++) {
8123e300fa6SAlexander Graf         DBDMA_io *io = &s->channels[i].io;
8132d7d06d8SHervé Poussineau         DBDMA_channel *ch = &s->channels[i];
8143e300fa6SAlexander Graf         qemu_iovec_init(&io->iov, 1);
8152d7d06d8SHervé Poussineau 
8162d7d06d8SHervé Poussineau         ch->rw = dbdma_unassigned_rw;
8172d7d06d8SHervé Poussineau         ch->flush = dbdma_unassigned_flush;
8182d7d06d8SHervé Poussineau         ch->channel = i;
8192d7d06d8SHervé Poussineau         ch->io.channel = ch;
8203e300fa6SAlexander Graf     }
8213e300fa6SAlexander Graf 
8222c9b15caSPaolo Bonzini     memory_region_init_io(&s->mem, NULL, &dbdma_ops, s, "dbdma", 0x1000);
82349ab747fSPaolo Bonzini     *dbdma_mem = &s->mem;
82449ab747fSPaolo Bonzini     vmstate_register(NULL, -1, &vmstate_dbdma, s);
82549ab747fSPaolo Bonzini     qemu_register_reset(dbdma_reset, s);
82649ab747fSPaolo Bonzini 
827d2f0ce21SAlexander Graf     s->bh = qemu_bh_new(DBDMA_run_bh, s);
82849ab747fSPaolo Bonzini 
82949ab747fSPaolo Bonzini     return s;
83049ab747fSPaolo Bonzini }
831