1f0396549SMartin Kaiser /*
2f0396549SMartin Kaiser * Freescale i.MX RNGC emulation
3f0396549SMartin Kaiser *
4f0396549SMartin Kaiser * Copyright (C) 2020 Martin Kaiser <martin@kaiser.cx>
5f0396549SMartin Kaiser *
6f0396549SMartin Kaiser * This work is licensed under the terms of the GNU GPL, version 2 or later.
7f0396549SMartin Kaiser * See the COPYING file in the top-level directory.
8f0396549SMartin Kaiser *
9f0396549SMartin Kaiser * This driver provides the minimum functionality to initialize and seed
10f0396549SMartin Kaiser * an rngc and to read random numbers. The rngb that is found in imx25
11f0396549SMartin Kaiser * chipsets is also supported.
12f0396549SMartin Kaiser */
13f0396549SMartin Kaiser
14f0396549SMartin Kaiser #include "qemu/osdep.h"
15f0396549SMartin Kaiser #include "qemu/main-loop.h"
16f0396549SMartin Kaiser #include "qemu/module.h"
17f0396549SMartin Kaiser #include "qemu/guest-random.h"
18f0396549SMartin Kaiser #include "hw/irq.h"
19f0396549SMartin Kaiser #include "hw/misc/imx_rngc.h"
20f0396549SMartin Kaiser #include "migration/vmstate.h"
21f0396549SMartin Kaiser
22f0396549SMartin Kaiser #define RNGC_NAME "i.MX RNGC"
23f0396549SMartin Kaiser
24f0396549SMartin Kaiser #define RNGC_VER_ID 0x00
25f0396549SMartin Kaiser #define RNGC_COMMAND 0x04
26f0396549SMartin Kaiser #define RNGC_CONTROL 0x08
27f0396549SMartin Kaiser #define RNGC_STATUS 0x0C
28f0396549SMartin Kaiser #define RNGC_FIFO 0x14
29f0396549SMartin Kaiser
30f0396549SMartin Kaiser /* These version info are reported by the rngb in an imx258 chip. */
31f0396549SMartin Kaiser #define RNG_TYPE_RNGB 0x1
32f0396549SMartin Kaiser #define V_MAJ 0x2
33f0396549SMartin Kaiser #define V_MIN 0x40
34f0396549SMartin Kaiser
35f0396549SMartin Kaiser #define RNGC_CMD_BIT_SW_RST 0x40
36f0396549SMartin Kaiser #define RNGC_CMD_BIT_CLR_ERR 0x20
37f0396549SMartin Kaiser #define RNGC_CMD_BIT_CLR_INT 0x10
38f0396549SMartin Kaiser #define RNGC_CMD_BIT_SEED 0x02
39f0396549SMartin Kaiser #define RNGC_CMD_BIT_SELF_TEST 0x01
40f0396549SMartin Kaiser
41f0396549SMartin Kaiser #define RNGC_CTRL_BIT_MASK_ERR 0x40
42f0396549SMartin Kaiser #define RNGC_CTRL_BIT_MASK_DONE 0x20
43f0396549SMartin Kaiser #define RNGC_CTRL_BIT_AUTO_SEED 0x10
44f0396549SMartin Kaiser
45f0396549SMartin Kaiser /* the current status for self-test and seed operations */
46f0396549SMartin Kaiser #define OP_IDLE 0
47f0396549SMartin Kaiser #define OP_RUN 1
48f0396549SMartin Kaiser #define OP_DONE 2
49f0396549SMartin Kaiser
imx_rngc_read(void * opaque,hwaddr offset,unsigned size)50f0396549SMartin Kaiser static uint64_t imx_rngc_read(void *opaque, hwaddr offset, unsigned size)
51f0396549SMartin Kaiser {
52f0396549SMartin Kaiser IMXRNGCState *s = IMX_RNGC(opaque);
53f0396549SMartin Kaiser uint64_t val = 0;
54f0396549SMartin Kaiser
55f0396549SMartin Kaiser switch (offset) {
56f0396549SMartin Kaiser case RNGC_VER_ID:
57f0396549SMartin Kaiser val |= RNG_TYPE_RNGB << 28 | V_MAJ << 8 | V_MIN;
58f0396549SMartin Kaiser break;
59f0396549SMartin Kaiser
60f0396549SMartin Kaiser case RNGC_COMMAND:
61f0396549SMartin Kaiser if (s->op_seed == OP_RUN) {
62f0396549SMartin Kaiser val |= RNGC_CMD_BIT_SEED;
63f0396549SMartin Kaiser }
64f0396549SMartin Kaiser if (s->op_self_test == OP_RUN) {
65f0396549SMartin Kaiser val |= RNGC_CMD_BIT_SELF_TEST;
66f0396549SMartin Kaiser }
67f0396549SMartin Kaiser break;
68f0396549SMartin Kaiser
69f0396549SMartin Kaiser case RNGC_CONTROL:
70f0396549SMartin Kaiser /*
71f0396549SMartin Kaiser * The CTL_ACC and VERIF_MODE bits are not supported yet.
72f0396549SMartin Kaiser * They read as 0.
73f0396549SMartin Kaiser */
74f0396549SMartin Kaiser val |= s->mask;
75f0396549SMartin Kaiser if (s->auto_seed) {
76f0396549SMartin Kaiser val |= RNGC_CTRL_BIT_AUTO_SEED;
77f0396549SMartin Kaiser }
78f0396549SMartin Kaiser /*
79f0396549SMartin Kaiser * We don't have an internal fifo like the real hardware.
80f0396549SMartin Kaiser * There's no need for strategy to handle fifo underflows.
81f0396549SMartin Kaiser * We return the FIFO_UFLOW_RESPONSE bits as 0.
82f0396549SMartin Kaiser */
83f0396549SMartin Kaiser break;
84f0396549SMartin Kaiser
85f0396549SMartin Kaiser case RNGC_STATUS:
86f0396549SMartin Kaiser /*
87f0396549SMartin Kaiser * We never report any statistics test or self-test errors or any
88f0396549SMartin Kaiser * other errors. STAT_TEST_PF, ST_PF and ERROR are always 0.
89f0396549SMartin Kaiser */
90f0396549SMartin Kaiser
91f0396549SMartin Kaiser /*
92f0396549SMartin Kaiser * We don't have an internal fifo, see above. Therefore, we
93f0396549SMartin Kaiser * report back the default fifo size (5 32-bit words) and
94f0396549SMartin Kaiser * indicate that our fifo is always full.
95f0396549SMartin Kaiser */
96f0396549SMartin Kaiser val |= 5 << 12 | 5 << 8;
97f0396549SMartin Kaiser
98f0396549SMartin Kaiser /* We always have a new seed available. */
99f0396549SMartin Kaiser val |= 1 << 6;
100f0396549SMartin Kaiser
101f0396549SMartin Kaiser if (s->op_seed == OP_DONE) {
102f0396549SMartin Kaiser val |= 1 << 5;
103f0396549SMartin Kaiser }
104f0396549SMartin Kaiser if (s->op_self_test == OP_DONE) {
105f0396549SMartin Kaiser val |= 1 << 4;
106f0396549SMartin Kaiser }
107f0396549SMartin Kaiser if (s->op_seed == OP_RUN || s->op_self_test == OP_RUN) {
108f0396549SMartin Kaiser /*
109f0396549SMartin Kaiser * We're busy if self-test is running or if we're
110f0396549SMartin Kaiser * seeding the prng.
111f0396549SMartin Kaiser */
112f0396549SMartin Kaiser val |= 1 << 1;
113f0396549SMartin Kaiser } else {
114f0396549SMartin Kaiser /*
115f0396549SMartin Kaiser * We're ready to provide secure random numbers whenever
116f0396549SMartin Kaiser * we're not busy.
117f0396549SMartin Kaiser */
118f0396549SMartin Kaiser val |= 1;
119f0396549SMartin Kaiser }
120f0396549SMartin Kaiser break;
121f0396549SMartin Kaiser
122f0396549SMartin Kaiser case RNGC_FIFO:
123f0396549SMartin Kaiser qemu_guest_getrandom_nofail(&val, sizeof(val));
124f0396549SMartin Kaiser break;
125f0396549SMartin Kaiser }
126f0396549SMartin Kaiser
127f0396549SMartin Kaiser return val;
128f0396549SMartin Kaiser }
129f0396549SMartin Kaiser
imx_rngc_do_reset(IMXRNGCState * s)130f0396549SMartin Kaiser static void imx_rngc_do_reset(IMXRNGCState *s)
131f0396549SMartin Kaiser {
132f0396549SMartin Kaiser s->op_self_test = OP_IDLE;
133f0396549SMartin Kaiser s->op_seed = OP_IDLE;
134f0396549SMartin Kaiser s->mask = 0;
135f0396549SMartin Kaiser s->auto_seed = false;
136f0396549SMartin Kaiser }
137f0396549SMartin Kaiser
imx_rngc_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)138f0396549SMartin Kaiser static void imx_rngc_write(void *opaque, hwaddr offset, uint64_t value,
139f0396549SMartin Kaiser unsigned size)
140f0396549SMartin Kaiser {
141f0396549SMartin Kaiser IMXRNGCState *s = IMX_RNGC(opaque);
142f0396549SMartin Kaiser
143f0396549SMartin Kaiser switch (offset) {
144f0396549SMartin Kaiser case RNGC_COMMAND:
145f0396549SMartin Kaiser if (value & RNGC_CMD_BIT_SW_RST) {
146f0396549SMartin Kaiser imx_rngc_do_reset(s);
147f0396549SMartin Kaiser }
148f0396549SMartin Kaiser
149f0396549SMartin Kaiser /*
150f0396549SMartin Kaiser * For now, both CLR_ERR and CLR_INT clear the interrupt. We
151f0396549SMartin Kaiser * don't report any errors yet.
152f0396549SMartin Kaiser */
153f0396549SMartin Kaiser if (value & (RNGC_CMD_BIT_CLR_ERR | RNGC_CMD_BIT_CLR_INT)) {
154f0396549SMartin Kaiser qemu_irq_lower(s->irq);
155f0396549SMartin Kaiser }
156f0396549SMartin Kaiser
157f0396549SMartin Kaiser if (value & RNGC_CMD_BIT_SEED) {
158f0396549SMartin Kaiser s->op_seed = OP_RUN;
159f0396549SMartin Kaiser qemu_bh_schedule(s->seed_bh);
160f0396549SMartin Kaiser }
161f0396549SMartin Kaiser
162f0396549SMartin Kaiser if (value & RNGC_CMD_BIT_SELF_TEST) {
163f0396549SMartin Kaiser s->op_self_test = OP_RUN;
164f0396549SMartin Kaiser qemu_bh_schedule(s->self_test_bh);
165f0396549SMartin Kaiser }
166f0396549SMartin Kaiser break;
167f0396549SMartin Kaiser
168f0396549SMartin Kaiser case RNGC_CONTROL:
169f0396549SMartin Kaiser /*
170f0396549SMartin Kaiser * The CTL_ACC and VERIF_MODE bits are not supported yet.
171f0396549SMartin Kaiser * We ignore them if they're set by the caller.
172f0396549SMartin Kaiser */
173f0396549SMartin Kaiser
174f0396549SMartin Kaiser if (value & RNGC_CTRL_BIT_MASK_ERR) {
175f0396549SMartin Kaiser s->mask |= RNGC_CTRL_BIT_MASK_ERR;
176f0396549SMartin Kaiser } else {
177f0396549SMartin Kaiser s->mask &= ~RNGC_CTRL_BIT_MASK_ERR;
178f0396549SMartin Kaiser }
179f0396549SMartin Kaiser
180f0396549SMartin Kaiser if (value & RNGC_CTRL_BIT_MASK_DONE) {
181f0396549SMartin Kaiser s->mask |= RNGC_CTRL_BIT_MASK_DONE;
182f0396549SMartin Kaiser } else {
183f0396549SMartin Kaiser s->mask &= ~RNGC_CTRL_BIT_MASK_DONE;
184f0396549SMartin Kaiser }
185f0396549SMartin Kaiser
186f0396549SMartin Kaiser if (value & RNGC_CTRL_BIT_AUTO_SEED) {
187f0396549SMartin Kaiser s->auto_seed = true;
188f0396549SMartin Kaiser } else {
189f0396549SMartin Kaiser s->auto_seed = false;
190f0396549SMartin Kaiser }
191f0396549SMartin Kaiser break;
192f0396549SMartin Kaiser }
193f0396549SMartin Kaiser }
194f0396549SMartin Kaiser
195f0396549SMartin Kaiser static const MemoryRegionOps imx_rngc_ops = {
196f0396549SMartin Kaiser .read = imx_rngc_read,
197f0396549SMartin Kaiser .write = imx_rngc_write,
198f0396549SMartin Kaiser .endianness = DEVICE_NATIVE_ENDIAN,
199f0396549SMartin Kaiser };
200f0396549SMartin Kaiser
imx_rngc_self_test(void * opaque)201f0396549SMartin Kaiser static void imx_rngc_self_test(void *opaque)
202f0396549SMartin Kaiser {
203f0396549SMartin Kaiser IMXRNGCState *s = IMX_RNGC(opaque);
204f0396549SMartin Kaiser
205f0396549SMartin Kaiser s->op_self_test = OP_DONE;
206f0396549SMartin Kaiser if (!(s->mask & RNGC_CTRL_BIT_MASK_DONE)) {
207f0396549SMartin Kaiser qemu_irq_raise(s->irq);
208f0396549SMartin Kaiser }
209f0396549SMartin Kaiser }
210f0396549SMartin Kaiser
imx_rngc_seed(void * opaque)211f0396549SMartin Kaiser static void imx_rngc_seed(void *opaque)
212f0396549SMartin Kaiser {
213f0396549SMartin Kaiser IMXRNGCState *s = IMX_RNGC(opaque);
214f0396549SMartin Kaiser
215f0396549SMartin Kaiser s->op_seed = OP_DONE;
216f0396549SMartin Kaiser if (!(s->mask & RNGC_CTRL_BIT_MASK_DONE)) {
217f0396549SMartin Kaiser qemu_irq_raise(s->irq);
218f0396549SMartin Kaiser }
219f0396549SMartin Kaiser }
220f0396549SMartin Kaiser
imx_rngc_realize(DeviceState * dev,Error ** errp)221f0396549SMartin Kaiser static void imx_rngc_realize(DeviceState *dev, Error **errp)
222f0396549SMartin Kaiser {
223f0396549SMartin Kaiser IMXRNGCState *s = IMX_RNGC(dev);
224f0396549SMartin Kaiser SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
225f0396549SMartin Kaiser
226f0396549SMartin Kaiser memory_region_init_io(&s->iomem, OBJECT(s), &imx_rngc_ops, s,
227f0396549SMartin Kaiser TYPE_IMX_RNGC, 0x1000);
228f0396549SMartin Kaiser sysbus_init_mmio(sbd, &s->iomem);
229f0396549SMartin Kaiser
230f0396549SMartin Kaiser sysbus_init_irq(sbd, &s->irq);
231f63192b0SAlexander Bulekov s->self_test_bh = qemu_bh_new_guarded(imx_rngc_self_test, s,
232f63192b0SAlexander Bulekov &dev->mem_reentrancy_guard);
233f63192b0SAlexander Bulekov s->seed_bh = qemu_bh_new_guarded(imx_rngc_seed, s,
234f63192b0SAlexander Bulekov &dev->mem_reentrancy_guard);
235f0396549SMartin Kaiser }
236f0396549SMartin Kaiser
imx_rngc_reset(DeviceState * dev)237f0396549SMartin Kaiser static void imx_rngc_reset(DeviceState *dev)
238f0396549SMartin Kaiser {
239f0396549SMartin Kaiser IMXRNGCState *s = IMX_RNGC(dev);
240f0396549SMartin Kaiser
241f0396549SMartin Kaiser imx_rngc_do_reset(s);
242f0396549SMartin Kaiser }
243f0396549SMartin Kaiser
244f0396549SMartin Kaiser static const VMStateDescription vmstate_imx_rngc = {
245f0396549SMartin Kaiser .name = RNGC_NAME,
246f0396549SMartin Kaiser .version_id = 1,
247f0396549SMartin Kaiser .minimum_version_id = 1,
248e4ea952fSRichard Henderson .fields = (const VMStateField[]) {
249f0396549SMartin Kaiser VMSTATE_UINT8(op_self_test, IMXRNGCState),
250f0396549SMartin Kaiser VMSTATE_UINT8(op_seed, IMXRNGCState),
251f0396549SMartin Kaiser VMSTATE_UINT8(mask, IMXRNGCState),
252f0396549SMartin Kaiser VMSTATE_BOOL(auto_seed, IMXRNGCState),
253f0396549SMartin Kaiser VMSTATE_END_OF_LIST()
254f0396549SMartin Kaiser }
255f0396549SMartin Kaiser };
256f0396549SMartin Kaiser
imx_rngc_class_init(ObjectClass * klass,void * data)257f0396549SMartin Kaiser static void imx_rngc_class_init(ObjectClass *klass, void *data)
258f0396549SMartin Kaiser {
259f0396549SMartin Kaiser DeviceClass *dc = DEVICE_CLASS(klass);
260f0396549SMartin Kaiser
261f0396549SMartin Kaiser dc->realize = imx_rngc_realize;
262*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, imx_rngc_reset);
263f0396549SMartin Kaiser dc->desc = RNGC_NAME,
264f0396549SMartin Kaiser dc->vmsd = &vmstate_imx_rngc;
265f0396549SMartin Kaiser }
266f0396549SMartin Kaiser
267f0396549SMartin Kaiser static const TypeInfo imx_rngc_info = {
268f0396549SMartin Kaiser .name = TYPE_IMX_RNGC,
269f0396549SMartin Kaiser .parent = TYPE_SYS_BUS_DEVICE,
270f0396549SMartin Kaiser .instance_size = sizeof(IMXRNGCState),
271f0396549SMartin Kaiser .class_init = imx_rngc_class_init,
272f0396549SMartin Kaiser };
273f0396549SMartin Kaiser
imx_rngc_register_types(void)274f0396549SMartin Kaiser static void imx_rngc_register_types(void)
275f0396549SMartin Kaiser {
276f0396549SMartin Kaiser type_register_static(&imx_rngc_info);
277f0396549SMartin Kaiser }
278f0396549SMartin Kaiser
279f0396549SMartin Kaiser type_init(imx_rngc_register_types)
280