1e28bee8eSPaolo Bonzini /*
2e28bee8eSPaolo Bonzini * Exynos4210 Power Management Unit (PMU) Emulation
3e28bee8eSPaolo Bonzini *
4e28bee8eSPaolo Bonzini * Copyright (C) 2011 Samsung Electronics Co Ltd.
5e28bee8eSPaolo Bonzini * Maksim Kozlov <m.kozlov@samsung.com>
6e28bee8eSPaolo Bonzini *
7e28bee8eSPaolo Bonzini * This program is free software; you can redistribute it and/or modify it
8e28bee8eSPaolo Bonzini * under the terms of the GNU General Public License as published by the
9e28bee8eSPaolo Bonzini * Free Software Foundation; either version 2 of the License, or
10e28bee8eSPaolo Bonzini * (at your option) any later version.
11e28bee8eSPaolo Bonzini *
12e28bee8eSPaolo Bonzini * This program is distributed in the hope that it will be useful, but WITHOUT
13e28bee8eSPaolo Bonzini * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
14e28bee8eSPaolo Bonzini * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
15e28bee8eSPaolo Bonzini * for more details.
16e28bee8eSPaolo Bonzini *
17e28bee8eSPaolo Bonzini * You should have received a copy of the GNU General Public License along
18e28bee8eSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>.
19e28bee8eSPaolo Bonzini */
20e28bee8eSPaolo Bonzini
21e28bee8eSPaolo Bonzini /*
22e28bee8eSPaolo Bonzini * This model implements PMU registers just as a bulk of memory. Currently,
23e28bee8eSPaolo Bonzini * the only reason this device exists is that secondary CPU boot loader
24e28bee8eSPaolo Bonzini * uses PMU INFORM5 register as a holding pen.
25e28bee8eSPaolo Bonzini */
26e28bee8eSPaolo Bonzini
278ef94f0bSPeter Maydell #include "qemu/osdep.h"
28e28bee8eSPaolo Bonzini #include "hw/sysbus.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
300b8fa32fSMarkus Armbruster #include "qemu/module.h"
3154d31236SMarkus Armbruster #include "sysemu/runstate.h"
32db1015e9SEduardo Habkost #include "qom/object.h"
33e28bee8eSPaolo Bonzini
34e28bee8eSPaolo Bonzini #ifndef DEBUG_PMU
35e28bee8eSPaolo Bonzini #define DEBUG_PMU 0
36e28bee8eSPaolo Bonzini #endif
37e28bee8eSPaolo Bonzini
38e28bee8eSPaolo Bonzini #ifndef DEBUG_PMU_EXTEND
39e28bee8eSPaolo Bonzini #define DEBUG_PMU_EXTEND 0
40e28bee8eSPaolo Bonzini #endif
41e28bee8eSPaolo Bonzini
42e28bee8eSPaolo Bonzini #if DEBUG_PMU
43e28bee8eSPaolo Bonzini #define PRINT_DEBUG(fmt, args...) \
44e28bee8eSPaolo Bonzini do { \
45e28bee8eSPaolo Bonzini fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \
46e28bee8eSPaolo Bonzini } while (0)
47e28bee8eSPaolo Bonzini
48e28bee8eSPaolo Bonzini #if DEBUG_PMU_EXTEND
49e28bee8eSPaolo Bonzini #define PRINT_DEBUG_EXTEND(fmt, args...) \
50e28bee8eSPaolo Bonzini do { \
51e28bee8eSPaolo Bonzini fprintf(stderr, " [%s:%d] "fmt, __func__, __LINE__, ##args); \
52e28bee8eSPaolo Bonzini } while (0)
53e28bee8eSPaolo Bonzini #else
54e28bee8eSPaolo Bonzini #define PRINT_DEBUG_EXTEND(fmt, args...) do {} while (0)
55e28bee8eSPaolo Bonzini #endif /* EXTEND */
56e28bee8eSPaolo Bonzini
57e28bee8eSPaolo Bonzini #else
58e28bee8eSPaolo Bonzini #define PRINT_DEBUG(fmt, args...) do {} while (0)
59e28bee8eSPaolo Bonzini #define PRINT_DEBUG_EXTEND(fmt, args...) do {} while (0)
60e28bee8eSPaolo Bonzini #endif
61e28bee8eSPaolo Bonzini
62e28bee8eSPaolo Bonzini /*
63e28bee8eSPaolo Bonzini * Offsets for PMU registers
64e28bee8eSPaolo Bonzini */
65e28bee8eSPaolo Bonzini #define OM_STAT 0x0000 /* OM status register */
66e28bee8eSPaolo Bonzini #define RTC_CLKO_SEL 0x000C /* Controls RTCCLKOUT */
67e28bee8eSPaolo Bonzini #define GNSS_RTC_OUT_CTRL 0x0010 /* Controls GNSS_RTC_OUT */
68e28bee8eSPaolo Bonzini /* Decides whether system-level low-power mode is used. */
69e28bee8eSPaolo Bonzini #define SYSTEM_POWER_DOWN_CTRL 0x0200
70e28bee8eSPaolo Bonzini /* Sets control options for CENTRAL_SEQ */
71e28bee8eSPaolo Bonzini #define SYSTEM_POWER_DOWN_OPTION 0x0208
72e28bee8eSPaolo Bonzini #define SWRESET 0x0400 /* Generate software reset */
73e28bee8eSPaolo Bonzini #define RST_STAT 0x0404 /* Reset status register */
74e28bee8eSPaolo Bonzini #define WAKEUP_STAT 0x0600 /* Wakeup status register */
75e28bee8eSPaolo Bonzini #define EINT_WAKEUP_MASK 0x0604 /* Configure External INTerrupt mask */
76e28bee8eSPaolo Bonzini #define WAKEUP_MASK 0x0608 /* Configure wakeup source mask */
77e28bee8eSPaolo Bonzini #define HDMI_PHY_CONTROL 0x0700 /* HDMI PHY control register */
78e28bee8eSPaolo Bonzini #define USBDEVICE_PHY_CONTROL 0x0704 /* USB Device PHY control register */
79e28bee8eSPaolo Bonzini #define USBHOST_PHY_CONTROL 0x0708 /* USB HOST PHY control register */
80e28bee8eSPaolo Bonzini #define DAC_PHY_CONTROL 0x070C /* DAC control register */
81e28bee8eSPaolo Bonzini #define MIPI_PHY0_CONTROL 0x0710 /* MIPI PHY control register */
82e28bee8eSPaolo Bonzini #define MIPI_PHY1_CONTROL 0x0714 /* MIPI PHY control register */
83e28bee8eSPaolo Bonzini #define ADC_PHY_CONTROL 0x0718 /* TS-ADC control register */
84e28bee8eSPaolo Bonzini #define PCIe_PHY_CONTROL 0x071C /* TS-PCIe control register */
85e28bee8eSPaolo Bonzini #define SATA_PHY_CONTROL 0x0720 /* TS-SATA control register */
86e28bee8eSPaolo Bonzini #define INFORM0 0x0800 /* Information register 0 */
87e28bee8eSPaolo Bonzini #define INFORM1 0x0804 /* Information register 1 */
88e28bee8eSPaolo Bonzini #define INFORM2 0x0808 /* Information register 2 */
89e28bee8eSPaolo Bonzini #define INFORM3 0x080C /* Information register 3 */
90e28bee8eSPaolo Bonzini #define INFORM4 0x0810 /* Information register 4 */
91e28bee8eSPaolo Bonzini #define INFORM5 0x0814 /* Information register 5 */
92e28bee8eSPaolo Bonzini #define INFORM6 0x0818 /* Information register 6 */
93e28bee8eSPaolo Bonzini #define INFORM7 0x081C /* Information register 7 */
94e28bee8eSPaolo Bonzini #define PMU_DEBUG 0x0A00 /* PMU debug register */
95e28bee8eSPaolo Bonzini /* Registers to set system-level low-power option */
96e28bee8eSPaolo Bonzini #define ARM_CORE0_SYS_PWR_REG 0x1000
97e28bee8eSPaolo Bonzini #define ARM_CORE1_SYS_PWR_REG 0x1010
98e28bee8eSPaolo Bonzini #define ARM_COMMON_SYS_PWR_REG 0x1080
99e28bee8eSPaolo Bonzini #define ARM_CPU_L2_0_SYS_PWR_REG 0x10C0
100e28bee8eSPaolo Bonzini #define ARM_CPU_L2_1_SYS_PWR_REG 0x10C4
101e28bee8eSPaolo Bonzini #define CMU_ACLKSTOP_SYS_PWR_REG 0x1100
102e28bee8eSPaolo Bonzini #define CMU_SCLKSTOP_SYS_PWR_REG 0x1104
103e28bee8eSPaolo Bonzini #define CMU_RESET_SYS_PWR_REG 0x110C
104e28bee8eSPaolo Bonzini #define APLL_SYSCLK_SYS_PWR_REG 0x1120
105e28bee8eSPaolo Bonzini #define MPLL_SYSCLK_SYS_PWR_REG 0x1124
106e28bee8eSPaolo Bonzini #define VPLL_SYSCLK_SYS_PWR_REG 0x1128
107e28bee8eSPaolo Bonzini #define EPLL_SYSCLK_SYS_PWR_REG 0x112C
108e28bee8eSPaolo Bonzini #define CMU_CLKSTOP_GPS_ALIVE_SYS_PWR_REG 0x1138
109e28bee8eSPaolo Bonzini #define CMU_RESET_GPS_ALIVE_SYS_PWR_REG 0x113C
110e28bee8eSPaolo Bonzini #define CMU_CLKSTOP_CAM_SYS_PWR_REG 0x1140
111e28bee8eSPaolo Bonzini #define CMU_CLKSTOP_TV_SYS_PWR_REG 0x1144
112e28bee8eSPaolo Bonzini #define CMU_CLKSTOP_MFC_SYS_PWR_REG 0x1148
113e28bee8eSPaolo Bonzini #define CMU_CLKSTOP_G3D_SYS_PWR_REG 0x114C
114e28bee8eSPaolo Bonzini #define CMU_CLKSTOP_LCD0_SYS_PWR_REG 0x1150
115e28bee8eSPaolo Bonzini #define CMU_CLKSTOP_LCD1_SYS_PWR_REG 0x1154
116e28bee8eSPaolo Bonzini #define CMU_CLKSTOP_MAUDIO_SYS_PWR_REG 0x1158
117e28bee8eSPaolo Bonzini #define CMU_CLKSTOP_GPS_SYS_PWR_REG 0x115C
118e28bee8eSPaolo Bonzini #define CMU_RESET_CAM_SYS_PWR_REG 0x1160
119e28bee8eSPaolo Bonzini #define CMU_RESET_TV_SYS_PWR_REG 0x1164
120e28bee8eSPaolo Bonzini #define CMU_RESET_MFC_SYS_PWR_REG 0x1168
121e28bee8eSPaolo Bonzini #define CMU_RESET_G3D_SYS_PWR_REG 0x116C
122e28bee8eSPaolo Bonzini #define CMU_RESET_LCD0_SYS_PWR_REG 0x1170
123e28bee8eSPaolo Bonzini #define CMU_RESET_LCD1_SYS_PWR_REG 0x1174
124e28bee8eSPaolo Bonzini #define CMU_RESET_MAUDIO_SYS_PWR_REG 0x1178
125e28bee8eSPaolo Bonzini #define CMU_RESET_GPS_SYS_PWR_REG 0x117C
126e28bee8eSPaolo Bonzini #define TOP_BUS_SYS_PWR_REG 0x1180
127e28bee8eSPaolo Bonzini #define TOP_RETENTION_SYS_PWR_REG 0x1184
128e28bee8eSPaolo Bonzini #define TOP_PWR_SYS_PWR_REG 0x1188
129e28bee8eSPaolo Bonzini #define LOGIC_RESET_SYS_PWR_REG 0x11A0
130e28bee8eSPaolo Bonzini #define OneNANDXL_MEM_SYS_PWR_REG 0x11C0
131e28bee8eSPaolo Bonzini #define MODEMIF_MEM_SYS_PWR_REG 0x11C4
132e28bee8eSPaolo Bonzini #define USBDEVICE_MEM_SYS_PWR_REG 0x11CC
133e28bee8eSPaolo Bonzini #define SDMMC_MEM_SYS_PWR_REG 0x11D0
134e28bee8eSPaolo Bonzini #define CSSYS_MEM_SYS_PWR_REG 0x11D4
135e28bee8eSPaolo Bonzini #define SECSS_MEM_SYS_PWR_REG 0x11D8
136e28bee8eSPaolo Bonzini #define PCIe_MEM_SYS_PWR_REG 0x11E0
137e28bee8eSPaolo Bonzini #define SATA_MEM_SYS_PWR_REG 0x11E4
138e28bee8eSPaolo Bonzini #define PAD_RETENTION_DRAM_SYS_PWR_REG 0x1200
139e28bee8eSPaolo Bonzini #define PAD_RETENTION_MAUDIO_SYS_PWR_REG 0x1204
140e28bee8eSPaolo Bonzini #define PAD_RETENTION_GPIO_SYS_PWR_REG 0x1220
141e28bee8eSPaolo Bonzini #define PAD_RETENTION_UART_SYS_PWR_REG 0x1224
142e28bee8eSPaolo Bonzini #define PAD_RETENTION_MMCA_SYS_PWR_REG 0x1228
143e28bee8eSPaolo Bonzini #define PAD_RETENTION_MMCB_SYS_PWR_REG 0x122C
144e28bee8eSPaolo Bonzini #define PAD_RETENTION_EBIA_SYS_PWR_REG 0x1230
145e28bee8eSPaolo Bonzini #define PAD_RETENTION_EBIB_SYS_PWR_REG 0x1234
146e28bee8eSPaolo Bonzini #define PAD_ISOLATION_SYS_PWR_REG 0x1240
147e28bee8eSPaolo Bonzini #define PAD_ALV_SEL_SYS_PWR_REG 0x1260
148e28bee8eSPaolo Bonzini #define XUSBXTI_SYS_PWR_REG 0x1280
149e28bee8eSPaolo Bonzini #define XXTI_SYS_PWR_REG 0x1284
150e28bee8eSPaolo Bonzini #define EXT_REGULATOR_SYS_PWR_REG 0x12C0
151e28bee8eSPaolo Bonzini #define GPIO_MODE_SYS_PWR_REG 0x1300
152e28bee8eSPaolo Bonzini #define GPIO_MODE_MAUDIO_SYS_PWR_REG 0x1340
153e28bee8eSPaolo Bonzini #define CAM_SYS_PWR_REG 0x1380
154e28bee8eSPaolo Bonzini #define TV_SYS_PWR_REG 0x1384
155e28bee8eSPaolo Bonzini #define MFC_SYS_PWR_REG 0x1388
156e28bee8eSPaolo Bonzini #define G3D_SYS_PWR_REG 0x138C
157e28bee8eSPaolo Bonzini #define LCD0_SYS_PWR_REG 0x1390
158e28bee8eSPaolo Bonzini #define LCD1_SYS_PWR_REG 0x1394
159e28bee8eSPaolo Bonzini #define MAUDIO_SYS_PWR_REG 0x1398
160e28bee8eSPaolo Bonzini #define GPS_SYS_PWR_REG 0x139C
161e28bee8eSPaolo Bonzini #define GPS_ALIVE_SYS_PWR_REG 0x13A0
162e28bee8eSPaolo Bonzini #define ARM_CORE0_CONFIGURATION 0x2000 /* Configure power mode of ARM_CORE0 */
163e28bee8eSPaolo Bonzini #define ARM_CORE0_STATUS 0x2004 /* Check power mode of ARM_CORE0 */
164e28bee8eSPaolo Bonzini #define ARM_CORE0_OPTION 0x2008 /* Sets control options for ARM_CORE0 */
165e28bee8eSPaolo Bonzini #define ARM_CORE1_CONFIGURATION 0x2080 /* Configure power mode of ARM_CORE1 */
166e28bee8eSPaolo Bonzini #define ARM_CORE1_STATUS 0x2084 /* Check power mode of ARM_CORE1 */
167e28bee8eSPaolo Bonzini #define ARM_CORE1_OPTION 0x2088 /* Sets control options for ARM_CORE0 */
168e28bee8eSPaolo Bonzini #define ARM_COMMON_OPTION 0x2408 /* Sets control options for ARM_COMMON */
169e28bee8eSPaolo Bonzini /* Configure power mode of ARM_CPU_L2_0 */
170e28bee8eSPaolo Bonzini #define ARM_CPU_L2_0_CONFIGURATION 0x2600
171e28bee8eSPaolo Bonzini #define ARM_CPU_L2_0_STATUS 0x2604 /* Check power mode of ARM_CPU_L2_0 */
172e28bee8eSPaolo Bonzini /* Configure power mode of ARM_CPU_L2_1 */
173e28bee8eSPaolo Bonzini #define ARM_CPU_L2_1_CONFIGURATION 0x2620
174e28bee8eSPaolo Bonzini #define ARM_CPU_L2_1_STATUS 0x2624 /* Check power mode of ARM_CPU_L2_1 */
175e28bee8eSPaolo Bonzini /* Sets control options for PAD_RETENTION_MAUDIO */
176e28bee8eSPaolo Bonzini #define PAD_RETENTION_MAUDIO_OPTION 0x3028
177e28bee8eSPaolo Bonzini /* Sets control options for PAD_RETENTION_GPIO */
178e28bee8eSPaolo Bonzini #define PAD_RETENTION_GPIO_OPTION 0x3108
179e28bee8eSPaolo Bonzini /* Sets control options for PAD_RETENTION_UART */
180e28bee8eSPaolo Bonzini #define PAD_RETENTION_UART_OPTION 0x3128
181e28bee8eSPaolo Bonzini /* Sets control options for PAD_RETENTION_MMCA */
182e28bee8eSPaolo Bonzini #define PAD_RETENTION_MMCA_OPTION 0x3148
183e28bee8eSPaolo Bonzini /* Sets control options for PAD_RETENTION_MMCB */
184e28bee8eSPaolo Bonzini #define PAD_RETENTION_MMCB_OPTION 0x3168
185e28bee8eSPaolo Bonzini /* Sets control options for PAD_RETENTION_EBIA */
186e28bee8eSPaolo Bonzini #define PAD_RETENTION_EBIA_OPTION 0x3188
187e28bee8eSPaolo Bonzini /* Sets control options for PAD_RETENTION_EBIB */
188e28bee8eSPaolo Bonzini #define PAD_RETENTION_EBIB_OPTION 0x31A8
189e28bee8eSPaolo Bonzini #define PS_HOLD_CONTROL 0x330C /* PS_HOLD control register */
190e28bee8eSPaolo Bonzini #define XUSBXTI_CONFIGURATION 0x3400 /* Configure the pad of XUSBXTI */
191e28bee8eSPaolo Bonzini #define XUSBXTI_STATUS 0x3404 /* Check the pad of XUSBXTI */
192e28bee8eSPaolo Bonzini /* Sets time required for XUSBXTI to be stabilized */
193e28bee8eSPaolo Bonzini #define XUSBXTI_DURATION 0x341C
194e28bee8eSPaolo Bonzini #define XXTI_CONFIGURATION 0x3420 /* Configure the pad of XXTI */
195e28bee8eSPaolo Bonzini #define XXTI_STATUS 0x3424 /* Check the pad of XXTI */
196e28bee8eSPaolo Bonzini /* Sets time required for XXTI to be stabilized */
197e28bee8eSPaolo Bonzini #define XXTI_DURATION 0x343C
198e28bee8eSPaolo Bonzini /* Sets time required for EXT_REGULATOR to be stabilized */
199e28bee8eSPaolo Bonzini #define EXT_REGULATOR_DURATION 0x361C
200e28bee8eSPaolo Bonzini #define CAM_CONFIGURATION 0x3C00 /* Configure power mode of CAM */
201e28bee8eSPaolo Bonzini #define CAM_STATUS 0x3C04 /* Check power mode of CAM */
202e28bee8eSPaolo Bonzini #define CAM_OPTION 0x3C08 /* Sets control options for CAM */
203e28bee8eSPaolo Bonzini #define TV_CONFIGURATION 0x3C20 /* Configure power mode of TV */
204e28bee8eSPaolo Bonzini #define TV_STATUS 0x3C24 /* Check power mode of TV */
205e28bee8eSPaolo Bonzini #define TV_OPTION 0x3C28 /* Sets control options for TV */
206e28bee8eSPaolo Bonzini #define MFC_CONFIGURATION 0x3C40 /* Configure power mode of MFC */
207e28bee8eSPaolo Bonzini #define MFC_STATUS 0x3C44 /* Check power mode of MFC */
208e28bee8eSPaolo Bonzini #define MFC_OPTION 0x3C48 /* Sets control options for MFC */
209e28bee8eSPaolo Bonzini #define G3D_CONFIGURATION 0x3C60 /* Configure power mode of G3D */
210e28bee8eSPaolo Bonzini #define G3D_STATUS 0x3C64 /* Check power mode of G3D */
211e28bee8eSPaolo Bonzini #define G3D_OPTION 0x3C68 /* Sets control options for G3D */
212e28bee8eSPaolo Bonzini #define LCD0_CONFIGURATION 0x3C80 /* Configure power mode of LCD0 */
213e28bee8eSPaolo Bonzini #define LCD0_STATUS 0x3C84 /* Check power mode of LCD0 */
214e28bee8eSPaolo Bonzini #define LCD0_OPTION 0x3C88 /* Sets control options for LCD0 */
215e28bee8eSPaolo Bonzini #define LCD1_CONFIGURATION 0x3CA0 /* Configure power mode of LCD1 */
216e28bee8eSPaolo Bonzini #define LCD1_STATUS 0x3CA4 /* Check power mode of LCD1 */
217e28bee8eSPaolo Bonzini #define LCD1_OPTION 0x3CA8 /* Sets control options for LCD1 */
218e28bee8eSPaolo Bonzini #define GPS_CONFIGURATION 0x3CE0 /* Configure power mode of GPS */
219e28bee8eSPaolo Bonzini #define GPS_STATUS 0x3CE4 /* Check power mode of GPS */
220e28bee8eSPaolo Bonzini #define GPS_OPTION 0x3CE8 /* Sets control options for GPS */
221e28bee8eSPaolo Bonzini #define GPS_ALIVE_CONFIGURATION 0x3D00 /* Configure power mode of GPS */
222e28bee8eSPaolo Bonzini #define GPS_ALIVE_STATUS 0x3D04 /* Check power mode of GPS */
223e28bee8eSPaolo Bonzini #define GPS_ALIVE_OPTION 0x3D08 /* Sets control options for GPS */
224e28bee8eSPaolo Bonzini
225e28bee8eSPaolo Bonzini #define EXYNOS4210_PMU_REGS_MEM_SIZE 0x3d0c
226e28bee8eSPaolo Bonzini
227e28bee8eSPaolo Bonzini typedef struct Exynos4210PmuReg {
228e28bee8eSPaolo Bonzini const char *name; /* for debug only */
229e28bee8eSPaolo Bonzini uint32_t offset;
230e28bee8eSPaolo Bonzini uint32_t reset_value;
231e28bee8eSPaolo Bonzini } Exynos4210PmuReg;
232e28bee8eSPaolo Bonzini
233e28bee8eSPaolo Bonzini static const Exynos4210PmuReg exynos4210_pmu_regs[] = {
234e28bee8eSPaolo Bonzini {"OM_STAT", OM_STAT, 0x00000000},
235e28bee8eSPaolo Bonzini {"RTC_CLKO_SEL", RTC_CLKO_SEL, 0x00000000},
236e28bee8eSPaolo Bonzini {"GNSS_RTC_OUT_CTRL", GNSS_RTC_OUT_CTRL, 0x00000001},
237e28bee8eSPaolo Bonzini {"SYSTEM_POWER_DOWN_CTRL", SYSTEM_POWER_DOWN_CTRL, 0x00010000},
238e28bee8eSPaolo Bonzini {"SYSTEM_POWER_DOWN_OPTION", SYSTEM_POWER_DOWN_OPTION, 0x03030000},
239e28bee8eSPaolo Bonzini {"SWRESET", SWRESET, 0x00000000},
240e28bee8eSPaolo Bonzini {"RST_STAT", RST_STAT, 0x00000000},
241e28bee8eSPaolo Bonzini {"WAKEUP_STAT", WAKEUP_STAT, 0x00000000},
242e28bee8eSPaolo Bonzini {"EINT_WAKEUP_MASK", EINT_WAKEUP_MASK, 0x00000000},
243e28bee8eSPaolo Bonzini {"WAKEUP_MASK", WAKEUP_MASK, 0x00000000},
244e28bee8eSPaolo Bonzini {"HDMI_PHY_CONTROL", HDMI_PHY_CONTROL, 0x00960000},
245e28bee8eSPaolo Bonzini {"USBDEVICE_PHY_CONTROL", USBDEVICE_PHY_CONTROL, 0x00000000},
246e28bee8eSPaolo Bonzini {"USBHOST_PHY_CONTROL", USBHOST_PHY_CONTROL, 0x00000000},
247e28bee8eSPaolo Bonzini {"DAC_PHY_CONTROL", DAC_PHY_CONTROL, 0x00000000},
248e28bee8eSPaolo Bonzini {"MIPI_PHY0_CONTROL", MIPI_PHY0_CONTROL, 0x00000000},
249e28bee8eSPaolo Bonzini {"MIPI_PHY1_CONTROL", MIPI_PHY1_CONTROL, 0x00000000},
250e28bee8eSPaolo Bonzini {"ADC_PHY_CONTROL", ADC_PHY_CONTROL, 0x00000001},
251e28bee8eSPaolo Bonzini {"PCIe_PHY_CONTROL", PCIe_PHY_CONTROL, 0x00000000},
252e28bee8eSPaolo Bonzini {"SATA_PHY_CONTROL", SATA_PHY_CONTROL, 0x00000000},
253e28bee8eSPaolo Bonzini {"INFORM0", INFORM0, 0x00000000},
254e28bee8eSPaolo Bonzini {"INFORM1", INFORM1, 0x00000000},
255e28bee8eSPaolo Bonzini {"INFORM2", INFORM2, 0x00000000},
256e28bee8eSPaolo Bonzini {"INFORM3", INFORM3, 0x00000000},
257e28bee8eSPaolo Bonzini {"INFORM4", INFORM4, 0x00000000},
258e28bee8eSPaolo Bonzini {"INFORM5", INFORM5, 0x00000000},
259e28bee8eSPaolo Bonzini {"INFORM6", INFORM6, 0x00000000},
260e28bee8eSPaolo Bonzini {"INFORM7", INFORM7, 0x00000000},
261e28bee8eSPaolo Bonzini {"PMU_DEBUG", PMU_DEBUG, 0x00000000},
262e28bee8eSPaolo Bonzini {"ARM_CORE0_SYS_PWR_REG", ARM_CORE0_SYS_PWR_REG, 0xFFFFFFFF},
263e28bee8eSPaolo Bonzini {"ARM_CORE1_SYS_PWR_REG", ARM_CORE1_SYS_PWR_REG, 0xFFFFFFFF},
264e28bee8eSPaolo Bonzini {"ARM_COMMON_SYS_PWR_REG", ARM_COMMON_SYS_PWR_REG, 0xFFFFFFFF},
265e28bee8eSPaolo Bonzini {"ARM_CPU_L2_0_SYS_PWR_REG", ARM_CPU_L2_0_SYS_PWR_REG, 0xFFFFFFFF},
266e28bee8eSPaolo Bonzini {"ARM_CPU_L2_1_SYS_PWR_REG", ARM_CPU_L2_1_SYS_PWR_REG, 0xFFFFFFFF},
267e28bee8eSPaolo Bonzini {"CMU_ACLKSTOP_SYS_PWR_REG", CMU_ACLKSTOP_SYS_PWR_REG, 0xFFFFFFFF},
268e28bee8eSPaolo Bonzini {"CMU_SCLKSTOP_SYS_PWR_REG", CMU_SCLKSTOP_SYS_PWR_REG, 0xFFFFFFFF},
269e28bee8eSPaolo Bonzini {"CMU_RESET_SYS_PWR_REG", CMU_RESET_SYS_PWR_REG, 0xFFFFFFFF},
270e28bee8eSPaolo Bonzini {"APLL_SYSCLK_SYS_PWR_REG", APLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
271e28bee8eSPaolo Bonzini {"MPLL_SYSCLK_SYS_PWR_REG", MPLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
272e28bee8eSPaolo Bonzini {"VPLL_SYSCLK_SYS_PWR_REG", VPLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
273e28bee8eSPaolo Bonzini {"EPLL_SYSCLK_SYS_PWR_REG", EPLL_SYSCLK_SYS_PWR_REG, 0xFFFFFFFF},
274e28bee8eSPaolo Bonzini {"CMU_CLKSTOP_GPS_ALIVE_SYS_PWR_REG", CMU_CLKSTOP_GPS_ALIVE_SYS_PWR_REG,
275e28bee8eSPaolo Bonzini 0xFFFFFFFF},
276e28bee8eSPaolo Bonzini {"CMU_RESET_GPS_ALIVE_SYS_PWR_REG", CMU_RESET_GPS_ALIVE_SYS_PWR_REG,
277e28bee8eSPaolo Bonzini 0xFFFFFFFF},
278e28bee8eSPaolo Bonzini {"CMU_CLKSTOP_CAM_SYS_PWR_REG", CMU_CLKSTOP_CAM_SYS_PWR_REG, 0xFFFFFFFF},
279e28bee8eSPaolo Bonzini {"CMU_CLKSTOP_TV_SYS_PWR_REG", CMU_CLKSTOP_TV_SYS_PWR_REG, 0xFFFFFFFF},
280e28bee8eSPaolo Bonzini {"CMU_CLKSTOP_MFC_SYS_PWR_REG", CMU_CLKSTOP_MFC_SYS_PWR_REG, 0xFFFFFFFF},
281e28bee8eSPaolo Bonzini {"CMU_CLKSTOP_G3D_SYS_PWR_REG", CMU_CLKSTOP_G3D_SYS_PWR_REG, 0xFFFFFFFF},
282e28bee8eSPaolo Bonzini {"CMU_CLKSTOP_LCD0_SYS_PWR_REG", CMU_CLKSTOP_LCD0_SYS_PWR_REG, 0xFFFFFFFF},
283e28bee8eSPaolo Bonzini {"CMU_CLKSTOP_LCD1_SYS_PWR_REG", CMU_CLKSTOP_LCD1_SYS_PWR_REG, 0xFFFFFFFF},
284e28bee8eSPaolo Bonzini {"CMU_CLKSTOP_MAUDIO_SYS_PWR_REG", CMU_CLKSTOP_MAUDIO_SYS_PWR_REG,
285e28bee8eSPaolo Bonzini 0xFFFFFFFF},
286e28bee8eSPaolo Bonzini {"CMU_CLKSTOP_GPS_SYS_PWR_REG", CMU_CLKSTOP_GPS_SYS_PWR_REG, 0xFFFFFFFF},
287e28bee8eSPaolo Bonzini {"CMU_RESET_CAM_SYS_PWR_REG", CMU_RESET_CAM_SYS_PWR_REG, 0xFFFFFFFF},
288e28bee8eSPaolo Bonzini {"CMU_RESET_TV_SYS_PWR_REG", CMU_RESET_TV_SYS_PWR_REG, 0xFFFFFFFF},
289e28bee8eSPaolo Bonzini {"CMU_RESET_MFC_SYS_PWR_REG", CMU_RESET_MFC_SYS_PWR_REG, 0xFFFFFFFF},
290e28bee8eSPaolo Bonzini {"CMU_RESET_G3D_SYS_PWR_REG", CMU_RESET_G3D_SYS_PWR_REG, 0xFFFFFFFF},
291e28bee8eSPaolo Bonzini {"CMU_RESET_LCD0_SYS_PWR_REG", CMU_RESET_LCD0_SYS_PWR_REG, 0xFFFFFFFF},
292e28bee8eSPaolo Bonzini {"CMU_RESET_LCD1_SYS_PWR_REG", CMU_RESET_LCD1_SYS_PWR_REG, 0xFFFFFFFF},
293e28bee8eSPaolo Bonzini {"CMU_RESET_MAUDIO_SYS_PWR_REG", CMU_RESET_MAUDIO_SYS_PWR_REG, 0xFFFFFFFF},
294e28bee8eSPaolo Bonzini {"CMU_RESET_GPS_SYS_PWR_REG", CMU_RESET_GPS_SYS_PWR_REG, 0xFFFFFFFF},
295e28bee8eSPaolo Bonzini {"TOP_BUS_SYS_PWR_REG", TOP_BUS_SYS_PWR_REG, 0xFFFFFFFF},
296e28bee8eSPaolo Bonzini {"TOP_RETENTION_SYS_PWR_REG", TOP_RETENTION_SYS_PWR_REG, 0xFFFFFFFF},
297e28bee8eSPaolo Bonzini {"TOP_PWR_SYS_PWR_REG", TOP_PWR_SYS_PWR_REG, 0xFFFFFFFF},
298e28bee8eSPaolo Bonzini {"LOGIC_RESET_SYS_PWR_REG", LOGIC_RESET_SYS_PWR_REG, 0xFFFFFFFF},
299e28bee8eSPaolo Bonzini {"OneNANDXL_MEM_SYS_PWR_REG", OneNANDXL_MEM_SYS_PWR_REG, 0xFFFFFFFF},
300e28bee8eSPaolo Bonzini {"MODEMIF_MEM_SYS_PWR_REG", MODEMIF_MEM_SYS_PWR_REG, 0xFFFFFFFF},
301e28bee8eSPaolo Bonzini {"USBDEVICE_MEM_SYS_PWR_REG", USBDEVICE_MEM_SYS_PWR_REG, 0xFFFFFFFF},
302e28bee8eSPaolo Bonzini {"SDMMC_MEM_SYS_PWR_REG", SDMMC_MEM_SYS_PWR_REG, 0xFFFFFFFF},
303e28bee8eSPaolo Bonzini {"CSSYS_MEM_SYS_PWR_REG", CSSYS_MEM_SYS_PWR_REG, 0xFFFFFFFF},
304e28bee8eSPaolo Bonzini {"SECSS_MEM_SYS_PWR_REG", SECSS_MEM_SYS_PWR_REG, 0xFFFFFFFF},
305e28bee8eSPaolo Bonzini {"PCIe_MEM_SYS_PWR_REG", PCIe_MEM_SYS_PWR_REG, 0xFFFFFFFF},
306e28bee8eSPaolo Bonzini {"SATA_MEM_SYS_PWR_REG", SATA_MEM_SYS_PWR_REG, 0xFFFFFFFF},
307e28bee8eSPaolo Bonzini {"PAD_RETENTION_DRAM_SYS_PWR_REG", PAD_RETENTION_DRAM_SYS_PWR_REG,
308e28bee8eSPaolo Bonzini 0xFFFFFFFF},
309e28bee8eSPaolo Bonzini {"PAD_RETENTION_MAUDIO_SYS_PWR_REG", PAD_RETENTION_MAUDIO_SYS_PWR_REG,
310e28bee8eSPaolo Bonzini 0xFFFFFFFF},
311e28bee8eSPaolo Bonzini {"PAD_RETENTION_GPIO_SYS_PWR_REG", PAD_RETENTION_GPIO_SYS_PWR_REG,
312e28bee8eSPaolo Bonzini 0xFFFFFFFF},
313e28bee8eSPaolo Bonzini {"PAD_RETENTION_UART_SYS_PWR_REG", PAD_RETENTION_UART_SYS_PWR_REG,
314e28bee8eSPaolo Bonzini 0xFFFFFFFF},
315e28bee8eSPaolo Bonzini {"PAD_RETENTION_MMCA_SYS_PWR_REG", PAD_RETENTION_MMCA_SYS_PWR_REG,
316e28bee8eSPaolo Bonzini 0xFFFFFFFF},
317e28bee8eSPaolo Bonzini {"PAD_RETENTION_MMCB_SYS_PWR_REG", PAD_RETENTION_MMCB_SYS_PWR_REG,
318e28bee8eSPaolo Bonzini 0xFFFFFFFF},
319e28bee8eSPaolo Bonzini {"PAD_RETENTION_EBIA_SYS_PWR_REG", PAD_RETENTION_EBIA_SYS_PWR_REG,
320e28bee8eSPaolo Bonzini 0xFFFFFFFF},
321e28bee8eSPaolo Bonzini {"PAD_RETENTION_EBIB_SYS_PWR_REG", PAD_RETENTION_EBIB_SYS_PWR_REG,
322e28bee8eSPaolo Bonzini 0xFFFFFFFF},
323e28bee8eSPaolo Bonzini {"PAD_ISOLATION_SYS_PWR_REG", PAD_ISOLATION_SYS_PWR_REG, 0xFFFFFFFF},
324e28bee8eSPaolo Bonzini {"PAD_ALV_SEL_SYS_PWR_REG", PAD_ALV_SEL_SYS_PWR_REG, 0xFFFFFFFF},
325e28bee8eSPaolo Bonzini {"XUSBXTI_SYS_PWR_REG", XUSBXTI_SYS_PWR_REG, 0xFFFFFFFF},
326e28bee8eSPaolo Bonzini {"XXTI_SYS_PWR_REG", XXTI_SYS_PWR_REG, 0xFFFFFFFF},
327e28bee8eSPaolo Bonzini {"EXT_REGULATOR_SYS_PWR_REG", EXT_REGULATOR_SYS_PWR_REG, 0xFFFFFFFF},
328e28bee8eSPaolo Bonzini {"GPIO_MODE_SYS_PWR_REG", GPIO_MODE_SYS_PWR_REG, 0xFFFFFFFF},
329e28bee8eSPaolo Bonzini {"GPIO_MODE_MAUDIO_SYS_PWR_REG", GPIO_MODE_MAUDIO_SYS_PWR_REG, 0xFFFFFFFF},
330e28bee8eSPaolo Bonzini {"CAM_SYS_PWR_REG", CAM_SYS_PWR_REG, 0xFFFFFFFF},
331e28bee8eSPaolo Bonzini {"TV_SYS_PWR_REG", TV_SYS_PWR_REG, 0xFFFFFFFF},
332e28bee8eSPaolo Bonzini {"MFC_SYS_PWR_REG", MFC_SYS_PWR_REG, 0xFFFFFFFF},
333e28bee8eSPaolo Bonzini {"G3D_SYS_PWR_REG", G3D_SYS_PWR_REG, 0xFFFFFFFF},
334e28bee8eSPaolo Bonzini {"LCD0_SYS_PWR_REG", LCD0_SYS_PWR_REG, 0xFFFFFFFF},
335e28bee8eSPaolo Bonzini {"LCD1_SYS_PWR_REG", LCD1_SYS_PWR_REG, 0xFFFFFFFF},
336e28bee8eSPaolo Bonzini {"MAUDIO_SYS_PWR_REG", MAUDIO_SYS_PWR_REG, 0xFFFFFFFF},
337e28bee8eSPaolo Bonzini {"GPS_SYS_PWR_REG", GPS_SYS_PWR_REG, 0xFFFFFFFF},
338e28bee8eSPaolo Bonzini {"GPS_ALIVE_SYS_PWR_REG", GPS_ALIVE_SYS_PWR_REG, 0xFFFFFFFF},
339e28bee8eSPaolo Bonzini {"ARM_CORE0_CONFIGURATION", ARM_CORE0_CONFIGURATION, 0x00000003},
340e28bee8eSPaolo Bonzini {"ARM_CORE0_STATUS", ARM_CORE0_STATUS, 0x00030003},
341e28bee8eSPaolo Bonzini {"ARM_CORE0_OPTION", ARM_CORE0_OPTION, 0x01010001},
342e28bee8eSPaolo Bonzini {"ARM_CORE1_CONFIGURATION", ARM_CORE1_CONFIGURATION, 0x00000003},
343e28bee8eSPaolo Bonzini {"ARM_CORE1_STATUS", ARM_CORE1_STATUS, 0x00030003},
344e28bee8eSPaolo Bonzini {"ARM_CORE1_OPTION", ARM_CORE1_OPTION, 0x01010001},
345e28bee8eSPaolo Bonzini {"ARM_COMMON_OPTION", ARM_COMMON_OPTION, 0x00000001},
346e28bee8eSPaolo Bonzini {"ARM_CPU_L2_0_CONFIGURATION", ARM_CPU_L2_0_CONFIGURATION, 0x00000003},
347e28bee8eSPaolo Bonzini {"ARM_CPU_L2_0_STATUS", ARM_CPU_L2_0_STATUS, 0x00000003},
348e28bee8eSPaolo Bonzini {"ARM_CPU_L2_1_CONFIGURATION", ARM_CPU_L2_1_CONFIGURATION, 0x00000003},
349e28bee8eSPaolo Bonzini {"ARM_CPU_L2_1_STATUS", ARM_CPU_L2_1_STATUS, 0x00000003},
350e28bee8eSPaolo Bonzini {"PAD_RETENTION_MAUDIO_OPTION", PAD_RETENTION_MAUDIO_OPTION, 0x00000000},
351e28bee8eSPaolo Bonzini {"PAD_RETENTION_GPIO_OPTION", PAD_RETENTION_GPIO_OPTION, 0x00000000},
352e28bee8eSPaolo Bonzini {"PAD_RETENTION_UART_OPTION", PAD_RETENTION_UART_OPTION, 0x00000000},
353e28bee8eSPaolo Bonzini {"PAD_RETENTION_MMCA_OPTION", PAD_RETENTION_MMCA_OPTION, 0x00000000},
354e28bee8eSPaolo Bonzini {"PAD_RETENTION_MMCB_OPTION", PAD_RETENTION_MMCB_OPTION, 0x00000000},
355e28bee8eSPaolo Bonzini {"PAD_RETENTION_EBIA_OPTION", PAD_RETENTION_EBIA_OPTION, 0x00000000},
356e28bee8eSPaolo Bonzini {"PAD_RETENTION_EBIB_OPTION", PAD_RETENTION_EBIB_OPTION, 0x00000000},
357a14f9b82SKrzysztof Kozlowski /*
358a14f9b82SKrzysztof Kozlowski * PS_HOLD_CONTROL: reset value and manually toggle high the DATA bit.
359a14f9b82SKrzysztof Kozlowski * DATA bit high, set usually by bootloader, keeps system on.
360a14f9b82SKrzysztof Kozlowski */
361a14f9b82SKrzysztof Kozlowski {"PS_HOLD_CONTROL", PS_HOLD_CONTROL, 0x00005200 | BIT(8)},
362e28bee8eSPaolo Bonzini {"XUSBXTI_CONFIGURATION", XUSBXTI_CONFIGURATION, 0x00000001},
363e28bee8eSPaolo Bonzini {"XUSBXTI_STATUS", XUSBXTI_STATUS, 0x00000001},
364e28bee8eSPaolo Bonzini {"XUSBXTI_DURATION", XUSBXTI_DURATION, 0xFFF00000},
365e28bee8eSPaolo Bonzini {"XXTI_CONFIGURATION", XXTI_CONFIGURATION, 0x00000001},
366e28bee8eSPaolo Bonzini {"XXTI_STATUS", XXTI_STATUS, 0x00000001},
367e28bee8eSPaolo Bonzini {"XXTI_DURATION", XXTI_DURATION, 0xFFF00000},
368e28bee8eSPaolo Bonzini {"EXT_REGULATOR_DURATION", EXT_REGULATOR_DURATION, 0xFFF03FFF},
369e28bee8eSPaolo Bonzini {"CAM_CONFIGURATION", CAM_CONFIGURATION, 0x00000007},
370e28bee8eSPaolo Bonzini {"CAM_STATUS", CAM_STATUS, 0x00060007},
371e28bee8eSPaolo Bonzini {"CAM_OPTION", CAM_OPTION, 0x00000001},
372e28bee8eSPaolo Bonzini {"TV_CONFIGURATION", TV_CONFIGURATION, 0x00000007},
373e28bee8eSPaolo Bonzini {"TV_STATUS", TV_STATUS, 0x00060007},
374e28bee8eSPaolo Bonzini {"TV_OPTION", TV_OPTION, 0x00000001},
375e28bee8eSPaolo Bonzini {"MFC_CONFIGURATION", MFC_CONFIGURATION, 0x00000007},
376e28bee8eSPaolo Bonzini {"MFC_STATUS", MFC_STATUS, 0x00060007},
377e28bee8eSPaolo Bonzini {"MFC_OPTION", MFC_OPTION, 0x00000001},
378e28bee8eSPaolo Bonzini {"G3D_CONFIGURATION", G3D_CONFIGURATION, 0x00000007},
379e28bee8eSPaolo Bonzini {"G3D_STATUS", G3D_STATUS, 0x00060007},
380e28bee8eSPaolo Bonzini {"G3D_OPTION", G3D_OPTION, 0x00000001},
381e28bee8eSPaolo Bonzini {"LCD0_CONFIGURATION", LCD0_CONFIGURATION, 0x00000007},
382e28bee8eSPaolo Bonzini {"LCD0_STATUS", LCD0_STATUS, 0x00060007},
383e28bee8eSPaolo Bonzini {"LCD0_OPTION", LCD0_OPTION, 0x00000001},
384e28bee8eSPaolo Bonzini {"LCD1_CONFIGURATION", LCD1_CONFIGURATION, 0x00000007},
385e28bee8eSPaolo Bonzini {"LCD1_STATUS", LCD1_STATUS, 0x00060007},
386e28bee8eSPaolo Bonzini {"LCD1_OPTION", LCD1_OPTION, 0x00000001},
387e28bee8eSPaolo Bonzini {"GPS_CONFIGURATION", GPS_CONFIGURATION, 0x00000007},
388e28bee8eSPaolo Bonzini {"GPS_STATUS", GPS_STATUS, 0x00060007},
389e28bee8eSPaolo Bonzini {"GPS_OPTION", GPS_OPTION, 0x00000001},
390e28bee8eSPaolo Bonzini {"GPS_ALIVE_CONFIGURATION", GPS_ALIVE_CONFIGURATION, 0x00000007},
391e28bee8eSPaolo Bonzini {"GPS_ALIVE_STATUS", GPS_ALIVE_STATUS, 0x00060007},
392e28bee8eSPaolo Bonzini {"GPS_ALIVE_OPTION", GPS_ALIVE_OPTION, 0x00000001},
393e28bee8eSPaolo Bonzini };
394e28bee8eSPaolo Bonzini
395c46b07f0SStefan Weil #define PMU_NUM_OF_REGISTERS ARRAY_SIZE(exynos4210_pmu_regs)
396e28bee8eSPaolo Bonzini
397b6e1df2eSAndreas Färber #define TYPE_EXYNOS4210_PMU "exynos4210.pmu"
3988063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(Exynos4210PmuState, EXYNOS4210_PMU)
399b6e1df2eSAndreas Färber
400db1015e9SEduardo Habkost struct Exynos4210PmuState {
401b6e1df2eSAndreas Färber SysBusDevice parent_obj;
402b6e1df2eSAndreas Färber
403e28bee8eSPaolo Bonzini MemoryRegion iomem;
404e28bee8eSPaolo Bonzini uint32_t reg[PMU_NUM_OF_REGISTERS];
405db1015e9SEduardo Habkost };
406e28bee8eSPaolo Bonzini
exynos4210_pmu_poweroff(void)407a14f9b82SKrzysztof Kozlowski static void exynos4210_pmu_poweroff(void)
408a14f9b82SKrzysztof Kozlowski {
409a14f9b82SKrzysztof Kozlowski PRINT_DEBUG("QEMU PMU: PS_HOLD bit down, powering off\n");
410a14f9b82SKrzysztof Kozlowski qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
411a14f9b82SKrzysztof Kozlowski }
412a14f9b82SKrzysztof Kozlowski
exynos4210_pmu_read(void * opaque,hwaddr offset,unsigned size)413e28bee8eSPaolo Bonzini static uint64_t exynos4210_pmu_read(void *opaque, hwaddr offset,
414e28bee8eSPaolo Bonzini unsigned size)
415e28bee8eSPaolo Bonzini {
416e28bee8eSPaolo Bonzini Exynos4210PmuState *s = (Exynos4210PmuState *)opaque;
417e28bee8eSPaolo Bonzini const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs;
418885f2710SKrzysztof Kozlowski unsigned int i;
419e28bee8eSPaolo Bonzini
420e28bee8eSPaolo Bonzini for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
421e28bee8eSPaolo Bonzini if (reg_p->offset == offset) {
422e28bee8eSPaolo Bonzini PRINT_DEBUG_EXTEND("%s [0x%04x] -> 0x%04x\n", reg_p->name,
423e28bee8eSPaolo Bonzini (uint32_t)offset, s->reg[i]);
424e28bee8eSPaolo Bonzini return s->reg[i];
425e28bee8eSPaolo Bonzini }
426e28bee8eSPaolo Bonzini reg_p++;
427e28bee8eSPaolo Bonzini }
428e28bee8eSPaolo Bonzini PRINT_DEBUG("QEMU PMU ERROR: bad read offset 0x%04x\n", (uint32_t)offset);
429e28bee8eSPaolo Bonzini return 0;
430e28bee8eSPaolo Bonzini }
431e28bee8eSPaolo Bonzini
exynos4210_pmu_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)432e28bee8eSPaolo Bonzini static void exynos4210_pmu_write(void *opaque, hwaddr offset,
433e28bee8eSPaolo Bonzini uint64_t val, unsigned size)
434e28bee8eSPaolo Bonzini {
435e28bee8eSPaolo Bonzini Exynos4210PmuState *s = (Exynos4210PmuState *)opaque;
436e28bee8eSPaolo Bonzini const Exynos4210PmuReg *reg_p = exynos4210_pmu_regs;
437885f2710SKrzysztof Kozlowski unsigned int i;
438e28bee8eSPaolo Bonzini
439e28bee8eSPaolo Bonzini for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
440e28bee8eSPaolo Bonzini if (reg_p->offset == offset) {
441e28bee8eSPaolo Bonzini PRINT_DEBUG_EXTEND("%s <0x%04x> <- 0x%04x\n", reg_p->name,
442e28bee8eSPaolo Bonzini (uint32_t)offset, (uint32_t)val);
443e28bee8eSPaolo Bonzini s->reg[i] = val;
444a14f9b82SKrzysztof Kozlowski if ((offset == PS_HOLD_CONTROL) && ((val & BIT(8)) == 0)) {
445a14f9b82SKrzysztof Kozlowski /*
446a14f9b82SKrzysztof Kozlowski * We are interested only in setting data bit
447a14f9b82SKrzysztof Kozlowski * of PS_HOLD_CONTROL register to indicate power off request.
448a14f9b82SKrzysztof Kozlowski */
449a14f9b82SKrzysztof Kozlowski exynos4210_pmu_poweroff();
450a14f9b82SKrzysztof Kozlowski }
451e28bee8eSPaolo Bonzini return;
452e28bee8eSPaolo Bonzini }
453e28bee8eSPaolo Bonzini reg_p++;
454e28bee8eSPaolo Bonzini }
455e28bee8eSPaolo Bonzini PRINT_DEBUG("QEMU PMU ERROR: bad write offset 0x%04x\n", (uint32_t)offset);
456e28bee8eSPaolo Bonzini }
457e28bee8eSPaolo Bonzini
458e28bee8eSPaolo Bonzini static const MemoryRegionOps exynos4210_pmu_ops = {
459e28bee8eSPaolo Bonzini .read = exynos4210_pmu_read,
460e28bee8eSPaolo Bonzini .write = exynos4210_pmu_write,
461e28bee8eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
462e28bee8eSPaolo Bonzini .valid = {
463e28bee8eSPaolo Bonzini .min_access_size = 4,
464e28bee8eSPaolo Bonzini .max_access_size = 4,
465e28bee8eSPaolo Bonzini .unaligned = false
466e28bee8eSPaolo Bonzini }
467e28bee8eSPaolo Bonzini };
468e28bee8eSPaolo Bonzini
exynos4210_pmu_reset(DeviceState * dev)469e28bee8eSPaolo Bonzini static void exynos4210_pmu_reset(DeviceState *dev)
470e28bee8eSPaolo Bonzini {
471b6e1df2eSAndreas Färber Exynos4210PmuState *s = EXYNOS4210_PMU(dev);
472e28bee8eSPaolo Bonzini unsigned i;
473e28bee8eSPaolo Bonzini
474e28bee8eSPaolo Bonzini /* Set default values for registers */
475e28bee8eSPaolo Bonzini for (i = 0; i < PMU_NUM_OF_REGISTERS; i++) {
476e28bee8eSPaolo Bonzini s->reg[i] = exynos4210_pmu_regs[i].reset_value;
477e28bee8eSPaolo Bonzini }
478e28bee8eSPaolo Bonzini }
479e28bee8eSPaolo Bonzini
exynos4210_pmu_init(Object * obj)480b4ebbab9Sxiaoqiang zhao static void exynos4210_pmu_init(Object *obj)
481e28bee8eSPaolo Bonzini {
482b4ebbab9Sxiaoqiang zhao Exynos4210PmuState *s = EXYNOS4210_PMU(obj);
483b4ebbab9Sxiaoqiang zhao SysBusDevice *dev = SYS_BUS_DEVICE(obj);
484e28bee8eSPaolo Bonzini
485e28bee8eSPaolo Bonzini /* memory mapping */
486b4ebbab9Sxiaoqiang zhao memory_region_init_io(&s->iomem, obj, &exynos4210_pmu_ops, s,
4873c161542SPaolo Bonzini "exynos4210.pmu", EXYNOS4210_PMU_REGS_MEM_SIZE);
488e28bee8eSPaolo Bonzini sysbus_init_mmio(dev, &s->iomem);
489e28bee8eSPaolo Bonzini }
490e28bee8eSPaolo Bonzini
491e28bee8eSPaolo Bonzini static const VMStateDescription exynos4210_pmu_vmstate = {
492e28bee8eSPaolo Bonzini .name = "exynos4210.pmu",
493e28bee8eSPaolo Bonzini .version_id = 1,
494e28bee8eSPaolo Bonzini .minimum_version_id = 1,
495e4ea952fSRichard Henderson .fields = (const VMStateField[]) {
496e28bee8eSPaolo Bonzini VMSTATE_UINT32_ARRAY(reg, Exynos4210PmuState, PMU_NUM_OF_REGISTERS),
497e28bee8eSPaolo Bonzini VMSTATE_END_OF_LIST()
498e28bee8eSPaolo Bonzini }
499e28bee8eSPaolo Bonzini };
500e28bee8eSPaolo Bonzini
exynos4210_pmu_class_init(ObjectClass * klass,void * data)501e28bee8eSPaolo Bonzini static void exynos4210_pmu_class_init(ObjectClass *klass, void *data)
502e28bee8eSPaolo Bonzini {
503e28bee8eSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
504e28bee8eSPaolo Bonzini
505*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, exynos4210_pmu_reset);
506e28bee8eSPaolo Bonzini dc->vmsd = &exynos4210_pmu_vmstate;
507e28bee8eSPaolo Bonzini }
508e28bee8eSPaolo Bonzini
509e28bee8eSPaolo Bonzini static const TypeInfo exynos4210_pmu_info = {
510b6e1df2eSAndreas Färber .name = TYPE_EXYNOS4210_PMU,
511e28bee8eSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE,
512e28bee8eSPaolo Bonzini .instance_size = sizeof(Exynos4210PmuState),
513b4ebbab9Sxiaoqiang zhao .instance_init = exynos4210_pmu_init,
514e28bee8eSPaolo Bonzini .class_init = exynos4210_pmu_class_init,
515e28bee8eSPaolo Bonzini };
516e28bee8eSPaolo Bonzini
exynos4210_pmu_register(void)517e28bee8eSPaolo Bonzini static void exynos4210_pmu_register(void)
518e28bee8eSPaolo Bonzini {
519e28bee8eSPaolo Bonzini type_register_static(&exynos4210_pmu_info);
520e28bee8eSPaolo Bonzini }
521e28bee8eSPaolo Bonzini
522e28bee8eSPaolo Bonzini type_init(exynos4210_pmu_register)
523