xref: /openbmc/qemu/hw/misc/aspeed_xdma.c (revision 5054ba1066f1131502ddcb770743eb85937a95c7)
1118c82e7SEddie James /*
2118c82e7SEddie James  * ASPEED XDMA Controller
3118c82e7SEddie James  * Eddie James <eajames@linux.ibm.com>
4118c82e7SEddie James  *
5118c82e7SEddie James  * Copyright (C) 2019 IBM Corp
6*5054ba10SRyan Finnie  * SPDX-License-Identifier: GPL-2.0-or-later
7118c82e7SEddie James  */
8118c82e7SEddie James 
9118c82e7SEddie James #include "qemu/osdep.h"
10118c82e7SEddie James #include "qemu/log.h"
11118c82e7SEddie James #include "qemu/error-report.h"
1264552b6bSMarkus Armbruster #include "hw/irq.h"
13118c82e7SEddie James #include "hw/misc/aspeed_xdma.h"
14d6454270SMarkus Armbruster #include "migration/vmstate.h"
15118c82e7SEddie James #include "qapi/error.h"
16118c82e7SEddie James 
17118c82e7SEddie James #include "trace.h"
18118c82e7SEddie James 
19118c82e7SEddie James #define XDMA_BMC_CMDQ_ADDR         0x10
20118c82e7SEddie James #define XDMA_BMC_CMDQ_ENDP         0x14
21118c82e7SEddie James #define XDMA_BMC_CMDQ_WRP          0x18
22118c82e7SEddie James #define  XDMA_BMC_CMDQ_W_MASK      0x0003FFFF
23118c82e7SEddie James #define XDMA_BMC_CMDQ_RDP          0x1C
24118c82e7SEddie James #define  XDMA_BMC_CMDQ_RDP_MAGIC   0xEE882266
25118c82e7SEddie James #define XDMA_IRQ_ENG_CTRL          0x20
26118c82e7SEddie James #define  XDMA_IRQ_ENG_CTRL_US_COMP BIT(4)
27118c82e7SEddie James #define  XDMA_IRQ_ENG_CTRL_DS_COMP BIT(5)
28118c82e7SEddie James #define  XDMA_IRQ_ENG_CTRL_W_MASK  0xBFEFF07F
29118c82e7SEddie James #define XDMA_IRQ_ENG_STAT          0x24
30118c82e7SEddie James #define  XDMA_IRQ_ENG_STAT_US_COMP BIT(4)
31118c82e7SEddie James #define  XDMA_IRQ_ENG_STAT_DS_COMP BIT(5)
32118c82e7SEddie James #define  XDMA_IRQ_ENG_STAT_RESET   0xF8000000
33118c82e7SEddie James #define XDMA_MEM_SIZE              0x1000
34118c82e7SEddie James 
35118c82e7SEddie James #define TO_REG(addr) ((addr) / sizeof(uint32_t))
36118c82e7SEddie James 
37118c82e7SEddie James static uint64_t aspeed_xdma_read(void *opaque, hwaddr addr, unsigned int size)
38118c82e7SEddie James {
39118c82e7SEddie James     uint32_t val = 0;
40118c82e7SEddie James     AspeedXDMAState *xdma = opaque;
41118c82e7SEddie James 
42118c82e7SEddie James     if (addr < ASPEED_XDMA_REG_SIZE) {
43118c82e7SEddie James         val = xdma->regs[TO_REG(addr)];
44118c82e7SEddie James     }
45118c82e7SEddie James 
46118c82e7SEddie James     return (uint64_t)val;
47118c82e7SEddie James }
48118c82e7SEddie James 
49118c82e7SEddie James static void aspeed_xdma_write(void *opaque, hwaddr addr, uint64_t val,
50118c82e7SEddie James                               unsigned int size)
51118c82e7SEddie James {
52118c82e7SEddie James     unsigned int idx;
53118c82e7SEddie James     uint32_t val32 = (uint32_t)val;
54118c82e7SEddie James     AspeedXDMAState *xdma = opaque;
55118c82e7SEddie James 
56118c82e7SEddie James     if (addr >= ASPEED_XDMA_REG_SIZE) {
57118c82e7SEddie James         return;
58118c82e7SEddie James     }
59118c82e7SEddie James 
60118c82e7SEddie James     switch (addr) {
61118c82e7SEddie James     case XDMA_BMC_CMDQ_ENDP:
62118c82e7SEddie James         xdma->regs[TO_REG(addr)] = val32 & XDMA_BMC_CMDQ_W_MASK;
63118c82e7SEddie James         break;
64118c82e7SEddie James     case XDMA_BMC_CMDQ_WRP:
65118c82e7SEddie James         idx = TO_REG(addr);
66118c82e7SEddie James         xdma->regs[idx] = val32 & XDMA_BMC_CMDQ_W_MASK;
67118c82e7SEddie James         xdma->regs[TO_REG(XDMA_BMC_CMDQ_RDP)] = xdma->regs[idx];
68118c82e7SEddie James 
69118c82e7SEddie James         trace_aspeed_xdma_write(addr, val);
70118c82e7SEddie James 
71118c82e7SEddie James         if (xdma->bmc_cmdq_readp_set) {
72118c82e7SEddie James             xdma->bmc_cmdq_readp_set = 0;
73118c82e7SEddie James         } else {
74118c82e7SEddie James             xdma->regs[TO_REG(XDMA_IRQ_ENG_STAT)] |=
75118c82e7SEddie James                 XDMA_IRQ_ENG_STAT_US_COMP | XDMA_IRQ_ENG_STAT_DS_COMP;
76118c82e7SEddie James 
77118c82e7SEddie James             if (xdma->regs[TO_REG(XDMA_IRQ_ENG_CTRL)] &
78118c82e7SEddie James                 (XDMA_IRQ_ENG_CTRL_US_COMP | XDMA_IRQ_ENG_CTRL_DS_COMP))
79118c82e7SEddie James                 qemu_irq_raise(xdma->irq);
80118c82e7SEddie James         }
81118c82e7SEddie James         break;
82118c82e7SEddie James     case XDMA_BMC_CMDQ_RDP:
83118c82e7SEddie James         trace_aspeed_xdma_write(addr, val);
84118c82e7SEddie James 
85118c82e7SEddie James         if (val32 == XDMA_BMC_CMDQ_RDP_MAGIC) {
86118c82e7SEddie James             xdma->bmc_cmdq_readp_set = 1;
87118c82e7SEddie James         }
88118c82e7SEddie James         break;
89118c82e7SEddie James     case XDMA_IRQ_ENG_CTRL:
90118c82e7SEddie James         xdma->regs[TO_REG(addr)] = val32 & XDMA_IRQ_ENG_CTRL_W_MASK;
91118c82e7SEddie James         break;
92118c82e7SEddie James     case XDMA_IRQ_ENG_STAT:
93118c82e7SEddie James         trace_aspeed_xdma_write(addr, val);
94118c82e7SEddie James 
95118c82e7SEddie James         idx = TO_REG(addr);
96118c82e7SEddie James         if (val32 & (XDMA_IRQ_ENG_STAT_US_COMP | XDMA_IRQ_ENG_STAT_DS_COMP)) {
97118c82e7SEddie James             xdma->regs[idx] &=
98118c82e7SEddie James                 ~(XDMA_IRQ_ENG_STAT_US_COMP | XDMA_IRQ_ENG_STAT_DS_COMP);
99118c82e7SEddie James             qemu_irq_lower(xdma->irq);
100118c82e7SEddie James         }
101118c82e7SEddie James         break;
102118c82e7SEddie James     default:
103118c82e7SEddie James         xdma->regs[TO_REG(addr)] = val32;
104118c82e7SEddie James         break;
105118c82e7SEddie James     }
106118c82e7SEddie James }
107118c82e7SEddie James 
108118c82e7SEddie James static const MemoryRegionOps aspeed_xdma_ops = {
109118c82e7SEddie James     .read = aspeed_xdma_read,
110118c82e7SEddie James     .write = aspeed_xdma_write,
111118c82e7SEddie James     .endianness = DEVICE_NATIVE_ENDIAN,
112118c82e7SEddie James     .valid.min_access_size = 4,
113118c82e7SEddie James     .valid.max_access_size = 4,
114118c82e7SEddie James };
115118c82e7SEddie James 
116118c82e7SEddie James static void aspeed_xdma_realize(DeviceState *dev, Error **errp)
117118c82e7SEddie James {
118118c82e7SEddie James     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
119118c82e7SEddie James     AspeedXDMAState *xdma = ASPEED_XDMA(dev);
120118c82e7SEddie James 
121118c82e7SEddie James     sysbus_init_irq(sbd, &xdma->irq);
122118c82e7SEddie James     memory_region_init_io(&xdma->iomem, OBJECT(xdma), &aspeed_xdma_ops, xdma,
123118c82e7SEddie James                           TYPE_ASPEED_XDMA, XDMA_MEM_SIZE);
124118c82e7SEddie James     sysbus_init_mmio(sbd, &xdma->iomem);
125118c82e7SEddie James }
126118c82e7SEddie James 
127118c82e7SEddie James static void aspeed_xdma_reset(DeviceState *dev)
128118c82e7SEddie James {
129118c82e7SEddie James     AspeedXDMAState *xdma = ASPEED_XDMA(dev);
130118c82e7SEddie James 
131118c82e7SEddie James     xdma->bmc_cmdq_readp_set = 0;
132118c82e7SEddie James     memset(xdma->regs, 0, ASPEED_XDMA_REG_SIZE);
133118c82e7SEddie James     xdma->regs[TO_REG(XDMA_IRQ_ENG_STAT)] = XDMA_IRQ_ENG_STAT_RESET;
134118c82e7SEddie James 
135118c82e7SEddie James     qemu_irq_lower(xdma->irq);
136118c82e7SEddie James }
137118c82e7SEddie James 
138118c82e7SEddie James static const VMStateDescription aspeed_xdma_vmstate = {
139118c82e7SEddie James     .name = TYPE_ASPEED_XDMA,
140118c82e7SEddie James     .version_id = 1,
141118c82e7SEddie James     .fields = (VMStateField[]) {
142118c82e7SEddie James         VMSTATE_UINT32_ARRAY(regs, AspeedXDMAState, ASPEED_XDMA_NUM_REGS),
143118c82e7SEddie James         VMSTATE_END_OF_LIST(),
144118c82e7SEddie James     },
145118c82e7SEddie James };
146118c82e7SEddie James 
147118c82e7SEddie James static void aspeed_xdma_class_init(ObjectClass *classp, void *data)
148118c82e7SEddie James {
149118c82e7SEddie James     DeviceClass *dc = DEVICE_CLASS(classp);
150118c82e7SEddie James 
151118c82e7SEddie James     dc->realize = aspeed_xdma_realize;
152118c82e7SEddie James     dc->reset = aspeed_xdma_reset;
153118c82e7SEddie James     dc->vmsd = &aspeed_xdma_vmstate;
154118c82e7SEddie James }
155118c82e7SEddie James 
156118c82e7SEddie James static const TypeInfo aspeed_xdma_info = {
157118c82e7SEddie James     .name          = TYPE_ASPEED_XDMA,
158118c82e7SEddie James     .parent        = TYPE_SYS_BUS_DEVICE,
159118c82e7SEddie James     .instance_size = sizeof(AspeedXDMAState),
160118c82e7SEddie James     .class_init    = aspeed_xdma_class_init,
161118c82e7SEddie James };
162118c82e7SEddie James 
163118c82e7SEddie James static void aspeed_xdma_register_type(void)
164118c82e7SEddie James {
165118c82e7SEddie James     type_register_static(&aspeed_xdma_info);
166118c82e7SEddie James }
167118c82e7SEddie James type_init(aspeed_xdma_register_type);
168