1e28bee8eSPaolo Bonzini /*
2e28bee8eSPaolo Bonzini * Status and system control registers for ARM RealView/Versatile boards.
3e28bee8eSPaolo Bonzini *
4e28bee8eSPaolo Bonzini * Copyright (c) 2006-2007 CodeSourcery.
5e28bee8eSPaolo Bonzini * Written by Paul Brook
6e28bee8eSPaolo Bonzini *
7e28bee8eSPaolo Bonzini * This code is licensed under the GPL.
8e28bee8eSPaolo Bonzini */
9e28bee8eSPaolo Bonzini
100d1c9782SPeter Maydell #include "qemu/osdep.h"
1164552b6bSMarkus Armbruster #include "hw/irq.h"
12a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
13e28bee8eSPaolo Bonzini #include "qemu/timer.h"
1454d31236SMarkus Armbruster #include "sysemu/runstate.h"
15e28bee8eSPaolo Bonzini #include "qemu/bitops.h"
16e28bee8eSPaolo Bonzini #include "hw/sysbus.h"
17d6454270SMarkus Armbruster #include "migration/vmstate.h"
18e28bee8eSPaolo Bonzini #include "hw/arm/primecell.h"
1903dd024fSPaolo Bonzini #include "qemu/log.h"
200b8fa32fSMarkus Armbruster #include "qemu/module.h"
21db1015e9SEduardo Habkost #include "qom/object.h"
22e28bee8eSPaolo Bonzini
23e28bee8eSPaolo Bonzini #define LOCK_VALUE 0xa05f
24e28bee8eSPaolo Bonzini
25ba4ea5bdSAndreas Färber #define TYPE_ARM_SYSCTL "realview_sysctl"
268063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(arm_sysctl_state, ARM_SYSCTL)
27ba4ea5bdSAndreas Färber
28db1015e9SEduardo Habkost struct arm_sysctl_state {
29ba4ea5bdSAndreas Färber SysBusDevice parent_obj;
30ba4ea5bdSAndreas Färber
31e28bee8eSPaolo Bonzini MemoryRegion iomem;
32e28bee8eSPaolo Bonzini qemu_irq pl110_mux_ctrl;
33e28bee8eSPaolo Bonzini
34e28bee8eSPaolo Bonzini uint32_t sys_id;
35e28bee8eSPaolo Bonzini uint32_t leds;
36e28bee8eSPaolo Bonzini uint16_t lockval;
37e28bee8eSPaolo Bonzini uint32_t cfgdata1;
38e28bee8eSPaolo Bonzini uint32_t cfgdata2;
39e28bee8eSPaolo Bonzini uint32_t flags;
40e28bee8eSPaolo Bonzini uint32_t nvflags;
41e28bee8eSPaolo Bonzini uint32_t resetlevel;
42e28bee8eSPaolo Bonzini uint32_t proc_id;
43e28bee8eSPaolo Bonzini uint32_t sys_mci;
44e28bee8eSPaolo Bonzini uint32_t sys_cfgdata;
45e28bee8eSPaolo Bonzini uint32_t sys_cfgctrl;
46e28bee8eSPaolo Bonzini uint32_t sys_cfgstat;
47e28bee8eSPaolo Bonzini uint32_t sys_clcd;
48e28bee8eSPaolo Bonzini uint32_t mb_clock[6];
49e28bee8eSPaolo Bonzini uint32_t *db_clock;
50e28bee8eSPaolo Bonzini uint32_t db_num_vsensors;
51e28bee8eSPaolo Bonzini uint32_t *db_voltage;
52e28bee8eSPaolo Bonzini uint32_t db_num_clocks;
53e28bee8eSPaolo Bonzini uint32_t *db_clock_reset;
54db1015e9SEduardo Habkost };
55e28bee8eSPaolo Bonzini
56e28bee8eSPaolo Bonzini static const VMStateDescription vmstate_arm_sysctl = {
57e28bee8eSPaolo Bonzini .name = "realview_sysctl",
58e28bee8eSPaolo Bonzini .version_id = 4,
59e28bee8eSPaolo Bonzini .minimum_version_id = 1,
60e4ea952fSRichard Henderson .fields = (const VMStateField[]) {
61e28bee8eSPaolo Bonzini VMSTATE_UINT32(leds, arm_sysctl_state),
62e28bee8eSPaolo Bonzini VMSTATE_UINT16(lockval, arm_sysctl_state),
63e28bee8eSPaolo Bonzini VMSTATE_UINT32(cfgdata1, arm_sysctl_state),
64e28bee8eSPaolo Bonzini VMSTATE_UINT32(cfgdata2, arm_sysctl_state),
65e28bee8eSPaolo Bonzini VMSTATE_UINT32(flags, arm_sysctl_state),
66e28bee8eSPaolo Bonzini VMSTATE_UINT32(nvflags, arm_sysctl_state),
67e28bee8eSPaolo Bonzini VMSTATE_UINT32(resetlevel, arm_sysctl_state),
68e28bee8eSPaolo Bonzini VMSTATE_UINT32_V(sys_mci, arm_sysctl_state, 2),
69e28bee8eSPaolo Bonzini VMSTATE_UINT32_V(sys_cfgdata, arm_sysctl_state, 2),
70e28bee8eSPaolo Bonzini VMSTATE_UINT32_V(sys_cfgctrl, arm_sysctl_state, 2),
71e28bee8eSPaolo Bonzini VMSTATE_UINT32_V(sys_cfgstat, arm_sysctl_state, 2),
72e28bee8eSPaolo Bonzini VMSTATE_UINT32_V(sys_clcd, arm_sysctl_state, 3),
73e28bee8eSPaolo Bonzini VMSTATE_UINT32_ARRAY_V(mb_clock, arm_sysctl_state, 6, 4),
74e28bee8eSPaolo Bonzini VMSTATE_VARRAY_UINT32(db_clock, arm_sysctl_state, db_num_clocks,
75e28bee8eSPaolo Bonzini 4, vmstate_info_uint32, uint32_t),
76e28bee8eSPaolo Bonzini VMSTATE_END_OF_LIST()
77e28bee8eSPaolo Bonzini }
78e28bee8eSPaolo Bonzini };
79e28bee8eSPaolo Bonzini
80e28bee8eSPaolo Bonzini /* The PB926 actually uses a different format for
81e28bee8eSPaolo Bonzini * its SYS_ID register. Fortunately the bits which are
82e28bee8eSPaolo Bonzini * board type on later boards are distinct.
83e28bee8eSPaolo Bonzini */
84e28bee8eSPaolo Bonzini #define BOARD_ID_PB926 0x100
85e28bee8eSPaolo Bonzini #define BOARD_ID_EB 0x140
86e28bee8eSPaolo Bonzini #define BOARD_ID_PBA8 0x178
87e28bee8eSPaolo Bonzini #define BOARD_ID_PBX 0x182
88e28bee8eSPaolo Bonzini #define BOARD_ID_VEXPRESS 0x190
89e28bee8eSPaolo Bonzini
board_id(arm_sysctl_state * s)90e28bee8eSPaolo Bonzini static int board_id(arm_sysctl_state *s)
91e28bee8eSPaolo Bonzini {
92e28bee8eSPaolo Bonzini /* Extract the board ID field from the SYS_ID register value */
93e28bee8eSPaolo Bonzini return (s->sys_id >> 16) & 0xfff;
94e28bee8eSPaolo Bonzini }
95e28bee8eSPaolo Bonzini
arm_sysctl_reset(DeviceState * d)96e28bee8eSPaolo Bonzini static void arm_sysctl_reset(DeviceState *d)
97e28bee8eSPaolo Bonzini {
98ba4ea5bdSAndreas Färber arm_sysctl_state *s = ARM_SYSCTL(d);
99e28bee8eSPaolo Bonzini int i;
100e28bee8eSPaolo Bonzini
101e28bee8eSPaolo Bonzini s->leds = 0;
102e28bee8eSPaolo Bonzini s->lockval = 0;
103e28bee8eSPaolo Bonzini s->cfgdata1 = 0;
104e28bee8eSPaolo Bonzini s->cfgdata2 = 0;
105e28bee8eSPaolo Bonzini s->flags = 0;
106e28bee8eSPaolo Bonzini s->resetlevel = 0;
107e28bee8eSPaolo Bonzini /* Motherboard oscillators (in Hz) */
108e28bee8eSPaolo Bonzini s->mb_clock[0] = 50000000; /* Static memory clock: 50MHz */
109e28bee8eSPaolo Bonzini s->mb_clock[1] = 23750000; /* motherboard CLCD clock: 23.75MHz */
110e28bee8eSPaolo Bonzini s->mb_clock[2] = 24000000; /* IO FPGA peripheral clock: 24MHz */
111e28bee8eSPaolo Bonzini s->mb_clock[3] = 24000000; /* IO FPGA reserved clock: 24MHz */
112e28bee8eSPaolo Bonzini s->mb_clock[4] = 24000000; /* System bus global clock: 24MHz */
113e28bee8eSPaolo Bonzini s->mb_clock[5] = 24000000; /* IO FPGA reserved clock: 24MHz */
114e28bee8eSPaolo Bonzini /* Daughterboard oscillators: reset from property values */
115e28bee8eSPaolo Bonzini for (i = 0; i < s->db_num_clocks; i++) {
116e28bee8eSPaolo Bonzini s->db_clock[i] = s->db_clock_reset[i];
117e28bee8eSPaolo Bonzini }
118e28bee8eSPaolo Bonzini if (board_id(s) == BOARD_ID_VEXPRESS) {
119e28bee8eSPaolo Bonzini /* On VExpress this register will RAZ/WI */
120e28bee8eSPaolo Bonzini s->sys_clcd = 0;
121e28bee8eSPaolo Bonzini } else {
122e28bee8eSPaolo Bonzini /* All others: CLCDID 0x1f, indicating VGA */
123e28bee8eSPaolo Bonzini s->sys_clcd = 0x1f00;
124e28bee8eSPaolo Bonzini }
125e28bee8eSPaolo Bonzini }
126e28bee8eSPaolo Bonzini
arm_sysctl_read(void * opaque,hwaddr offset,unsigned size)127e28bee8eSPaolo Bonzini static uint64_t arm_sysctl_read(void *opaque, hwaddr offset,
128e28bee8eSPaolo Bonzini unsigned size)
129e28bee8eSPaolo Bonzini {
130e28bee8eSPaolo Bonzini arm_sysctl_state *s = (arm_sysctl_state *)opaque;
131e28bee8eSPaolo Bonzini
132e28bee8eSPaolo Bonzini switch (offset) {
133e28bee8eSPaolo Bonzini case 0x00: /* ID */
134e28bee8eSPaolo Bonzini return s->sys_id;
135e28bee8eSPaolo Bonzini case 0x04: /* SW */
136e28bee8eSPaolo Bonzini /* General purpose hardware switches.
137e28bee8eSPaolo Bonzini We don't have a useful way of exposing these to the user. */
138e28bee8eSPaolo Bonzini return 0;
139e28bee8eSPaolo Bonzini case 0x08: /* LED */
140e28bee8eSPaolo Bonzini return s->leds;
141e28bee8eSPaolo Bonzini case 0x20: /* LOCK */
142e28bee8eSPaolo Bonzini return s->lockval;
143e28bee8eSPaolo Bonzini case 0x0c: /* OSC0 */
144e28bee8eSPaolo Bonzini case 0x10: /* OSC1 */
145e28bee8eSPaolo Bonzini case 0x14: /* OSC2 */
146e28bee8eSPaolo Bonzini case 0x18: /* OSC3 */
147e28bee8eSPaolo Bonzini case 0x1c: /* OSC4 */
148e28bee8eSPaolo Bonzini case 0x24: /* 100HZ */
149e28bee8eSPaolo Bonzini /* ??? Implement these. */
150e28bee8eSPaolo Bonzini return 0;
151e28bee8eSPaolo Bonzini case 0x28: /* CFGDATA1 */
152e28bee8eSPaolo Bonzini return s->cfgdata1;
153e28bee8eSPaolo Bonzini case 0x2c: /* CFGDATA2 */
154e28bee8eSPaolo Bonzini return s->cfgdata2;
155e28bee8eSPaolo Bonzini case 0x30: /* FLAGS */
156e28bee8eSPaolo Bonzini return s->flags;
157e28bee8eSPaolo Bonzini case 0x38: /* NVFLAGS */
158e28bee8eSPaolo Bonzini return s->nvflags;
159e28bee8eSPaolo Bonzini case 0x40: /* RESETCTL */
160e28bee8eSPaolo Bonzini if (board_id(s) == BOARD_ID_VEXPRESS) {
161e28bee8eSPaolo Bonzini /* reserved: RAZ/WI */
162e28bee8eSPaolo Bonzini return 0;
163e28bee8eSPaolo Bonzini }
164e28bee8eSPaolo Bonzini return s->resetlevel;
165e28bee8eSPaolo Bonzini case 0x44: /* PCICTL */
166e28bee8eSPaolo Bonzini return 1;
167e28bee8eSPaolo Bonzini case 0x48: /* MCI */
168e28bee8eSPaolo Bonzini return s->sys_mci;
169e28bee8eSPaolo Bonzini case 0x4c: /* FLASH */
170e28bee8eSPaolo Bonzini return 0;
171e28bee8eSPaolo Bonzini case 0x50: /* CLCD */
172e28bee8eSPaolo Bonzini return s->sys_clcd;
173e28bee8eSPaolo Bonzini case 0x54: /* CLCDSER */
174e28bee8eSPaolo Bonzini return 0;
175e28bee8eSPaolo Bonzini case 0x58: /* BOOTCS */
176e28bee8eSPaolo Bonzini return 0;
177e28bee8eSPaolo Bonzini case 0x5c: /* 24MHz */
17873bcb24dSRutuja Shah return muldiv64(qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL), 24000000,
17973bcb24dSRutuja Shah NANOSECONDS_PER_SECOND);
180e28bee8eSPaolo Bonzini case 0x60: /* MISC */
181e28bee8eSPaolo Bonzini return 0;
182e28bee8eSPaolo Bonzini case 0x84: /* PROCID0 */
183e28bee8eSPaolo Bonzini return s->proc_id;
184e28bee8eSPaolo Bonzini case 0x88: /* PROCID1 */
185e28bee8eSPaolo Bonzini return 0xff000000;
186e28bee8eSPaolo Bonzini case 0x64: /* DMAPSR0 */
187e28bee8eSPaolo Bonzini case 0x68: /* DMAPSR1 */
188e28bee8eSPaolo Bonzini case 0x6c: /* DMAPSR2 */
189e28bee8eSPaolo Bonzini case 0x70: /* IOSEL */
190e28bee8eSPaolo Bonzini case 0x74: /* PLDCTL */
191e28bee8eSPaolo Bonzini case 0x80: /* BUSID */
192e28bee8eSPaolo Bonzini case 0x8c: /* OSCRESET0 */
193e28bee8eSPaolo Bonzini case 0x90: /* OSCRESET1 */
194e28bee8eSPaolo Bonzini case 0x94: /* OSCRESET2 */
195e28bee8eSPaolo Bonzini case 0x98: /* OSCRESET3 */
196e28bee8eSPaolo Bonzini case 0x9c: /* OSCRESET4 */
197e28bee8eSPaolo Bonzini case 0xc0: /* SYS_TEST_OSC0 */
198e28bee8eSPaolo Bonzini case 0xc4: /* SYS_TEST_OSC1 */
199e28bee8eSPaolo Bonzini case 0xc8: /* SYS_TEST_OSC2 */
200e28bee8eSPaolo Bonzini case 0xcc: /* SYS_TEST_OSC3 */
201e28bee8eSPaolo Bonzini case 0xd0: /* SYS_TEST_OSC4 */
202e28bee8eSPaolo Bonzini return 0;
203e28bee8eSPaolo Bonzini case 0xa0: /* SYS_CFGDATA */
204e28bee8eSPaolo Bonzini if (board_id(s) != BOARD_ID_VEXPRESS) {
205e28bee8eSPaolo Bonzini goto bad_reg;
206e28bee8eSPaolo Bonzini }
207e28bee8eSPaolo Bonzini return s->sys_cfgdata;
208e28bee8eSPaolo Bonzini case 0xa4: /* SYS_CFGCTRL */
209e28bee8eSPaolo Bonzini if (board_id(s) != BOARD_ID_VEXPRESS) {
210e28bee8eSPaolo Bonzini goto bad_reg;
211e28bee8eSPaolo Bonzini }
212e28bee8eSPaolo Bonzini return s->sys_cfgctrl;
213e28bee8eSPaolo Bonzini case 0xa8: /* SYS_CFGSTAT */
214e28bee8eSPaolo Bonzini if (board_id(s) != BOARD_ID_VEXPRESS) {
215e28bee8eSPaolo Bonzini goto bad_reg;
216e28bee8eSPaolo Bonzini }
217e28bee8eSPaolo Bonzini return s->sys_cfgstat;
218e28bee8eSPaolo Bonzini default:
219e28bee8eSPaolo Bonzini bad_reg:
220e28bee8eSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR,
221e28bee8eSPaolo Bonzini "arm_sysctl_read: Bad register offset 0x%x\n",
222e28bee8eSPaolo Bonzini (int)offset);
223e28bee8eSPaolo Bonzini return 0;
224e28bee8eSPaolo Bonzini }
225e28bee8eSPaolo Bonzini }
226e28bee8eSPaolo Bonzini
227e28bee8eSPaolo Bonzini /* SYS_CFGCTRL functions */
228e28bee8eSPaolo Bonzini #define SYS_CFG_OSC 1
229e28bee8eSPaolo Bonzini #define SYS_CFG_VOLT 2
230e28bee8eSPaolo Bonzini #define SYS_CFG_AMP 3
231e28bee8eSPaolo Bonzini #define SYS_CFG_TEMP 4
232e28bee8eSPaolo Bonzini #define SYS_CFG_RESET 5
233e28bee8eSPaolo Bonzini #define SYS_CFG_SCC 6
234e28bee8eSPaolo Bonzini #define SYS_CFG_MUXFPGA 7
235e28bee8eSPaolo Bonzini #define SYS_CFG_SHUTDOWN 8
236e28bee8eSPaolo Bonzini #define SYS_CFG_REBOOT 9
237e28bee8eSPaolo Bonzini #define SYS_CFG_DVIMODE 11
238e28bee8eSPaolo Bonzini #define SYS_CFG_POWER 12
239e28bee8eSPaolo Bonzini #define SYS_CFG_ENERGY 13
240e28bee8eSPaolo Bonzini
241e28bee8eSPaolo Bonzini /* SYS_CFGCTRL site field values */
242e28bee8eSPaolo Bonzini #define SYS_CFG_SITE_MB 0
243e28bee8eSPaolo Bonzini #define SYS_CFG_SITE_DB1 1
244e28bee8eSPaolo Bonzini #define SYS_CFG_SITE_DB2 2
245e28bee8eSPaolo Bonzini
246e28bee8eSPaolo Bonzini /**
247e28bee8eSPaolo Bonzini * vexpress_cfgctrl_read:
248e28bee8eSPaolo Bonzini * @s: arm_sysctl_state pointer
249e28bee8eSPaolo Bonzini * @dcc, @function, @site, @position, @device: split out values from
250e28bee8eSPaolo Bonzini * SYS_CFGCTRL register
251e28bee8eSPaolo Bonzini * @val: pointer to where to put the read data on success
252e28bee8eSPaolo Bonzini *
253e28bee8eSPaolo Bonzini * Handle a VExpress SYS_CFGCTRL register read. On success, return true and
254e28bee8eSPaolo Bonzini * write the read value to *val. On failure, return false (and val may
255e28bee8eSPaolo Bonzini * or may not be written to).
256e28bee8eSPaolo Bonzini */
vexpress_cfgctrl_read(arm_sysctl_state * s,unsigned int dcc,unsigned int function,unsigned int site,unsigned int position,unsigned int device,uint32_t * val)257e28bee8eSPaolo Bonzini static bool vexpress_cfgctrl_read(arm_sysctl_state *s, unsigned int dcc,
258e28bee8eSPaolo Bonzini unsigned int function, unsigned int site,
259e28bee8eSPaolo Bonzini unsigned int position, unsigned int device,
260e28bee8eSPaolo Bonzini uint32_t *val)
261e28bee8eSPaolo Bonzini {
262e28bee8eSPaolo Bonzini /* We don't support anything other than DCC 0, board stack position 0
263e28bee8eSPaolo Bonzini * or sites other than motherboard/daughterboard:
264e28bee8eSPaolo Bonzini */
265e28bee8eSPaolo Bonzini if (dcc != 0 || position != 0 ||
266e28bee8eSPaolo Bonzini (site != SYS_CFG_SITE_MB && site != SYS_CFG_SITE_DB1)) {
267e28bee8eSPaolo Bonzini goto cfgctrl_unimp;
268e28bee8eSPaolo Bonzini }
269e28bee8eSPaolo Bonzini
270e28bee8eSPaolo Bonzini switch (function) {
271e28bee8eSPaolo Bonzini case SYS_CFG_VOLT:
272e28bee8eSPaolo Bonzini if (site == SYS_CFG_SITE_DB1 && device < s->db_num_vsensors) {
273e28bee8eSPaolo Bonzini *val = s->db_voltage[device];
274e28bee8eSPaolo Bonzini return true;
275e28bee8eSPaolo Bonzini }
276e28bee8eSPaolo Bonzini if (site == SYS_CFG_SITE_MB && device == 0) {
277e28bee8eSPaolo Bonzini /* There is only one motherboard voltage sensor:
278e28bee8eSPaolo Bonzini * VIO : 3.3V : bus voltage between mother and daughterboard
279e28bee8eSPaolo Bonzini */
280e28bee8eSPaolo Bonzini *val = 3300000;
281e28bee8eSPaolo Bonzini return true;
282e28bee8eSPaolo Bonzini }
283e28bee8eSPaolo Bonzini break;
284e28bee8eSPaolo Bonzini case SYS_CFG_OSC:
285ec1efab9SPeter Maydell if (site == SYS_CFG_SITE_MB && device < ARRAY_SIZE(s->mb_clock)) {
286e28bee8eSPaolo Bonzini /* motherboard clock */
287e28bee8eSPaolo Bonzini *val = s->mb_clock[device];
288e28bee8eSPaolo Bonzini return true;
289e28bee8eSPaolo Bonzini }
290e28bee8eSPaolo Bonzini if (site == SYS_CFG_SITE_DB1 && device < s->db_num_clocks) {
291e28bee8eSPaolo Bonzini /* daughterboard clock */
292e28bee8eSPaolo Bonzini *val = s->db_clock[device];
293e28bee8eSPaolo Bonzini return true;
294e28bee8eSPaolo Bonzini }
295e28bee8eSPaolo Bonzini break;
296e28bee8eSPaolo Bonzini default:
297e28bee8eSPaolo Bonzini break;
298e28bee8eSPaolo Bonzini }
299e28bee8eSPaolo Bonzini
300e28bee8eSPaolo Bonzini cfgctrl_unimp:
301e28bee8eSPaolo Bonzini qemu_log_mask(LOG_UNIMP,
302e28bee8eSPaolo Bonzini "arm_sysctl: Unimplemented SYS_CFGCTRL read of function "
303e28bee8eSPaolo Bonzini "0x%x DCC 0x%x site 0x%x position 0x%x device 0x%x\n",
304e28bee8eSPaolo Bonzini function, dcc, site, position, device);
305e28bee8eSPaolo Bonzini return false;
306e28bee8eSPaolo Bonzini }
307e28bee8eSPaolo Bonzini
308e28bee8eSPaolo Bonzini /**
309e28bee8eSPaolo Bonzini * vexpress_cfgctrl_write:
310e28bee8eSPaolo Bonzini * @s: arm_sysctl_state pointer
311e28bee8eSPaolo Bonzini * @dcc, @function, @site, @position, @device: split out values from
312e28bee8eSPaolo Bonzini * SYS_CFGCTRL register
313e28bee8eSPaolo Bonzini * @val: data to write
314e28bee8eSPaolo Bonzini *
315e28bee8eSPaolo Bonzini * Handle a VExpress SYS_CFGCTRL register write. On success, return true.
316e28bee8eSPaolo Bonzini * On failure, return false.
317e28bee8eSPaolo Bonzini */
vexpress_cfgctrl_write(arm_sysctl_state * s,unsigned int dcc,unsigned int function,unsigned int site,unsigned int position,unsigned int device,uint32_t val)318e28bee8eSPaolo Bonzini static bool vexpress_cfgctrl_write(arm_sysctl_state *s, unsigned int dcc,
319e28bee8eSPaolo Bonzini unsigned int function, unsigned int site,
320e28bee8eSPaolo Bonzini unsigned int position, unsigned int device,
321e28bee8eSPaolo Bonzini uint32_t val)
322e28bee8eSPaolo Bonzini {
323e28bee8eSPaolo Bonzini /* We don't support anything other than DCC 0, board stack position 0
324e28bee8eSPaolo Bonzini * or sites other than motherboard/daughterboard:
325e28bee8eSPaolo Bonzini */
326e28bee8eSPaolo Bonzini if (dcc != 0 || position != 0 ||
327e28bee8eSPaolo Bonzini (site != SYS_CFG_SITE_MB && site != SYS_CFG_SITE_DB1)) {
328e28bee8eSPaolo Bonzini goto cfgctrl_unimp;
329e28bee8eSPaolo Bonzini }
330e28bee8eSPaolo Bonzini
331e28bee8eSPaolo Bonzini switch (function) {
332e28bee8eSPaolo Bonzini case SYS_CFG_OSC:
333ec1efab9SPeter Maydell if (site == SYS_CFG_SITE_MB && device < ARRAY_SIZE(s->mb_clock)) {
334e28bee8eSPaolo Bonzini /* motherboard clock */
335e28bee8eSPaolo Bonzini s->mb_clock[device] = val;
336e28bee8eSPaolo Bonzini return true;
337e28bee8eSPaolo Bonzini }
338e28bee8eSPaolo Bonzini if (site == SYS_CFG_SITE_DB1 && device < s->db_num_clocks) {
339e28bee8eSPaolo Bonzini /* daughterboard clock */
340e28bee8eSPaolo Bonzini s->db_clock[device] = val;
341e28bee8eSPaolo Bonzini return true;
342e28bee8eSPaolo Bonzini }
343e28bee8eSPaolo Bonzini break;
344e28bee8eSPaolo Bonzini case SYS_CFG_MUXFPGA:
345e28bee8eSPaolo Bonzini if (site == SYS_CFG_SITE_MB && device == 0) {
346e28bee8eSPaolo Bonzini /* Select whether video output comes from motherboard
347e28bee8eSPaolo Bonzini * or daughterboard: log and ignore as QEMU doesn't
348e28bee8eSPaolo Bonzini * support this.
349e28bee8eSPaolo Bonzini */
350e28bee8eSPaolo Bonzini qemu_log_mask(LOG_UNIMP, "arm_sysctl: selection of video output "
351e28bee8eSPaolo Bonzini "not supported, ignoring\n");
352e28bee8eSPaolo Bonzini return true;
353e28bee8eSPaolo Bonzini }
354e28bee8eSPaolo Bonzini break;
355e28bee8eSPaolo Bonzini case SYS_CFG_SHUTDOWN:
356e28bee8eSPaolo Bonzini if (site == SYS_CFG_SITE_MB && device == 0) {
357cf83f140SEric Blake qemu_system_shutdown_request(SHUTDOWN_CAUSE_GUEST_SHUTDOWN);
358e28bee8eSPaolo Bonzini return true;
359e28bee8eSPaolo Bonzini }
360e28bee8eSPaolo Bonzini break;
361e28bee8eSPaolo Bonzini case SYS_CFG_REBOOT:
362e28bee8eSPaolo Bonzini if (site == SYS_CFG_SITE_MB && device == 0) {
363cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
364e28bee8eSPaolo Bonzini return true;
365e28bee8eSPaolo Bonzini }
366e28bee8eSPaolo Bonzini break;
367e28bee8eSPaolo Bonzini case SYS_CFG_DVIMODE:
368e28bee8eSPaolo Bonzini if (site == SYS_CFG_SITE_MB && device == 0) {
369e28bee8eSPaolo Bonzini /* Selecting DVI mode is meaningless for QEMU: we will
370e28bee8eSPaolo Bonzini * always display the output correctly according to the
371e28bee8eSPaolo Bonzini * pixel height/width programmed into the CLCD controller.
372e28bee8eSPaolo Bonzini */
373e28bee8eSPaolo Bonzini return true;
374e28bee8eSPaolo Bonzini }
375e28bee8eSPaolo Bonzini default:
376e28bee8eSPaolo Bonzini break;
377e28bee8eSPaolo Bonzini }
378e28bee8eSPaolo Bonzini
379e28bee8eSPaolo Bonzini cfgctrl_unimp:
380e28bee8eSPaolo Bonzini qemu_log_mask(LOG_UNIMP,
381e28bee8eSPaolo Bonzini "arm_sysctl: Unimplemented SYS_CFGCTRL write of function "
382e28bee8eSPaolo Bonzini "0x%x DCC 0x%x site 0x%x position 0x%x device 0x%x\n",
383e28bee8eSPaolo Bonzini function, dcc, site, position, device);
384e28bee8eSPaolo Bonzini return false;
385e28bee8eSPaolo Bonzini }
386e28bee8eSPaolo Bonzini
arm_sysctl_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)387e28bee8eSPaolo Bonzini static void arm_sysctl_write(void *opaque, hwaddr offset,
388e28bee8eSPaolo Bonzini uint64_t val, unsigned size)
389e28bee8eSPaolo Bonzini {
390e28bee8eSPaolo Bonzini arm_sysctl_state *s = (arm_sysctl_state *)opaque;
391e28bee8eSPaolo Bonzini
392e28bee8eSPaolo Bonzini switch (offset) {
393e28bee8eSPaolo Bonzini case 0x08: /* LED */
394e28bee8eSPaolo Bonzini s->leds = val;
395e28bee8eSPaolo Bonzini break;
396e28bee8eSPaolo Bonzini case 0x0c: /* OSC0 */
397e28bee8eSPaolo Bonzini case 0x10: /* OSC1 */
398e28bee8eSPaolo Bonzini case 0x14: /* OSC2 */
399e28bee8eSPaolo Bonzini case 0x18: /* OSC3 */
400e28bee8eSPaolo Bonzini case 0x1c: /* OSC4 */
401e28bee8eSPaolo Bonzini /* ??? */
402e28bee8eSPaolo Bonzini break;
403e28bee8eSPaolo Bonzini case 0x20: /* LOCK */
404e28bee8eSPaolo Bonzini if (val == LOCK_VALUE)
405e28bee8eSPaolo Bonzini s->lockval = val;
406e28bee8eSPaolo Bonzini else
407e28bee8eSPaolo Bonzini s->lockval = val & 0x7fff;
408e28bee8eSPaolo Bonzini break;
409e28bee8eSPaolo Bonzini case 0x28: /* CFGDATA1 */
410e28bee8eSPaolo Bonzini /* ??? Need to implement this. */
411e28bee8eSPaolo Bonzini s->cfgdata1 = val;
412e28bee8eSPaolo Bonzini break;
413e28bee8eSPaolo Bonzini case 0x2c: /* CFGDATA2 */
414e28bee8eSPaolo Bonzini /* ??? Need to implement this. */
415e28bee8eSPaolo Bonzini s->cfgdata2 = val;
416e28bee8eSPaolo Bonzini break;
417e28bee8eSPaolo Bonzini case 0x30: /* FLAGSSET */
418e28bee8eSPaolo Bonzini s->flags |= val;
419e28bee8eSPaolo Bonzini break;
420e28bee8eSPaolo Bonzini case 0x34: /* FLAGSCLR */
421e28bee8eSPaolo Bonzini s->flags &= ~val;
422e28bee8eSPaolo Bonzini break;
423e28bee8eSPaolo Bonzini case 0x38: /* NVFLAGSSET */
424e28bee8eSPaolo Bonzini s->nvflags |= val;
425e28bee8eSPaolo Bonzini break;
426e28bee8eSPaolo Bonzini case 0x3c: /* NVFLAGSCLR */
427e28bee8eSPaolo Bonzini s->nvflags &= ~val;
428e28bee8eSPaolo Bonzini break;
429e28bee8eSPaolo Bonzini case 0x40: /* RESETCTL */
430e28bee8eSPaolo Bonzini switch (board_id(s)) {
431e28bee8eSPaolo Bonzini case BOARD_ID_PB926:
432e28bee8eSPaolo Bonzini if (s->lockval == LOCK_VALUE) {
433e28bee8eSPaolo Bonzini s->resetlevel = val;
434e28bee8eSPaolo Bonzini if (val & 0x100) {
435cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
436e28bee8eSPaolo Bonzini }
437e28bee8eSPaolo Bonzini }
438e28bee8eSPaolo Bonzini break;
439e28bee8eSPaolo Bonzini case BOARD_ID_PBX:
440e28bee8eSPaolo Bonzini case BOARD_ID_PBA8:
441e28bee8eSPaolo Bonzini if (s->lockval == LOCK_VALUE) {
442e28bee8eSPaolo Bonzini s->resetlevel = val;
443e28bee8eSPaolo Bonzini if (val & 0x04) {
444cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
445e28bee8eSPaolo Bonzini }
446e28bee8eSPaolo Bonzini }
447e28bee8eSPaolo Bonzini break;
448e28bee8eSPaolo Bonzini case BOARD_ID_VEXPRESS:
449e28bee8eSPaolo Bonzini case BOARD_ID_EB:
450e28bee8eSPaolo Bonzini default:
451e28bee8eSPaolo Bonzini /* reserved: RAZ/WI */
452e28bee8eSPaolo Bonzini break;
453e28bee8eSPaolo Bonzini }
454e28bee8eSPaolo Bonzini break;
455e28bee8eSPaolo Bonzini case 0x44: /* PCICTL */
456e28bee8eSPaolo Bonzini /* nothing to do. */
457e28bee8eSPaolo Bonzini break;
458e28bee8eSPaolo Bonzini case 0x4c: /* FLASH */
459e28bee8eSPaolo Bonzini break;
460e28bee8eSPaolo Bonzini case 0x50: /* CLCD */
461e28bee8eSPaolo Bonzini switch (board_id(s)) {
462e28bee8eSPaolo Bonzini case BOARD_ID_PB926:
463e28bee8eSPaolo Bonzini /* On 926 bits 13:8 are R/O, bits 1:0 control
464e28bee8eSPaolo Bonzini * the mux that defines how to interpret the PL110
465e28bee8eSPaolo Bonzini * graphics format, and other bits are r/w but we
466e28bee8eSPaolo Bonzini * don't implement them to do anything.
467e28bee8eSPaolo Bonzini */
468e28bee8eSPaolo Bonzini s->sys_clcd &= 0x3f00;
469e28bee8eSPaolo Bonzini s->sys_clcd |= val & ~0x3f00;
470e28bee8eSPaolo Bonzini qemu_set_irq(s->pl110_mux_ctrl, val & 3);
471e28bee8eSPaolo Bonzini break;
472e28bee8eSPaolo Bonzini case BOARD_ID_EB:
473e28bee8eSPaolo Bonzini /* The EB is the same except that there is no mux since
474e28bee8eSPaolo Bonzini * the EB has a PL111.
475e28bee8eSPaolo Bonzini */
476e28bee8eSPaolo Bonzini s->sys_clcd &= 0x3f00;
477e28bee8eSPaolo Bonzini s->sys_clcd |= val & ~0x3f00;
478e28bee8eSPaolo Bonzini break;
479e28bee8eSPaolo Bonzini case BOARD_ID_PBA8:
480e28bee8eSPaolo Bonzini case BOARD_ID_PBX:
481e28bee8eSPaolo Bonzini /* On PBA8 and PBX bit 7 is r/w and all other bits
482e28bee8eSPaolo Bonzini * are either r/o or RAZ/WI.
483e28bee8eSPaolo Bonzini */
484e28bee8eSPaolo Bonzini s->sys_clcd &= (1 << 7);
485e28bee8eSPaolo Bonzini s->sys_clcd |= val & ~(1 << 7);
486e28bee8eSPaolo Bonzini break;
487e28bee8eSPaolo Bonzini case BOARD_ID_VEXPRESS:
488e28bee8eSPaolo Bonzini default:
489e28bee8eSPaolo Bonzini /* On VExpress this register is unimplemented and will RAZ/WI */
490e28bee8eSPaolo Bonzini break;
491e28bee8eSPaolo Bonzini }
492e28bee8eSPaolo Bonzini break;
493e28bee8eSPaolo Bonzini case 0x54: /* CLCDSER */
494e28bee8eSPaolo Bonzini case 0x64: /* DMAPSR0 */
495e28bee8eSPaolo Bonzini case 0x68: /* DMAPSR1 */
496e28bee8eSPaolo Bonzini case 0x6c: /* DMAPSR2 */
497e28bee8eSPaolo Bonzini case 0x70: /* IOSEL */
498e28bee8eSPaolo Bonzini case 0x74: /* PLDCTL */
499e28bee8eSPaolo Bonzini case 0x80: /* BUSID */
500e28bee8eSPaolo Bonzini case 0x84: /* PROCID0 */
501e28bee8eSPaolo Bonzini case 0x88: /* PROCID1 */
502e28bee8eSPaolo Bonzini case 0x8c: /* OSCRESET0 */
503e28bee8eSPaolo Bonzini case 0x90: /* OSCRESET1 */
504e28bee8eSPaolo Bonzini case 0x94: /* OSCRESET2 */
505e28bee8eSPaolo Bonzini case 0x98: /* OSCRESET3 */
506e28bee8eSPaolo Bonzini case 0x9c: /* OSCRESET4 */
507e28bee8eSPaolo Bonzini break;
508e28bee8eSPaolo Bonzini case 0xa0: /* SYS_CFGDATA */
509e28bee8eSPaolo Bonzini if (board_id(s) != BOARD_ID_VEXPRESS) {
510e28bee8eSPaolo Bonzini goto bad_reg;
511e28bee8eSPaolo Bonzini }
512e28bee8eSPaolo Bonzini s->sys_cfgdata = val;
513e28bee8eSPaolo Bonzini return;
514e28bee8eSPaolo Bonzini case 0xa4: /* SYS_CFGCTRL */
515e28bee8eSPaolo Bonzini if (board_id(s) != BOARD_ID_VEXPRESS) {
516e28bee8eSPaolo Bonzini goto bad_reg;
517e28bee8eSPaolo Bonzini }
518e28bee8eSPaolo Bonzini /* Undefined bits [19:18] are RAZ/WI, and writing to
519e28bee8eSPaolo Bonzini * the start bit just triggers the action; it always reads
520e28bee8eSPaolo Bonzini * as zero.
521e28bee8eSPaolo Bonzini */
522e28bee8eSPaolo Bonzini s->sys_cfgctrl = val & ~((3 << 18) | (1 << 31));
523e28bee8eSPaolo Bonzini if (val & (1 << 31)) {
524e28bee8eSPaolo Bonzini /* Start bit set -- actually do something */
525e28bee8eSPaolo Bonzini unsigned int dcc = extract32(s->sys_cfgctrl, 26, 4);
526e28bee8eSPaolo Bonzini unsigned int function = extract32(s->sys_cfgctrl, 20, 6);
527e28bee8eSPaolo Bonzini unsigned int site = extract32(s->sys_cfgctrl, 16, 2);
528e28bee8eSPaolo Bonzini unsigned int position = extract32(s->sys_cfgctrl, 12, 4);
529e28bee8eSPaolo Bonzini unsigned int device = extract32(s->sys_cfgctrl, 0, 12);
530e28bee8eSPaolo Bonzini s->sys_cfgstat = 1; /* complete */
531e28bee8eSPaolo Bonzini if (s->sys_cfgctrl & (1 << 30)) {
532e28bee8eSPaolo Bonzini if (!vexpress_cfgctrl_write(s, dcc, function, site, position,
533e28bee8eSPaolo Bonzini device, s->sys_cfgdata)) {
534e28bee8eSPaolo Bonzini s->sys_cfgstat |= 2; /* error */
535e28bee8eSPaolo Bonzini }
536e28bee8eSPaolo Bonzini } else {
537b2e7e204SPeter Maydell uint32_t data;
538e28bee8eSPaolo Bonzini if (!vexpress_cfgctrl_read(s, dcc, function, site, position,
539b2e7e204SPeter Maydell device, &data)) {
540e28bee8eSPaolo Bonzini s->sys_cfgstat |= 2; /* error */
541e28bee8eSPaolo Bonzini } else {
542b2e7e204SPeter Maydell s->sys_cfgdata = data;
543e28bee8eSPaolo Bonzini }
544e28bee8eSPaolo Bonzini }
545e28bee8eSPaolo Bonzini }
546e28bee8eSPaolo Bonzini s->sys_cfgctrl &= ~(1 << 31);
547e28bee8eSPaolo Bonzini return;
548e28bee8eSPaolo Bonzini case 0xa8: /* SYS_CFGSTAT */
549e28bee8eSPaolo Bonzini if (board_id(s) != BOARD_ID_VEXPRESS) {
550e28bee8eSPaolo Bonzini goto bad_reg;
551e28bee8eSPaolo Bonzini }
552e28bee8eSPaolo Bonzini s->sys_cfgstat = val & 3;
553e28bee8eSPaolo Bonzini return;
554e28bee8eSPaolo Bonzini default:
555e28bee8eSPaolo Bonzini bad_reg:
556e28bee8eSPaolo Bonzini qemu_log_mask(LOG_GUEST_ERROR,
557e28bee8eSPaolo Bonzini "arm_sysctl_write: Bad register offset 0x%x\n",
558e28bee8eSPaolo Bonzini (int)offset);
559e28bee8eSPaolo Bonzini return;
560e28bee8eSPaolo Bonzini }
561e28bee8eSPaolo Bonzini }
562e28bee8eSPaolo Bonzini
563e28bee8eSPaolo Bonzini static const MemoryRegionOps arm_sysctl_ops = {
564e28bee8eSPaolo Bonzini .read = arm_sysctl_read,
565e28bee8eSPaolo Bonzini .write = arm_sysctl_write,
566e28bee8eSPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
567e28bee8eSPaolo Bonzini };
568e28bee8eSPaolo Bonzini
arm_sysctl_gpio_set(void * opaque,int line,int level)569e28bee8eSPaolo Bonzini static void arm_sysctl_gpio_set(void *opaque, int line, int level)
570e28bee8eSPaolo Bonzini {
571e28bee8eSPaolo Bonzini arm_sysctl_state *s = (arm_sysctl_state *)opaque;
572e28bee8eSPaolo Bonzini switch (line) {
573e28bee8eSPaolo Bonzini case ARM_SYSCTL_GPIO_MMC_WPROT:
574e28bee8eSPaolo Bonzini {
575e28bee8eSPaolo Bonzini /* For PB926 and EB write-protect is bit 2 of SYS_MCI;
576e28bee8eSPaolo Bonzini * for all later boards it is bit 1.
577e28bee8eSPaolo Bonzini */
578e28bee8eSPaolo Bonzini int bit = 2;
579e28bee8eSPaolo Bonzini if ((board_id(s) == BOARD_ID_PB926) || (board_id(s) == BOARD_ID_EB)) {
580e28bee8eSPaolo Bonzini bit = 4;
581e28bee8eSPaolo Bonzini }
582e28bee8eSPaolo Bonzini s->sys_mci &= ~bit;
583e28bee8eSPaolo Bonzini if (level) {
584e28bee8eSPaolo Bonzini s->sys_mci |= bit;
585e28bee8eSPaolo Bonzini }
586e28bee8eSPaolo Bonzini break;
587e28bee8eSPaolo Bonzini }
588e28bee8eSPaolo Bonzini case ARM_SYSCTL_GPIO_MMC_CARDIN:
589e28bee8eSPaolo Bonzini s->sys_mci &= ~1;
590e28bee8eSPaolo Bonzini if (level) {
591e28bee8eSPaolo Bonzini s->sys_mci |= 1;
592e28bee8eSPaolo Bonzini }
593e28bee8eSPaolo Bonzini break;
594e28bee8eSPaolo Bonzini }
595e28bee8eSPaolo Bonzini }
596e28bee8eSPaolo Bonzini
arm_sysctl_init(Object * obj)597e28bee8eSPaolo Bonzini static void arm_sysctl_init(Object *obj)
598e28bee8eSPaolo Bonzini {
599e28bee8eSPaolo Bonzini DeviceState *dev = DEVICE(obj);
600e28bee8eSPaolo Bonzini SysBusDevice *sd = SYS_BUS_DEVICE(obj);
601ba4ea5bdSAndreas Färber arm_sysctl_state *s = ARM_SYSCTL(obj);
602e28bee8eSPaolo Bonzini
6033c161542SPaolo Bonzini memory_region_init_io(&s->iomem, OBJECT(dev), &arm_sysctl_ops, s,
6043c161542SPaolo Bonzini "arm-sysctl", 0x1000);
605e28bee8eSPaolo Bonzini sysbus_init_mmio(sd, &s->iomem);
606e28bee8eSPaolo Bonzini qdev_init_gpio_in(dev, arm_sysctl_gpio_set, 2);
607e28bee8eSPaolo Bonzini qdev_init_gpio_out(dev, &s->pl110_mux_ctrl, 1);
608e28bee8eSPaolo Bonzini }
609e28bee8eSPaolo Bonzini
arm_sysctl_realize(DeviceState * d,Error ** errp)610e28bee8eSPaolo Bonzini static void arm_sysctl_realize(DeviceState *d, Error **errp)
611e28bee8eSPaolo Bonzini {
612ba4ea5bdSAndreas Färber arm_sysctl_state *s = ARM_SYSCTL(d);
613ba4ea5bdSAndreas Färber
614e28bee8eSPaolo Bonzini s->db_clock = g_new0(uint32_t, s->db_num_clocks);
615e28bee8eSPaolo Bonzini }
616e28bee8eSPaolo Bonzini
arm_sysctl_finalize(Object * obj)617e28bee8eSPaolo Bonzini static void arm_sysctl_finalize(Object *obj)
618e28bee8eSPaolo Bonzini {
619ba4ea5bdSAndreas Färber arm_sysctl_state *s = ARM_SYSCTL(obj);
620ba4ea5bdSAndreas Färber
621e28bee8eSPaolo Bonzini g_free(s->db_voltage);
622e28bee8eSPaolo Bonzini g_free(s->db_clock);
623e28bee8eSPaolo Bonzini g_free(s->db_clock_reset);
624e28bee8eSPaolo Bonzini }
625e28bee8eSPaolo Bonzini
626e28bee8eSPaolo Bonzini static Property arm_sysctl_properties[] = {
627e28bee8eSPaolo Bonzini DEFINE_PROP_UINT32("sys_id", arm_sysctl_state, sys_id, 0),
628e28bee8eSPaolo Bonzini DEFINE_PROP_UINT32("proc_id", arm_sysctl_state, proc_id, 0),
629e28bee8eSPaolo Bonzini /* Daughterboard power supply voltages (as reported via SYS_CFG) */
630e28bee8eSPaolo Bonzini DEFINE_PROP_ARRAY("db-voltage", arm_sysctl_state, db_num_vsensors,
631e28bee8eSPaolo Bonzini db_voltage, qdev_prop_uint32, uint32_t),
632e28bee8eSPaolo Bonzini /* Daughterboard clock reset values (as reported via SYS_CFG) */
633e28bee8eSPaolo Bonzini DEFINE_PROP_ARRAY("db-clock", arm_sysctl_state, db_num_clocks,
634e28bee8eSPaolo Bonzini db_clock_reset, qdev_prop_uint32, uint32_t),
635e28bee8eSPaolo Bonzini DEFINE_PROP_END_OF_LIST(),
636e28bee8eSPaolo Bonzini };
637e28bee8eSPaolo Bonzini
arm_sysctl_class_init(ObjectClass * klass,void * data)638e28bee8eSPaolo Bonzini static void arm_sysctl_class_init(ObjectClass *klass, void *data)
639e28bee8eSPaolo Bonzini {
640e28bee8eSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
641e28bee8eSPaolo Bonzini
642e28bee8eSPaolo Bonzini dc->realize = arm_sysctl_realize;
643*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, arm_sysctl_reset);
644e28bee8eSPaolo Bonzini dc->vmsd = &vmstate_arm_sysctl;
6454f67d30bSMarc-André Lureau device_class_set_props(dc, arm_sysctl_properties);
646e28bee8eSPaolo Bonzini }
647e28bee8eSPaolo Bonzini
648e28bee8eSPaolo Bonzini static const TypeInfo arm_sysctl_info = {
649ba4ea5bdSAndreas Färber .name = TYPE_ARM_SYSCTL,
650e28bee8eSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE,
651e28bee8eSPaolo Bonzini .instance_size = sizeof(arm_sysctl_state),
652e28bee8eSPaolo Bonzini .instance_init = arm_sysctl_init,
653e28bee8eSPaolo Bonzini .instance_finalize = arm_sysctl_finalize,
654e28bee8eSPaolo Bonzini .class_init = arm_sysctl_class_init,
655e28bee8eSPaolo Bonzini };
656e28bee8eSPaolo Bonzini
arm_sysctl_register_types(void)657e28bee8eSPaolo Bonzini static void arm_sysctl_register_types(void)
658e28bee8eSPaolo Bonzini {
659e28bee8eSPaolo Bonzini type_register_static(&arm_sysctl_info);
660e28bee8eSPaolo Bonzini }
661e28bee8eSPaolo Bonzini
662e28bee8eSPaolo Bonzini type_init(arm_sysctl_register_types)
663