xref: /openbmc/qemu/hw/misc/arm11scu.c (revision 760df0d121a836dcbf3726b80b820115aef21b30)
153cb9a1cSAndreas Färber /*
253cb9a1cSAndreas Färber  * ARM11MPCore Snoop Control Unit (SCU) emulation
353cb9a1cSAndreas Färber  *
453cb9a1cSAndreas Färber  * Copyright (c) 2006-2007 CodeSourcery.
553cb9a1cSAndreas Färber  * Copyright (c) 2013 SUSE LINUX Products GmbH
653cb9a1cSAndreas Färber  * Written by Paul Brook and Andreas Färber
753cb9a1cSAndreas Färber  *
853cb9a1cSAndreas Färber  * This code is licensed under the GPL.
953cb9a1cSAndreas Färber  */
1053cb9a1cSAndreas Färber 
118ef94f0bSPeter Maydell #include "qemu/osdep.h"
1253cb9a1cSAndreas Färber #include "hw/misc/arm11scu.h"
13a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
1403dd024fSPaolo Bonzini #include "qemu/log.h"
150b8fa32fSMarkus Armbruster #include "qemu/module.h"
1653cb9a1cSAndreas Färber 
mpcore_scu_read(void * opaque,hwaddr offset,unsigned size)1753cb9a1cSAndreas Färber static uint64_t mpcore_scu_read(void *opaque, hwaddr offset,
1853cb9a1cSAndreas Färber                                 unsigned size)
1953cb9a1cSAndreas Färber {
2053cb9a1cSAndreas Färber     ARM11SCUState *s = (ARM11SCUState *)opaque;
2153cb9a1cSAndreas Färber     int id;
2253cb9a1cSAndreas Färber     /* SCU */
2353cb9a1cSAndreas Färber     switch (offset) {
2453cb9a1cSAndreas Färber     case 0x00: /* Control.  */
2553cb9a1cSAndreas Färber         return s->control;
2653cb9a1cSAndreas Färber     case 0x04: /* Configuration.  */
2753cb9a1cSAndreas Färber         id = ((1 << s->num_cpu) - 1) << 4;
2853cb9a1cSAndreas Färber         return id | (s->num_cpu - 1);
2953cb9a1cSAndreas Färber     case 0x08: /* CPU status.  */
3053cb9a1cSAndreas Färber         return 0;
3153cb9a1cSAndreas Färber     case 0x0c: /* Invalidate all.  */
3253cb9a1cSAndreas Färber         return 0;
3353cb9a1cSAndreas Färber     default:
3453cb9a1cSAndreas Färber         qemu_log_mask(LOG_GUEST_ERROR,
3553cb9a1cSAndreas Färber                       "mpcore_priv_read: Bad offset %x\n", (int)offset);
3653cb9a1cSAndreas Färber         return 0;
3753cb9a1cSAndreas Färber     }
3853cb9a1cSAndreas Färber }
3953cb9a1cSAndreas Färber 
mpcore_scu_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)4053cb9a1cSAndreas Färber static void mpcore_scu_write(void *opaque, hwaddr offset,
4153cb9a1cSAndreas Färber                              uint64_t value, unsigned size)
4253cb9a1cSAndreas Färber {
4353cb9a1cSAndreas Färber     ARM11SCUState *s = (ARM11SCUState *)opaque;
4453cb9a1cSAndreas Färber     /* SCU */
4553cb9a1cSAndreas Färber     switch (offset) {
4653cb9a1cSAndreas Färber     case 0: /* Control register.  */
4753cb9a1cSAndreas Färber         s->control = value & 1;
4853cb9a1cSAndreas Färber         break;
4953cb9a1cSAndreas Färber     case 0x0c: /* Invalidate all.  */
5053cb9a1cSAndreas Färber         /* This is a no-op as cache is not emulated.  */
5153cb9a1cSAndreas Färber         break;
5253cb9a1cSAndreas Färber     default:
5353cb9a1cSAndreas Färber         qemu_log_mask(LOG_GUEST_ERROR,
5453cb9a1cSAndreas Färber                       "mpcore_priv_read: Bad offset %x\n", (int)offset);
5553cb9a1cSAndreas Färber     }
5653cb9a1cSAndreas Färber }
5753cb9a1cSAndreas Färber 
5853cb9a1cSAndreas Färber static const MemoryRegionOps mpcore_scu_ops = {
5953cb9a1cSAndreas Färber     .read = mpcore_scu_read,
6053cb9a1cSAndreas Färber     .write = mpcore_scu_write,
6153cb9a1cSAndreas Färber     .endianness = DEVICE_NATIVE_ENDIAN,
6253cb9a1cSAndreas Färber };
6353cb9a1cSAndreas Färber 
arm11_scu_realize(DeviceState * dev,Error ** errp)6453cb9a1cSAndreas Färber static void arm11_scu_realize(DeviceState *dev, Error **errp)
6553cb9a1cSAndreas Färber {
6653cb9a1cSAndreas Färber }
6753cb9a1cSAndreas Färber 
arm11_scu_init(Object * obj)6853cb9a1cSAndreas Färber static void arm11_scu_init(Object *obj)
6953cb9a1cSAndreas Färber {
7053cb9a1cSAndreas Färber     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
7153cb9a1cSAndreas Färber     ARM11SCUState *s = ARM11_SCU(obj);
7253cb9a1cSAndreas Färber 
7353cb9a1cSAndreas Färber     memory_region_init_io(&s->iomem, OBJECT(s),
7453cb9a1cSAndreas Färber                           &mpcore_scu_ops, s, "mpcore-scu", 0x100);
7553cb9a1cSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
7653cb9a1cSAndreas Färber }
7753cb9a1cSAndreas Färber 
7853cb9a1cSAndreas Färber static Property arm11_scu_properties[] = {
7953cb9a1cSAndreas Färber     DEFINE_PROP_UINT32("num-cpu", ARM11SCUState, num_cpu, 1),
8053cb9a1cSAndreas Färber     DEFINE_PROP_END_OF_LIST()
8153cb9a1cSAndreas Färber };
8253cb9a1cSAndreas Färber 
arm11_scu_class_init(ObjectClass * oc,void * data)8353cb9a1cSAndreas Färber static void arm11_scu_class_init(ObjectClass *oc, void *data)
8453cb9a1cSAndreas Färber {
8553cb9a1cSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
8653cb9a1cSAndreas Färber 
8753cb9a1cSAndreas Färber     dc->realize = arm11_scu_realize;
88*4f67d30bSMarc-André Lureau     device_class_set_props(dc, arm11_scu_properties);
8953cb9a1cSAndreas Färber }
9053cb9a1cSAndreas Färber 
9153cb9a1cSAndreas Färber static const TypeInfo arm11_scu_type_info = {
9253cb9a1cSAndreas Färber     .name          = TYPE_ARM11_SCU,
9353cb9a1cSAndreas Färber     .parent        = TYPE_SYS_BUS_DEVICE,
9453cb9a1cSAndreas Färber     .instance_size = sizeof(ARM11SCUState),
9553cb9a1cSAndreas Färber     .instance_init = arm11_scu_init,
9653cb9a1cSAndreas Färber     .class_init    = arm11_scu_class_init,
9753cb9a1cSAndreas Färber };
9853cb9a1cSAndreas Färber 
arm11_scu_register_types(void)9953cb9a1cSAndreas Färber static void arm11_scu_register_types(void)
10053cb9a1cSAndreas Färber {
10153cb9a1cSAndreas Färber     type_register_static(&arm11_scu_type_info);
10253cb9a1cSAndreas Färber }
10353cb9a1cSAndreas Färber 
10453cb9a1cSAndreas Färber type_init(arm11_scu_register_types)
105