1b71d0385SNiek Linnenbank /*
2b71d0385SNiek Linnenbank * Allwinner H3 SDRAM Controller emulation
3b71d0385SNiek Linnenbank *
4b71d0385SNiek Linnenbank * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com>
5b71d0385SNiek Linnenbank *
6b71d0385SNiek Linnenbank * This program is free software: you can redistribute it and/or modify
7b71d0385SNiek Linnenbank * it under the terms of the GNU General Public License as published by
8b71d0385SNiek Linnenbank * the Free Software Foundation, either version 2 of the License, or
9b71d0385SNiek Linnenbank * (at your option) any later version.
10b71d0385SNiek Linnenbank *
11b71d0385SNiek Linnenbank * This program is distributed in the hope that it will be useful,
12b71d0385SNiek Linnenbank * but WITHOUT ANY WARRANTY; without even the implied warranty of
13b71d0385SNiek Linnenbank * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14b71d0385SNiek Linnenbank * GNU General Public License for more details.
15b71d0385SNiek Linnenbank *
16b71d0385SNiek Linnenbank * You should have received a copy of the GNU General Public License
17b71d0385SNiek Linnenbank * along with this program. If not, see <http://www.gnu.org/licenses/>.
18b71d0385SNiek Linnenbank */
19b71d0385SNiek Linnenbank
20b71d0385SNiek Linnenbank #include "qemu/osdep.h"
21b71d0385SNiek Linnenbank #include "qemu/units.h"
22b71d0385SNiek Linnenbank #include "qemu/error-report.h"
23b71d0385SNiek Linnenbank #include "hw/sysbus.h"
24b71d0385SNiek Linnenbank #include "migration/vmstate.h"
25b71d0385SNiek Linnenbank #include "qemu/log.h"
26b71d0385SNiek Linnenbank #include "qemu/module.h"
27b71d0385SNiek Linnenbank #include "exec/address-spaces.h"
28b71d0385SNiek Linnenbank #include "hw/qdev-properties.h"
29b71d0385SNiek Linnenbank #include "qapi/error.h"
30b71d0385SNiek Linnenbank #include "hw/misc/allwinner-h3-dramc.h"
31b71d0385SNiek Linnenbank #include "trace.h"
32b71d0385SNiek Linnenbank
33b71d0385SNiek Linnenbank #define REG_INDEX(offset) (offset / sizeof(uint32_t))
34b71d0385SNiek Linnenbank
35b71d0385SNiek Linnenbank /* DRAMCOM register offsets */
36b71d0385SNiek Linnenbank enum {
37b71d0385SNiek Linnenbank REG_DRAMCOM_CR = 0x0000, /* Control Register */
38b71d0385SNiek Linnenbank };
39b71d0385SNiek Linnenbank
40b71d0385SNiek Linnenbank /* DRAMCTL register offsets */
41b71d0385SNiek Linnenbank enum {
42b71d0385SNiek Linnenbank REG_DRAMCTL_PIR = 0x0000, /* PHY Initialization Register */
43b71d0385SNiek Linnenbank REG_DRAMCTL_PGSR = 0x0010, /* PHY General Status Register */
44b71d0385SNiek Linnenbank REG_DRAMCTL_STATR = 0x0018, /* Status Register */
45b71d0385SNiek Linnenbank };
46b71d0385SNiek Linnenbank
47b71d0385SNiek Linnenbank /* DRAMCTL register flags */
48b71d0385SNiek Linnenbank enum {
49b71d0385SNiek Linnenbank REG_DRAMCTL_PGSR_INITDONE = (1 << 0),
50b71d0385SNiek Linnenbank };
51b71d0385SNiek Linnenbank
52b71d0385SNiek Linnenbank enum {
53b71d0385SNiek Linnenbank REG_DRAMCTL_STATR_ACTIVE = (1 << 0),
54b71d0385SNiek Linnenbank };
55b71d0385SNiek Linnenbank
allwinner_h3_dramc_map_rows(AwH3DramCtlState * s,uint8_t row_bits,uint8_t bank_bits,uint16_t page_size)56b71d0385SNiek Linnenbank static void allwinner_h3_dramc_map_rows(AwH3DramCtlState *s, uint8_t row_bits,
57b71d0385SNiek Linnenbank uint8_t bank_bits, uint16_t page_size)
58b71d0385SNiek Linnenbank {
59b71d0385SNiek Linnenbank /*
60b71d0385SNiek Linnenbank * This function simulates row addressing behavior when bootloader
61b71d0385SNiek Linnenbank * software attempts to detect the amount of available SDRAM. In U-Boot
62b71d0385SNiek Linnenbank * the controller is configured with the widest row addressing available.
63b71d0385SNiek Linnenbank * Then a pattern is written to RAM at an offset on the row boundary size.
64b71d0385SNiek Linnenbank * If the value read back equals the value read back from the
65b71d0385SNiek Linnenbank * start of RAM, the bootloader knows the amount of row bits.
66b71d0385SNiek Linnenbank *
67b71d0385SNiek Linnenbank * This function inserts a mirrored memory region when the configured row
68b71d0385SNiek Linnenbank * bits are not matching the actual emulated memory, to simulate the
69b71d0385SNiek Linnenbank * same behavior on hardware as expected by the bootloader.
70b71d0385SNiek Linnenbank */
71b71d0385SNiek Linnenbank uint8_t row_bits_actual = 0;
72b71d0385SNiek Linnenbank
73b71d0385SNiek Linnenbank /* Calculate the actual row bits using the ram_size property */
74b71d0385SNiek Linnenbank for (uint8_t i = 8; i < 12; i++) {
75b71d0385SNiek Linnenbank if (1 << i == s->ram_size) {
76b71d0385SNiek Linnenbank row_bits_actual = i + 3;
77b71d0385SNiek Linnenbank break;
78b71d0385SNiek Linnenbank }
79b71d0385SNiek Linnenbank }
80b71d0385SNiek Linnenbank
81b71d0385SNiek Linnenbank if (s->ram_size == (1 << (row_bits - 3))) {
82b71d0385SNiek Linnenbank /* When row bits is the expected value, remove the mirror */
83b71d0385SNiek Linnenbank memory_region_set_enabled(&s->row_mirror_alias, false);
84b71d0385SNiek Linnenbank trace_allwinner_h3_dramc_rowmirror_disable();
85b71d0385SNiek Linnenbank
86b71d0385SNiek Linnenbank } else if (row_bits_actual) {
87b71d0385SNiek Linnenbank /* Row bits not matching ram_size, install the rows mirror */
8834d8df2aSNiek Linnenbank hwaddr row_mirror = s->ram_addr + ((1ULL << (row_bits_actual +
89b71d0385SNiek Linnenbank bank_bits)) * page_size);
90b71d0385SNiek Linnenbank
91b71d0385SNiek Linnenbank memory_region_set_enabled(&s->row_mirror_alias, true);
92b71d0385SNiek Linnenbank memory_region_set_address(&s->row_mirror_alias, row_mirror);
93b71d0385SNiek Linnenbank
94b71d0385SNiek Linnenbank trace_allwinner_h3_dramc_rowmirror_enable(row_mirror);
95b71d0385SNiek Linnenbank }
96b71d0385SNiek Linnenbank }
97b71d0385SNiek Linnenbank
allwinner_h3_dramcom_read(void * opaque,hwaddr offset,unsigned size)98b71d0385SNiek Linnenbank static uint64_t allwinner_h3_dramcom_read(void *opaque, hwaddr offset,
99b71d0385SNiek Linnenbank unsigned size)
100b71d0385SNiek Linnenbank {
101b71d0385SNiek Linnenbank const AwH3DramCtlState *s = AW_H3_DRAMC(opaque);
102b71d0385SNiek Linnenbank const uint32_t idx = REG_INDEX(offset);
103b71d0385SNiek Linnenbank
104b71d0385SNiek Linnenbank if (idx >= AW_H3_DRAMCOM_REGS_NUM) {
105b71d0385SNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
106b71d0385SNiek Linnenbank __func__, (uint32_t)offset);
107b71d0385SNiek Linnenbank return 0;
108b71d0385SNiek Linnenbank }
109b71d0385SNiek Linnenbank
110b71d0385SNiek Linnenbank trace_allwinner_h3_dramcom_read(offset, s->dramcom[idx], size);
111b71d0385SNiek Linnenbank
112b71d0385SNiek Linnenbank return s->dramcom[idx];
113b71d0385SNiek Linnenbank }
114b71d0385SNiek Linnenbank
allwinner_h3_dramcom_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)115b71d0385SNiek Linnenbank static void allwinner_h3_dramcom_write(void *opaque, hwaddr offset,
116b71d0385SNiek Linnenbank uint64_t val, unsigned size)
117b71d0385SNiek Linnenbank {
118b71d0385SNiek Linnenbank AwH3DramCtlState *s = AW_H3_DRAMC(opaque);
119b71d0385SNiek Linnenbank const uint32_t idx = REG_INDEX(offset);
120b71d0385SNiek Linnenbank
121b71d0385SNiek Linnenbank trace_allwinner_h3_dramcom_write(offset, val, size);
122b71d0385SNiek Linnenbank
123b71d0385SNiek Linnenbank if (idx >= AW_H3_DRAMCOM_REGS_NUM) {
124b71d0385SNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
125b71d0385SNiek Linnenbank __func__, (uint32_t)offset);
126b71d0385SNiek Linnenbank return;
127b71d0385SNiek Linnenbank }
128b71d0385SNiek Linnenbank
129b71d0385SNiek Linnenbank switch (offset) {
130b71d0385SNiek Linnenbank case REG_DRAMCOM_CR: /* Control Register */
131b71d0385SNiek Linnenbank allwinner_h3_dramc_map_rows(s, ((val >> 4) & 0xf) + 1,
132b71d0385SNiek Linnenbank ((val >> 2) & 0x1) + 2,
133b71d0385SNiek Linnenbank 1 << (((val >> 8) & 0xf) + 3));
134b71d0385SNiek Linnenbank break;
135b71d0385SNiek Linnenbank default:
136b71d0385SNiek Linnenbank break;
137b71d0385SNiek Linnenbank };
138b71d0385SNiek Linnenbank
139b71d0385SNiek Linnenbank s->dramcom[idx] = (uint32_t) val;
140b71d0385SNiek Linnenbank }
141b71d0385SNiek Linnenbank
allwinner_h3_dramctl_read(void * opaque,hwaddr offset,unsigned size)142b71d0385SNiek Linnenbank static uint64_t allwinner_h3_dramctl_read(void *opaque, hwaddr offset,
143b71d0385SNiek Linnenbank unsigned size)
144b71d0385SNiek Linnenbank {
145b71d0385SNiek Linnenbank const AwH3DramCtlState *s = AW_H3_DRAMC(opaque);
146b71d0385SNiek Linnenbank const uint32_t idx = REG_INDEX(offset);
147b71d0385SNiek Linnenbank
148b71d0385SNiek Linnenbank if (idx >= AW_H3_DRAMCTL_REGS_NUM) {
149b71d0385SNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
150b71d0385SNiek Linnenbank __func__, (uint32_t)offset);
151b71d0385SNiek Linnenbank return 0;
152b71d0385SNiek Linnenbank }
153b71d0385SNiek Linnenbank
154b71d0385SNiek Linnenbank trace_allwinner_h3_dramctl_read(offset, s->dramctl[idx], size);
155b71d0385SNiek Linnenbank
156b71d0385SNiek Linnenbank return s->dramctl[idx];
157b71d0385SNiek Linnenbank }
158b71d0385SNiek Linnenbank
allwinner_h3_dramctl_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)159b71d0385SNiek Linnenbank static void allwinner_h3_dramctl_write(void *opaque, hwaddr offset,
160b71d0385SNiek Linnenbank uint64_t val, unsigned size)
161b71d0385SNiek Linnenbank {
162b71d0385SNiek Linnenbank AwH3DramCtlState *s = AW_H3_DRAMC(opaque);
163b71d0385SNiek Linnenbank const uint32_t idx = REG_INDEX(offset);
164b71d0385SNiek Linnenbank
165b71d0385SNiek Linnenbank trace_allwinner_h3_dramctl_write(offset, val, size);
166b71d0385SNiek Linnenbank
167b71d0385SNiek Linnenbank if (idx >= AW_H3_DRAMCTL_REGS_NUM) {
168b71d0385SNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
169b71d0385SNiek Linnenbank __func__, (uint32_t)offset);
170b71d0385SNiek Linnenbank return;
171b71d0385SNiek Linnenbank }
172b71d0385SNiek Linnenbank
173b71d0385SNiek Linnenbank switch (offset) {
174b71d0385SNiek Linnenbank case REG_DRAMCTL_PIR: /* PHY Initialization Register */
175b71d0385SNiek Linnenbank s->dramctl[REG_INDEX(REG_DRAMCTL_PGSR)] |= REG_DRAMCTL_PGSR_INITDONE;
176b71d0385SNiek Linnenbank s->dramctl[REG_INDEX(REG_DRAMCTL_STATR)] |= REG_DRAMCTL_STATR_ACTIVE;
177b71d0385SNiek Linnenbank break;
178b71d0385SNiek Linnenbank default:
179b71d0385SNiek Linnenbank break;
180b71d0385SNiek Linnenbank }
181b71d0385SNiek Linnenbank
182b71d0385SNiek Linnenbank s->dramctl[idx] = (uint32_t) val;
183b71d0385SNiek Linnenbank }
184b71d0385SNiek Linnenbank
allwinner_h3_dramphy_read(void * opaque,hwaddr offset,unsigned size)185b71d0385SNiek Linnenbank static uint64_t allwinner_h3_dramphy_read(void *opaque, hwaddr offset,
186b71d0385SNiek Linnenbank unsigned size)
187b71d0385SNiek Linnenbank {
188b71d0385SNiek Linnenbank const AwH3DramCtlState *s = AW_H3_DRAMC(opaque);
189b71d0385SNiek Linnenbank const uint32_t idx = REG_INDEX(offset);
190b71d0385SNiek Linnenbank
191b71d0385SNiek Linnenbank if (idx >= AW_H3_DRAMPHY_REGS_NUM) {
192b71d0385SNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
193b71d0385SNiek Linnenbank __func__, (uint32_t)offset);
194b71d0385SNiek Linnenbank return 0;
195b71d0385SNiek Linnenbank }
196b71d0385SNiek Linnenbank
197b71d0385SNiek Linnenbank trace_allwinner_h3_dramphy_read(offset, s->dramphy[idx], size);
198b71d0385SNiek Linnenbank
199b71d0385SNiek Linnenbank return s->dramphy[idx];
200b71d0385SNiek Linnenbank }
201b71d0385SNiek Linnenbank
allwinner_h3_dramphy_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)202b71d0385SNiek Linnenbank static void allwinner_h3_dramphy_write(void *opaque, hwaddr offset,
203b71d0385SNiek Linnenbank uint64_t val, unsigned size)
204b71d0385SNiek Linnenbank {
205b71d0385SNiek Linnenbank AwH3DramCtlState *s = AW_H3_DRAMC(opaque);
206b71d0385SNiek Linnenbank const uint32_t idx = REG_INDEX(offset);
207b71d0385SNiek Linnenbank
208b71d0385SNiek Linnenbank trace_allwinner_h3_dramphy_write(offset, val, size);
209b71d0385SNiek Linnenbank
210b71d0385SNiek Linnenbank if (idx >= AW_H3_DRAMPHY_REGS_NUM) {
211b71d0385SNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
212b71d0385SNiek Linnenbank __func__, (uint32_t)offset);
213b71d0385SNiek Linnenbank return;
214b71d0385SNiek Linnenbank }
215b71d0385SNiek Linnenbank
216b71d0385SNiek Linnenbank s->dramphy[idx] = (uint32_t) val;
217b71d0385SNiek Linnenbank }
218b71d0385SNiek Linnenbank
219b71d0385SNiek Linnenbank static const MemoryRegionOps allwinner_h3_dramcom_ops = {
220b71d0385SNiek Linnenbank .read = allwinner_h3_dramcom_read,
221b71d0385SNiek Linnenbank .write = allwinner_h3_dramcom_write,
222b71d0385SNiek Linnenbank .endianness = DEVICE_NATIVE_ENDIAN,
223b71d0385SNiek Linnenbank .valid = {
224b71d0385SNiek Linnenbank .min_access_size = 4,
225b71d0385SNiek Linnenbank .max_access_size = 4,
226b71d0385SNiek Linnenbank },
227b71d0385SNiek Linnenbank .impl.min_access_size = 4,
228b71d0385SNiek Linnenbank };
229b71d0385SNiek Linnenbank
230b71d0385SNiek Linnenbank static const MemoryRegionOps allwinner_h3_dramctl_ops = {
231b71d0385SNiek Linnenbank .read = allwinner_h3_dramctl_read,
232b71d0385SNiek Linnenbank .write = allwinner_h3_dramctl_write,
233b71d0385SNiek Linnenbank .endianness = DEVICE_NATIVE_ENDIAN,
234b71d0385SNiek Linnenbank .valid = {
235b71d0385SNiek Linnenbank .min_access_size = 4,
236b71d0385SNiek Linnenbank .max_access_size = 4,
237b71d0385SNiek Linnenbank },
238b71d0385SNiek Linnenbank .impl.min_access_size = 4,
239b71d0385SNiek Linnenbank };
240b71d0385SNiek Linnenbank
241b71d0385SNiek Linnenbank static const MemoryRegionOps allwinner_h3_dramphy_ops = {
242b71d0385SNiek Linnenbank .read = allwinner_h3_dramphy_read,
243b71d0385SNiek Linnenbank .write = allwinner_h3_dramphy_write,
244b71d0385SNiek Linnenbank .endianness = DEVICE_NATIVE_ENDIAN,
245b71d0385SNiek Linnenbank .valid = {
246b71d0385SNiek Linnenbank .min_access_size = 4,
247b71d0385SNiek Linnenbank .max_access_size = 4,
248b71d0385SNiek Linnenbank },
249b71d0385SNiek Linnenbank .impl.min_access_size = 4,
250b71d0385SNiek Linnenbank };
251b71d0385SNiek Linnenbank
allwinner_h3_dramc_reset(DeviceState * dev)252b71d0385SNiek Linnenbank static void allwinner_h3_dramc_reset(DeviceState *dev)
253b71d0385SNiek Linnenbank {
254b71d0385SNiek Linnenbank AwH3DramCtlState *s = AW_H3_DRAMC(dev);
255b71d0385SNiek Linnenbank
256b71d0385SNiek Linnenbank /* Set default values for registers */
257b71d0385SNiek Linnenbank memset(&s->dramcom, 0, sizeof(s->dramcom));
258b71d0385SNiek Linnenbank memset(&s->dramctl, 0, sizeof(s->dramctl));
259b71d0385SNiek Linnenbank memset(&s->dramphy, 0, sizeof(s->dramphy));
260b71d0385SNiek Linnenbank }
261b71d0385SNiek Linnenbank
allwinner_h3_dramc_realize(DeviceState * dev,Error ** errp)262b71d0385SNiek Linnenbank static void allwinner_h3_dramc_realize(DeviceState *dev, Error **errp)
263b71d0385SNiek Linnenbank {
264b71d0385SNiek Linnenbank AwH3DramCtlState *s = AW_H3_DRAMC(dev);
265b71d0385SNiek Linnenbank
266b71d0385SNiek Linnenbank /* Only power of 2 RAM sizes from 256MiB up to 2048MiB are supported */
267b71d0385SNiek Linnenbank for (uint8_t i = 8; i < 13; i++) {
268b71d0385SNiek Linnenbank if (1 << i == s->ram_size) {
269b71d0385SNiek Linnenbank break;
270b71d0385SNiek Linnenbank } else if (i == 12) {
271b71d0385SNiek Linnenbank error_report("%s: ram-size %u MiB is not supported",
272b71d0385SNiek Linnenbank __func__, s->ram_size);
273b71d0385SNiek Linnenbank exit(1);
274b71d0385SNiek Linnenbank }
275b71d0385SNiek Linnenbank }
276b71d0385SNiek Linnenbank
277b71d0385SNiek Linnenbank /* Setup row mirror mappings */
278b71d0385SNiek Linnenbank memory_region_init_ram(&s->row_mirror, OBJECT(s),
279b71d0385SNiek Linnenbank "allwinner-h3-dramc.row-mirror",
280b71d0385SNiek Linnenbank 4 * KiB, &error_abort);
281b71d0385SNiek Linnenbank memory_region_add_subregion_overlap(get_system_memory(), s->ram_addr,
282b71d0385SNiek Linnenbank &s->row_mirror, 10);
283b71d0385SNiek Linnenbank
284b71d0385SNiek Linnenbank memory_region_init_alias(&s->row_mirror_alias, OBJECT(s),
285b71d0385SNiek Linnenbank "allwinner-h3-dramc.row-mirror-alias",
286b71d0385SNiek Linnenbank &s->row_mirror, 0, 4 * KiB);
287b71d0385SNiek Linnenbank memory_region_add_subregion_overlap(get_system_memory(),
288b71d0385SNiek Linnenbank s->ram_addr + 1 * MiB,
289b71d0385SNiek Linnenbank &s->row_mirror_alias, 10);
290b71d0385SNiek Linnenbank memory_region_set_enabled(&s->row_mirror_alias, false);
291b71d0385SNiek Linnenbank }
292b71d0385SNiek Linnenbank
allwinner_h3_dramc_init(Object * obj)293b71d0385SNiek Linnenbank static void allwinner_h3_dramc_init(Object *obj)
294b71d0385SNiek Linnenbank {
295b71d0385SNiek Linnenbank SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
296b71d0385SNiek Linnenbank AwH3DramCtlState *s = AW_H3_DRAMC(obj);
297b71d0385SNiek Linnenbank
298b71d0385SNiek Linnenbank /* DRAMCOM registers */
299b71d0385SNiek Linnenbank memory_region_init_io(&s->dramcom_iomem, OBJECT(s),
300b71d0385SNiek Linnenbank &allwinner_h3_dramcom_ops, s,
301b71d0385SNiek Linnenbank TYPE_AW_H3_DRAMC, 4 * KiB);
302b71d0385SNiek Linnenbank sysbus_init_mmio(sbd, &s->dramcom_iomem);
303b71d0385SNiek Linnenbank
304b71d0385SNiek Linnenbank /* DRAMCTL registers */
305b71d0385SNiek Linnenbank memory_region_init_io(&s->dramctl_iomem, OBJECT(s),
306b71d0385SNiek Linnenbank &allwinner_h3_dramctl_ops, s,
307b71d0385SNiek Linnenbank TYPE_AW_H3_DRAMC, 4 * KiB);
308b71d0385SNiek Linnenbank sysbus_init_mmio(sbd, &s->dramctl_iomem);
309b71d0385SNiek Linnenbank
310b71d0385SNiek Linnenbank /* DRAMPHY registers */
311b71d0385SNiek Linnenbank memory_region_init_io(&s->dramphy_iomem, OBJECT(s),
312b71d0385SNiek Linnenbank &allwinner_h3_dramphy_ops, s,
313b71d0385SNiek Linnenbank TYPE_AW_H3_DRAMC, 4 * KiB);
314b71d0385SNiek Linnenbank sysbus_init_mmio(sbd, &s->dramphy_iomem);
315b71d0385SNiek Linnenbank }
316b71d0385SNiek Linnenbank
317b71d0385SNiek Linnenbank static Property allwinner_h3_dramc_properties[] = {
318b71d0385SNiek Linnenbank DEFINE_PROP_UINT64("ram-addr", AwH3DramCtlState, ram_addr, 0x0),
319b71d0385SNiek Linnenbank DEFINE_PROP_UINT32("ram-size", AwH3DramCtlState, ram_size, 256 * MiB),
320b71d0385SNiek Linnenbank DEFINE_PROP_END_OF_LIST()
321b71d0385SNiek Linnenbank };
322b71d0385SNiek Linnenbank
323b71d0385SNiek Linnenbank static const VMStateDescription allwinner_h3_dramc_vmstate = {
324b71d0385SNiek Linnenbank .name = "allwinner-h3-dramc",
325b71d0385SNiek Linnenbank .version_id = 1,
326b71d0385SNiek Linnenbank .minimum_version_id = 1,
327e4ea952fSRichard Henderson .fields = (const VMStateField[]) {
328b71d0385SNiek Linnenbank VMSTATE_UINT32_ARRAY(dramcom, AwH3DramCtlState, AW_H3_DRAMCOM_REGS_NUM),
329b71d0385SNiek Linnenbank VMSTATE_UINT32_ARRAY(dramctl, AwH3DramCtlState, AW_H3_DRAMCTL_REGS_NUM),
330b71d0385SNiek Linnenbank VMSTATE_UINT32_ARRAY(dramphy, AwH3DramCtlState, AW_H3_DRAMPHY_REGS_NUM),
331b71d0385SNiek Linnenbank VMSTATE_END_OF_LIST()
332b71d0385SNiek Linnenbank }
333b71d0385SNiek Linnenbank };
334b71d0385SNiek Linnenbank
allwinner_h3_dramc_class_init(ObjectClass * klass,void * data)335b71d0385SNiek Linnenbank static void allwinner_h3_dramc_class_init(ObjectClass *klass, void *data)
336b71d0385SNiek Linnenbank {
337b71d0385SNiek Linnenbank DeviceClass *dc = DEVICE_CLASS(klass);
338b71d0385SNiek Linnenbank
339*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, allwinner_h3_dramc_reset);
340b71d0385SNiek Linnenbank dc->vmsd = &allwinner_h3_dramc_vmstate;
341b71d0385SNiek Linnenbank dc->realize = allwinner_h3_dramc_realize;
342b71d0385SNiek Linnenbank device_class_set_props(dc, allwinner_h3_dramc_properties);
343b71d0385SNiek Linnenbank }
344b71d0385SNiek Linnenbank
345b71d0385SNiek Linnenbank static const TypeInfo allwinner_h3_dramc_info = {
346b71d0385SNiek Linnenbank .name = TYPE_AW_H3_DRAMC,
347b71d0385SNiek Linnenbank .parent = TYPE_SYS_BUS_DEVICE,
348b71d0385SNiek Linnenbank .instance_init = allwinner_h3_dramc_init,
349b71d0385SNiek Linnenbank .instance_size = sizeof(AwH3DramCtlState),
350b71d0385SNiek Linnenbank .class_init = allwinner_h3_dramc_class_init,
351b71d0385SNiek Linnenbank };
352b71d0385SNiek Linnenbank
allwinner_h3_dramc_register(void)353b71d0385SNiek Linnenbank static void allwinner_h3_dramc_register(void)
354b71d0385SNiek Linnenbank {
355b71d0385SNiek Linnenbank type_register_static(&allwinner_h3_dramc_info);
356b71d0385SNiek Linnenbank }
357b71d0385SNiek Linnenbank
358b71d0385SNiek Linnenbank type_init(allwinner_h3_dramc_register)
359