1fef06c8bSNiek Linnenbank /*
2fef06c8bSNiek Linnenbank * Allwinner H3 Clock Control Unit emulation
3fef06c8bSNiek Linnenbank *
4fef06c8bSNiek Linnenbank * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com>
5fef06c8bSNiek Linnenbank *
6fef06c8bSNiek Linnenbank * This program is free software: you can redistribute it and/or modify
7fef06c8bSNiek Linnenbank * it under the terms of the GNU General Public License as published by
8fef06c8bSNiek Linnenbank * the Free Software Foundation, either version 2 of the License, or
9fef06c8bSNiek Linnenbank * (at your option) any later version.
10fef06c8bSNiek Linnenbank *
11fef06c8bSNiek Linnenbank * This program is distributed in the hope that it will be useful,
12fef06c8bSNiek Linnenbank * but WITHOUT ANY WARRANTY; without even the implied warranty of
13fef06c8bSNiek Linnenbank * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14fef06c8bSNiek Linnenbank * GNU General Public License for more details.
15fef06c8bSNiek Linnenbank *
16fef06c8bSNiek Linnenbank * You should have received a copy of the GNU General Public License
17fef06c8bSNiek Linnenbank * along with this program. If not, see <http://www.gnu.org/licenses/>.
18fef06c8bSNiek Linnenbank */
19fef06c8bSNiek Linnenbank
20fef06c8bSNiek Linnenbank #include "qemu/osdep.h"
21fef06c8bSNiek Linnenbank #include "qemu/units.h"
22fef06c8bSNiek Linnenbank #include "hw/sysbus.h"
23fef06c8bSNiek Linnenbank #include "migration/vmstate.h"
24fef06c8bSNiek Linnenbank #include "qemu/log.h"
25fef06c8bSNiek Linnenbank #include "qemu/module.h"
26fef06c8bSNiek Linnenbank #include "hw/misc/allwinner-h3-ccu.h"
27fef06c8bSNiek Linnenbank
28fef06c8bSNiek Linnenbank /* CCU register offsets */
29fef06c8bSNiek Linnenbank enum {
30fef06c8bSNiek Linnenbank REG_PLL_CPUX = 0x0000, /* PLL CPUX Control */
31fef06c8bSNiek Linnenbank REG_PLL_AUDIO = 0x0008, /* PLL Audio Control */
32fef06c8bSNiek Linnenbank REG_PLL_VIDEO = 0x0010, /* PLL Video Control */
33fef06c8bSNiek Linnenbank REG_PLL_VE = 0x0018, /* PLL VE Control */
34fef06c8bSNiek Linnenbank REG_PLL_DDR = 0x0020, /* PLL DDR Control */
35fef06c8bSNiek Linnenbank REG_PLL_PERIPH0 = 0x0028, /* PLL Peripherals 0 Control */
36fef06c8bSNiek Linnenbank REG_PLL_GPU = 0x0038, /* PLL GPU Control */
37fef06c8bSNiek Linnenbank REG_PLL_PERIPH1 = 0x0044, /* PLL Peripherals 1 Control */
38fef06c8bSNiek Linnenbank REG_PLL_DE = 0x0048, /* PLL Display Engine Control */
39fef06c8bSNiek Linnenbank REG_CPUX_AXI = 0x0050, /* CPUX/AXI Configuration */
40fef06c8bSNiek Linnenbank REG_APB1 = 0x0054, /* ARM Peripheral Bus 1 Config */
41fef06c8bSNiek Linnenbank REG_APB2 = 0x0058, /* ARM Peripheral Bus 2 Config */
42fef06c8bSNiek Linnenbank REG_DRAM_CFG = 0x00F4, /* DRAM Configuration */
43fef06c8bSNiek Linnenbank REG_MBUS = 0x00FC, /* MBUS Reset */
44fef06c8bSNiek Linnenbank REG_PLL_TIME0 = 0x0200, /* PLL Stable Time 0 */
45fef06c8bSNiek Linnenbank REG_PLL_TIME1 = 0x0204, /* PLL Stable Time 1 */
46fef06c8bSNiek Linnenbank REG_PLL_CPUX_BIAS = 0x0220, /* PLL CPUX Bias */
47fef06c8bSNiek Linnenbank REG_PLL_AUDIO_BIAS = 0x0224, /* PLL Audio Bias */
48fef06c8bSNiek Linnenbank REG_PLL_VIDEO_BIAS = 0x0228, /* PLL Video Bias */
49fef06c8bSNiek Linnenbank REG_PLL_VE_BIAS = 0x022C, /* PLL VE Bias */
50fef06c8bSNiek Linnenbank REG_PLL_DDR_BIAS = 0x0230, /* PLL DDR Bias */
51fef06c8bSNiek Linnenbank REG_PLL_PERIPH0_BIAS = 0x0234, /* PLL Peripherals 0 Bias */
52fef06c8bSNiek Linnenbank REG_PLL_GPU_BIAS = 0x023C, /* PLL GPU Bias */
53fef06c8bSNiek Linnenbank REG_PLL_PERIPH1_BIAS = 0x0244, /* PLL Peripherals 1 Bias */
54fef06c8bSNiek Linnenbank REG_PLL_DE_BIAS = 0x0248, /* PLL Display Engine Bias */
55fef06c8bSNiek Linnenbank REG_PLL_CPUX_TUNING = 0x0250, /* PLL CPUX Tuning */
56fef06c8bSNiek Linnenbank REG_PLL_DDR_TUNING = 0x0260, /* PLL DDR Tuning */
57fef06c8bSNiek Linnenbank };
58fef06c8bSNiek Linnenbank
59fef06c8bSNiek Linnenbank #define REG_INDEX(offset) (offset / sizeof(uint32_t))
60fef06c8bSNiek Linnenbank
61fef06c8bSNiek Linnenbank /* CCU register flags */
62fef06c8bSNiek Linnenbank enum {
63fef06c8bSNiek Linnenbank REG_DRAM_CFG_UPDATE = (1 << 16),
64fef06c8bSNiek Linnenbank };
65fef06c8bSNiek Linnenbank
66fef06c8bSNiek Linnenbank enum {
67fef06c8bSNiek Linnenbank REG_PLL_ENABLE = (1 << 31),
68fef06c8bSNiek Linnenbank REG_PLL_LOCK = (1 << 28),
69fef06c8bSNiek Linnenbank };
70fef06c8bSNiek Linnenbank
71fef06c8bSNiek Linnenbank
72fef06c8bSNiek Linnenbank /* CCU register reset values */
73fef06c8bSNiek Linnenbank enum {
74fef06c8bSNiek Linnenbank REG_PLL_CPUX_RST = 0x00001000,
75fef06c8bSNiek Linnenbank REG_PLL_AUDIO_RST = 0x00035514,
76fef06c8bSNiek Linnenbank REG_PLL_VIDEO_RST = 0x03006207,
77fef06c8bSNiek Linnenbank REG_PLL_VE_RST = 0x03006207,
78fef06c8bSNiek Linnenbank REG_PLL_DDR_RST = 0x00001000,
79fef06c8bSNiek Linnenbank REG_PLL_PERIPH0_RST = 0x00041811,
80fef06c8bSNiek Linnenbank REG_PLL_GPU_RST = 0x03006207,
81fef06c8bSNiek Linnenbank REG_PLL_PERIPH1_RST = 0x00041811,
82fef06c8bSNiek Linnenbank REG_PLL_DE_RST = 0x03006207,
83fef06c8bSNiek Linnenbank REG_CPUX_AXI_RST = 0x00010000,
84fef06c8bSNiek Linnenbank REG_APB1_RST = 0x00001010,
85fef06c8bSNiek Linnenbank REG_APB2_RST = 0x01000000,
86fef06c8bSNiek Linnenbank REG_DRAM_CFG_RST = 0x00000000,
87fef06c8bSNiek Linnenbank REG_MBUS_RST = 0x80000000,
88fef06c8bSNiek Linnenbank REG_PLL_TIME0_RST = 0x000000FF,
89fef06c8bSNiek Linnenbank REG_PLL_TIME1_RST = 0x000000FF,
90fef06c8bSNiek Linnenbank REG_PLL_CPUX_BIAS_RST = 0x08100200,
91fef06c8bSNiek Linnenbank REG_PLL_AUDIO_BIAS_RST = 0x10100000,
92fef06c8bSNiek Linnenbank REG_PLL_VIDEO_BIAS_RST = 0x10100000,
93fef06c8bSNiek Linnenbank REG_PLL_VE_BIAS_RST = 0x10100000,
94fef06c8bSNiek Linnenbank REG_PLL_DDR_BIAS_RST = 0x81104000,
95fef06c8bSNiek Linnenbank REG_PLL_PERIPH0_BIAS_RST = 0x10100010,
96fef06c8bSNiek Linnenbank REG_PLL_GPU_BIAS_RST = 0x10100000,
97fef06c8bSNiek Linnenbank REG_PLL_PERIPH1_BIAS_RST = 0x10100010,
98fef06c8bSNiek Linnenbank REG_PLL_DE_BIAS_RST = 0x10100000,
99fef06c8bSNiek Linnenbank REG_PLL_CPUX_TUNING_RST = 0x0A101000,
100fef06c8bSNiek Linnenbank REG_PLL_DDR_TUNING_RST = 0x14880000,
101fef06c8bSNiek Linnenbank };
102fef06c8bSNiek Linnenbank
allwinner_h3_ccu_read(void * opaque,hwaddr offset,unsigned size)103fef06c8bSNiek Linnenbank static uint64_t allwinner_h3_ccu_read(void *opaque, hwaddr offset,
104fef06c8bSNiek Linnenbank unsigned size)
105fef06c8bSNiek Linnenbank {
106fef06c8bSNiek Linnenbank const AwH3ClockCtlState *s = AW_H3_CCU(opaque);
107fef06c8bSNiek Linnenbank const uint32_t idx = REG_INDEX(offset);
108fef06c8bSNiek Linnenbank
109fef06c8bSNiek Linnenbank switch (offset) {
110fef06c8bSNiek Linnenbank case 0x308 ... AW_H3_CCU_IOSIZE:
111fef06c8bSNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
112fef06c8bSNiek Linnenbank __func__, (uint32_t)offset);
113fef06c8bSNiek Linnenbank return 0;
114fef06c8bSNiek Linnenbank }
115fef06c8bSNiek Linnenbank
116fef06c8bSNiek Linnenbank return s->regs[idx];
117fef06c8bSNiek Linnenbank }
118fef06c8bSNiek Linnenbank
allwinner_h3_ccu_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)119fef06c8bSNiek Linnenbank static void allwinner_h3_ccu_write(void *opaque, hwaddr offset,
120fef06c8bSNiek Linnenbank uint64_t val, unsigned size)
121fef06c8bSNiek Linnenbank {
122fef06c8bSNiek Linnenbank AwH3ClockCtlState *s = AW_H3_CCU(opaque);
123fef06c8bSNiek Linnenbank const uint32_t idx = REG_INDEX(offset);
124fef06c8bSNiek Linnenbank
125fef06c8bSNiek Linnenbank switch (offset) {
126fef06c8bSNiek Linnenbank case REG_DRAM_CFG: /* DRAM Configuration */
127fef06c8bSNiek Linnenbank val &= ~REG_DRAM_CFG_UPDATE;
128fef06c8bSNiek Linnenbank break;
129fef06c8bSNiek Linnenbank case REG_PLL_CPUX: /* PLL CPUX Control */
130fef06c8bSNiek Linnenbank case REG_PLL_AUDIO: /* PLL Audio Control */
131fef06c8bSNiek Linnenbank case REG_PLL_VIDEO: /* PLL Video Control */
132fef06c8bSNiek Linnenbank case REG_PLL_VE: /* PLL VE Control */
133fef06c8bSNiek Linnenbank case REG_PLL_DDR: /* PLL DDR Control */
134fef06c8bSNiek Linnenbank case REG_PLL_PERIPH0: /* PLL Peripherals 0 Control */
135fef06c8bSNiek Linnenbank case REG_PLL_GPU: /* PLL GPU Control */
136fef06c8bSNiek Linnenbank case REG_PLL_PERIPH1: /* PLL Peripherals 1 Control */
137fef06c8bSNiek Linnenbank case REG_PLL_DE: /* PLL Display Engine Control */
138fef06c8bSNiek Linnenbank if (val & REG_PLL_ENABLE) {
139fef06c8bSNiek Linnenbank val |= REG_PLL_LOCK;
140fef06c8bSNiek Linnenbank }
141fef06c8bSNiek Linnenbank break;
142fef06c8bSNiek Linnenbank case 0x308 ... AW_H3_CCU_IOSIZE:
143fef06c8bSNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
144fef06c8bSNiek Linnenbank __func__, (uint32_t)offset);
145fef06c8bSNiek Linnenbank break;
146fef06c8bSNiek Linnenbank default:
147fef06c8bSNiek Linnenbank qemu_log_mask(LOG_UNIMP, "%s: unimplemented write offset 0x%04x\n",
148fef06c8bSNiek Linnenbank __func__, (uint32_t)offset);
149fef06c8bSNiek Linnenbank break;
150fef06c8bSNiek Linnenbank }
151fef06c8bSNiek Linnenbank
152fef06c8bSNiek Linnenbank s->regs[idx] = (uint32_t) val;
153fef06c8bSNiek Linnenbank }
154fef06c8bSNiek Linnenbank
155fef06c8bSNiek Linnenbank static const MemoryRegionOps allwinner_h3_ccu_ops = {
156fef06c8bSNiek Linnenbank .read = allwinner_h3_ccu_read,
157fef06c8bSNiek Linnenbank .write = allwinner_h3_ccu_write,
158fef06c8bSNiek Linnenbank .endianness = DEVICE_NATIVE_ENDIAN,
159fef06c8bSNiek Linnenbank .valid = {
160fef06c8bSNiek Linnenbank .min_access_size = 4,
161fef06c8bSNiek Linnenbank .max_access_size = 4,
162fef06c8bSNiek Linnenbank },
163fef06c8bSNiek Linnenbank .impl.min_access_size = 4,
164fef06c8bSNiek Linnenbank };
165fef06c8bSNiek Linnenbank
allwinner_h3_ccu_reset(DeviceState * dev)166fef06c8bSNiek Linnenbank static void allwinner_h3_ccu_reset(DeviceState *dev)
167fef06c8bSNiek Linnenbank {
168fef06c8bSNiek Linnenbank AwH3ClockCtlState *s = AW_H3_CCU(dev);
169fef06c8bSNiek Linnenbank
170fef06c8bSNiek Linnenbank /* Set default values for registers */
171fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_CPUX)] = REG_PLL_CPUX_RST;
172fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_AUDIO)] = REG_PLL_AUDIO_RST;
173fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_VIDEO)] = REG_PLL_VIDEO_RST;
174fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_VE)] = REG_PLL_VE_RST;
175fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_DDR)] = REG_PLL_DDR_RST;
176fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_PERIPH0)] = REG_PLL_PERIPH0_RST;
177fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_GPU)] = REG_PLL_GPU_RST;
178fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_PERIPH1)] = REG_PLL_PERIPH1_RST;
179fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_DE)] = REG_PLL_DE_RST;
180fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_CPUX_AXI)] = REG_CPUX_AXI_RST;
181fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_APB1)] = REG_APB1_RST;
182fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_APB2)] = REG_APB2_RST;
183fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_DRAM_CFG)] = REG_DRAM_CFG_RST;
184fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_MBUS)] = REG_MBUS_RST;
185fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_TIME0)] = REG_PLL_TIME0_RST;
186fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_TIME1)] = REG_PLL_TIME1_RST;
187fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_CPUX_BIAS)] = REG_PLL_CPUX_BIAS_RST;
188fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_AUDIO_BIAS)] = REG_PLL_AUDIO_BIAS_RST;
189fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_VIDEO_BIAS)] = REG_PLL_VIDEO_BIAS_RST;
190fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_VE_BIAS)] = REG_PLL_VE_BIAS_RST;
191fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_DDR_BIAS)] = REG_PLL_DDR_BIAS_RST;
192fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_PERIPH0_BIAS)] = REG_PLL_PERIPH0_BIAS_RST;
193fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_GPU_BIAS)] = REG_PLL_GPU_BIAS_RST;
194fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_PERIPH1_BIAS)] = REG_PLL_PERIPH1_BIAS_RST;
195fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_DE_BIAS)] = REG_PLL_DE_BIAS_RST;
196fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_CPUX_TUNING)] = REG_PLL_CPUX_TUNING_RST;
197fef06c8bSNiek Linnenbank s->regs[REG_INDEX(REG_PLL_DDR_TUNING)] = REG_PLL_DDR_TUNING_RST;
198fef06c8bSNiek Linnenbank }
199fef06c8bSNiek Linnenbank
allwinner_h3_ccu_init(Object * obj)200fef06c8bSNiek Linnenbank static void allwinner_h3_ccu_init(Object *obj)
201fef06c8bSNiek Linnenbank {
202fef06c8bSNiek Linnenbank SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
203fef06c8bSNiek Linnenbank AwH3ClockCtlState *s = AW_H3_CCU(obj);
204fef06c8bSNiek Linnenbank
205fef06c8bSNiek Linnenbank /* Memory mapping */
206fef06c8bSNiek Linnenbank memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_h3_ccu_ops, s,
207fef06c8bSNiek Linnenbank TYPE_AW_H3_CCU, AW_H3_CCU_IOSIZE);
208fef06c8bSNiek Linnenbank sysbus_init_mmio(sbd, &s->iomem);
209fef06c8bSNiek Linnenbank }
210fef06c8bSNiek Linnenbank
211fef06c8bSNiek Linnenbank static const VMStateDescription allwinner_h3_ccu_vmstate = {
212fef06c8bSNiek Linnenbank .name = "allwinner-h3-ccu",
213fef06c8bSNiek Linnenbank .version_id = 1,
214fef06c8bSNiek Linnenbank .minimum_version_id = 1,
215e4ea952fSRichard Henderson .fields = (const VMStateField[]) {
216fef06c8bSNiek Linnenbank VMSTATE_UINT32_ARRAY(regs, AwH3ClockCtlState, AW_H3_CCU_REGS_NUM),
217fef06c8bSNiek Linnenbank VMSTATE_END_OF_LIST()
218fef06c8bSNiek Linnenbank }
219fef06c8bSNiek Linnenbank };
220fef06c8bSNiek Linnenbank
allwinner_h3_ccu_class_init(ObjectClass * klass,void * data)221fef06c8bSNiek Linnenbank static void allwinner_h3_ccu_class_init(ObjectClass *klass, void *data)
222fef06c8bSNiek Linnenbank {
223fef06c8bSNiek Linnenbank DeviceClass *dc = DEVICE_CLASS(klass);
224fef06c8bSNiek Linnenbank
225*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, allwinner_h3_ccu_reset);
226fef06c8bSNiek Linnenbank dc->vmsd = &allwinner_h3_ccu_vmstate;
227fef06c8bSNiek Linnenbank }
228fef06c8bSNiek Linnenbank
229fef06c8bSNiek Linnenbank static const TypeInfo allwinner_h3_ccu_info = {
230fef06c8bSNiek Linnenbank .name = TYPE_AW_H3_CCU,
231fef06c8bSNiek Linnenbank .parent = TYPE_SYS_BUS_DEVICE,
232fef06c8bSNiek Linnenbank .instance_init = allwinner_h3_ccu_init,
233fef06c8bSNiek Linnenbank .instance_size = sizeof(AwH3ClockCtlState),
234fef06c8bSNiek Linnenbank .class_init = allwinner_h3_ccu_class_init,
235fef06c8bSNiek Linnenbank };
236fef06c8bSNiek Linnenbank
allwinner_h3_ccu_register(void)237fef06c8bSNiek Linnenbank static void allwinner_h3_ccu_register(void)
238fef06c8bSNiek Linnenbank {
239fef06c8bSNiek Linnenbank type_register_static(&allwinner_h3_ccu_info);
240fef06c8bSNiek Linnenbank }
241fef06c8bSNiek Linnenbank
242fef06c8bSNiek Linnenbank type_init(allwinner_h3_ccu_register)
243