1d26af5deSNiek Linnenbank /*
2d26af5deSNiek Linnenbank * Allwinner CPU Configuration Module emulation
3d26af5deSNiek Linnenbank *
4d26af5deSNiek Linnenbank * Copyright (C) 2019 Niek Linnenbank <nieklinnenbank@gmail.com>
5d26af5deSNiek Linnenbank *
6d26af5deSNiek Linnenbank * This program is free software: you can redistribute it and/or modify
7d26af5deSNiek Linnenbank * it under the terms of the GNU General Public License as published by
8d26af5deSNiek Linnenbank * the Free Software Foundation, either version 2 of the License, or
9d26af5deSNiek Linnenbank * (at your option) any later version.
10d26af5deSNiek Linnenbank *
11d26af5deSNiek Linnenbank * This program is distributed in the hope that it will be useful,
12d26af5deSNiek Linnenbank * but WITHOUT ANY WARRANTY; without even the implied warranty of
13d26af5deSNiek Linnenbank * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14d26af5deSNiek Linnenbank * GNU General Public License for more details.
15d26af5deSNiek Linnenbank *
16d26af5deSNiek Linnenbank * You should have received a copy of the GNU General Public License
17d26af5deSNiek Linnenbank * along with this program. If not, see <http://www.gnu.org/licenses/>.
18d26af5deSNiek Linnenbank */
19d26af5deSNiek Linnenbank
20d26af5deSNiek Linnenbank #include "qemu/osdep.h"
21d26af5deSNiek Linnenbank #include "qemu/units.h"
22d26af5deSNiek Linnenbank #include "hw/sysbus.h"
23d26af5deSNiek Linnenbank #include "migration/vmstate.h"
24d26af5deSNiek Linnenbank #include "qemu/log.h"
25d26af5deSNiek Linnenbank #include "qemu/module.h"
26d26af5deSNiek Linnenbank #include "qemu/error-report.h"
27d26af5deSNiek Linnenbank #include "qemu/timer.h"
28d26af5deSNiek Linnenbank #include "hw/core/cpu.h"
29d26af5deSNiek Linnenbank #include "target/arm/arm-powerctl.h"
30d26af5deSNiek Linnenbank #include "target/arm/cpu.h"
31d26af5deSNiek Linnenbank #include "hw/misc/allwinner-cpucfg.h"
32d26af5deSNiek Linnenbank #include "trace.h"
33d26af5deSNiek Linnenbank
34d26af5deSNiek Linnenbank /* CPUCFG register offsets */
35d26af5deSNiek Linnenbank enum {
36d26af5deSNiek Linnenbank REG_CPUS_RST_CTRL = 0x0000, /* CPUs Reset Control */
37d26af5deSNiek Linnenbank REG_CPU0_RST_CTRL = 0x0040, /* CPU#0 Reset Control */
38d26af5deSNiek Linnenbank REG_CPU0_CTRL = 0x0044, /* CPU#0 Control */
39d26af5deSNiek Linnenbank REG_CPU0_STATUS = 0x0048, /* CPU#0 Status */
40d26af5deSNiek Linnenbank REG_CPU1_RST_CTRL = 0x0080, /* CPU#1 Reset Control */
41d26af5deSNiek Linnenbank REG_CPU1_CTRL = 0x0084, /* CPU#1 Control */
42d26af5deSNiek Linnenbank REG_CPU1_STATUS = 0x0088, /* CPU#1 Status */
43d26af5deSNiek Linnenbank REG_CPU2_RST_CTRL = 0x00C0, /* CPU#2 Reset Control */
44d26af5deSNiek Linnenbank REG_CPU2_CTRL = 0x00C4, /* CPU#2 Control */
45d26af5deSNiek Linnenbank REG_CPU2_STATUS = 0x00C8, /* CPU#2 Status */
46d26af5deSNiek Linnenbank REG_CPU3_RST_CTRL = 0x0100, /* CPU#3 Reset Control */
47d26af5deSNiek Linnenbank REG_CPU3_CTRL = 0x0104, /* CPU#3 Control */
48d26af5deSNiek Linnenbank REG_CPU3_STATUS = 0x0108, /* CPU#3 Status */
49d26af5deSNiek Linnenbank REG_CPU_SYS_RST = 0x0140, /* CPU System Reset */
50d26af5deSNiek Linnenbank REG_CLK_GATING = 0x0144, /* CPU Clock Gating */
51d26af5deSNiek Linnenbank REG_GEN_CTRL = 0x0184, /* General Control */
52d26af5deSNiek Linnenbank REG_SUPER_STANDBY = 0x01A0, /* Super Standby Flag */
53d26af5deSNiek Linnenbank REG_ENTRY_ADDR = 0x01A4, /* Reset Entry Address */
54d26af5deSNiek Linnenbank REG_DBG_EXTERN = 0x01E4, /* Debug External */
55d26af5deSNiek Linnenbank REG_CNT64_CTRL = 0x0280, /* 64-bit Counter Control */
56d26af5deSNiek Linnenbank REG_CNT64_LOW = 0x0284, /* 64-bit Counter Low */
57d26af5deSNiek Linnenbank REG_CNT64_HIGH = 0x0288, /* 64-bit Counter High */
58d26af5deSNiek Linnenbank };
59d26af5deSNiek Linnenbank
60d26af5deSNiek Linnenbank /* CPUCFG register flags */
61d26af5deSNiek Linnenbank enum {
62d26af5deSNiek Linnenbank CPUX_RESET_RELEASED = ((1 << 1) | (1 << 0)),
63d26af5deSNiek Linnenbank CPUX_STATUS_SMP = (1 << 0),
64d26af5deSNiek Linnenbank CPU_SYS_RESET_RELEASED = (1 << 0),
65d26af5deSNiek Linnenbank CLK_GATING_ENABLE = ((1 << 8) | 0xF),
66d26af5deSNiek Linnenbank };
67d26af5deSNiek Linnenbank
68d26af5deSNiek Linnenbank /* CPUCFG register reset values */
69d26af5deSNiek Linnenbank enum {
70d26af5deSNiek Linnenbank REG_CLK_GATING_RST = 0x0000010F,
71d26af5deSNiek Linnenbank REG_GEN_CTRL_RST = 0x00000020,
72d26af5deSNiek Linnenbank REG_SUPER_STANDBY_RST = 0x0,
73d26af5deSNiek Linnenbank REG_CNT64_CTRL_RST = 0x0,
74d26af5deSNiek Linnenbank };
75d26af5deSNiek Linnenbank
76d26af5deSNiek Linnenbank /* CPUCFG constants */
77d26af5deSNiek Linnenbank enum {
78d26af5deSNiek Linnenbank CPU_EXCEPTION_LEVEL_ON_RESET = 3, /* EL3 */
79d26af5deSNiek Linnenbank };
80d26af5deSNiek Linnenbank
allwinner_cpucfg_cpu_reset(AwCpuCfgState * s,uint8_t cpu_id)81d26af5deSNiek Linnenbank static void allwinner_cpucfg_cpu_reset(AwCpuCfgState *s, uint8_t cpu_id)
82d26af5deSNiek Linnenbank {
83d26af5deSNiek Linnenbank int ret;
84d26af5deSNiek Linnenbank
85d26af5deSNiek Linnenbank trace_allwinner_cpucfg_cpu_reset(cpu_id, s->entry_addr);
86d26af5deSNiek Linnenbank
87d26af5deSNiek Linnenbank ARMCPU *target_cpu = ARM_CPU(arm_get_cpu_by_id(cpu_id));
88d26af5deSNiek Linnenbank if (!target_cpu) {
89d26af5deSNiek Linnenbank /*
90d26af5deSNiek Linnenbank * Called with a bogus value for cpu_id. Guest error will
91d26af5deSNiek Linnenbank * already have been logged, we can simply return here.
92d26af5deSNiek Linnenbank */
93d26af5deSNiek Linnenbank return;
94d26af5deSNiek Linnenbank }
95d26af5deSNiek Linnenbank bool target_aa64 = arm_feature(&target_cpu->env, ARM_FEATURE_AARCH64);
96d26af5deSNiek Linnenbank
97d26af5deSNiek Linnenbank ret = arm_set_cpu_on(cpu_id, s->entry_addr, 0,
98d26af5deSNiek Linnenbank CPU_EXCEPTION_LEVEL_ON_RESET, target_aa64);
99d26af5deSNiek Linnenbank if (ret != QEMU_ARM_POWERCTL_RET_SUCCESS) {
100d26af5deSNiek Linnenbank error_report("%s: failed to bring up CPU %d: err %d",
101d26af5deSNiek Linnenbank __func__, cpu_id, ret);
102d26af5deSNiek Linnenbank return;
103d26af5deSNiek Linnenbank }
104d26af5deSNiek Linnenbank }
105d26af5deSNiek Linnenbank
allwinner_cpucfg_read(void * opaque,hwaddr offset,unsigned size)106d26af5deSNiek Linnenbank static uint64_t allwinner_cpucfg_read(void *opaque, hwaddr offset,
107d26af5deSNiek Linnenbank unsigned size)
108d26af5deSNiek Linnenbank {
109d26af5deSNiek Linnenbank const AwCpuCfgState *s = AW_CPUCFG(opaque);
110d26af5deSNiek Linnenbank uint64_t val = 0;
111d26af5deSNiek Linnenbank
112d26af5deSNiek Linnenbank switch (offset) {
113d26af5deSNiek Linnenbank case REG_CPUS_RST_CTRL: /* CPUs Reset Control */
114d26af5deSNiek Linnenbank case REG_CPU_SYS_RST: /* CPU System Reset */
115d26af5deSNiek Linnenbank val = CPU_SYS_RESET_RELEASED;
116d26af5deSNiek Linnenbank break;
117d26af5deSNiek Linnenbank case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */
118d26af5deSNiek Linnenbank case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */
119d26af5deSNiek Linnenbank case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */
120d26af5deSNiek Linnenbank case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */
121d26af5deSNiek Linnenbank val = CPUX_RESET_RELEASED;
122d26af5deSNiek Linnenbank break;
123d26af5deSNiek Linnenbank case REG_CPU0_CTRL: /* CPU#0 Control */
124d26af5deSNiek Linnenbank case REG_CPU1_CTRL: /* CPU#1 Control */
125d26af5deSNiek Linnenbank case REG_CPU2_CTRL: /* CPU#2 Control */
126d26af5deSNiek Linnenbank case REG_CPU3_CTRL: /* CPU#3 Control */
127d26af5deSNiek Linnenbank val = 0;
128d26af5deSNiek Linnenbank break;
129d26af5deSNiek Linnenbank case REG_CPU0_STATUS: /* CPU#0 Status */
130d26af5deSNiek Linnenbank case REG_CPU1_STATUS: /* CPU#1 Status */
131d26af5deSNiek Linnenbank case REG_CPU2_STATUS: /* CPU#2 Status */
132d26af5deSNiek Linnenbank case REG_CPU3_STATUS: /* CPU#3 Status */
133d26af5deSNiek Linnenbank val = CPUX_STATUS_SMP;
134d26af5deSNiek Linnenbank break;
135d26af5deSNiek Linnenbank case REG_CLK_GATING: /* CPU Clock Gating */
136d26af5deSNiek Linnenbank val = CLK_GATING_ENABLE;
137d26af5deSNiek Linnenbank break;
138d26af5deSNiek Linnenbank case REG_GEN_CTRL: /* General Control */
139d26af5deSNiek Linnenbank val = s->gen_ctrl;
140d26af5deSNiek Linnenbank break;
141d26af5deSNiek Linnenbank case REG_SUPER_STANDBY: /* Super Standby Flag */
142d26af5deSNiek Linnenbank val = s->super_standby;
143d26af5deSNiek Linnenbank break;
144d26af5deSNiek Linnenbank case REG_ENTRY_ADDR: /* Reset Entry Address */
145d26af5deSNiek Linnenbank val = s->entry_addr;
146d26af5deSNiek Linnenbank break;
147d26af5deSNiek Linnenbank case REG_DBG_EXTERN: /* Debug External */
148d26af5deSNiek Linnenbank case REG_CNT64_CTRL: /* 64-bit Counter Control */
149d26af5deSNiek Linnenbank case REG_CNT64_LOW: /* 64-bit Counter Low */
150d26af5deSNiek Linnenbank case REG_CNT64_HIGH: /* 64-bit Counter High */
151d26af5deSNiek Linnenbank qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n",
152d26af5deSNiek Linnenbank __func__, (uint32_t)offset);
153d26af5deSNiek Linnenbank break;
154d26af5deSNiek Linnenbank default:
155d26af5deSNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
156d26af5deSNiek Linnenbank __func__, (uint32_t)offset);
157d26af5deSNiek Linnenbank break;
158d26af5deSNiek Linnenbank }
159d26af5deSNiek Linnenbank
160d26af5deSNiek Linnenbank trace_allwinner_cpucfg_read(offset, val, size);
161d26af5deSNiek Linnenbank
162d26af5deSNiek Linnenbank return val;
163d26af5deSNiek Linnenbank }
164d26af5deSNiek Linnenbank
allwinner_cpucfg_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)165d26af5deSNiek Linnenbank static void allwinner_cpucfg_write(void *opaque, hwaddr offset,
166d26af5deSNiek Linnenbank uint64_t val, unsigned size)
167d26af5deSNiek Linnenbank {
168d26af5deSNiek Linnenbank AwCpuCfgState *s = AW_CPUCFG(opaque);
169d26af5deSNiek Linnenbank
170d26af5deSNiek Linnenbank trace_allwinner_cpucfg_write(offset, val, size);
171d26af5deSNiek Linnenbank
172d26af5deSNiek Linnenbank switch (offset) {
173d26af5deSNiek Linnenbank case REG_CPUS_RST_CTRL: /* CPUs Reset Control */
174d26af5deSNiek Linnenbank case REG_CPU_SYS_RST: /* CPU System Reset */
175d26af5deSNiek Linnenbank break;
176d26af5deSNiek Linnenbank case REG_CPU0_RST_CTRL: /* CPU#0 Reset Control */
177d26af5deSNiek Linnenbank case REG_CPU1_RST_CTRL: /* CPU#1 Reset Control */
178d26af5deSNiek Linnenbank case REG_CPU2_RST_CTRL: /* CPU#2 Reset Control */
179d26af5deSNiek Linnenbank case REG_CPU3_RST_CTRL: /* CPU#3 Reset Control */
180d26af5deSNiek Linnenbank if (val) {
181d26af5deSNiek Linnenbank allwinner_cpucfg_cpu_reset(s, (offset - REG_CPU0_RST_CTRL) >> 6);
182d26af5deSNiek Linnenbank }
183d26af5deSNiek Linnenbank break;
184d26af5deSNiek Linnenbank case REG_CPU0_CTRL: /* CPU#0 Control */
185d26af5deSNiek Linnenbank case REG_CPU1_CTRL: /* CPU#1 Control */
186d26af5deSNiek Linnenbank case REG_CPU2_CTRL: /* CPU#2 Control */
187d26af5deSNiek Linnenbank case REG_CPU3_CTRL: /* CPU#3 Control */
188d26af5deSNiek Linnenbank case REG_CPU0_STATUS: /* CPU#0 Status */
189d26af5deSNiek Linnenbank case REG_CPU1_STATUS: /* CPU#1 Status */
190d26af5deSNiek Linnenbank case REG_CPU2_STATUS: /* CPU#2 Status */
191d26af5deSNiek Linnenbank case REG_CPU3_STATUS: /* CPU#3 Status */
192d26af5deSNiek Linnenbank case REG_CLK_GATING: /* CPU Clock Gating */
193d26af5deSNiek Linnenbank break;
194d26af5deSNiek Linnenbank case REG_GEN_CTRL: /* General Control */
195d26af5deSNiek Linnenbank s->gen_ctrl = val;
196d26af5deSNiek Linnenbank break;
197d26af5deSNiek Linnenbank case REG_SUPER_STANDBY: /* Super Standby Flag */
198d26af5deSNiek Linnenbank s->super_standby = val;
199d26af5deSNiek Linnenbank break;
200d26af5deSNiek Linnenbank case REG_ENTRY_ADDR: /* Reset Entry Address */
201d26af5deSNiek Linnenbank s->entry_addr = val;
202d26af5deSNiek Linnenbank break;
203d26af5deSNiek Linnenbank case REG_DBG_EXTERN: /* Debug External */
204d26af5deSNiek Linnenbank case REG_CNT64_CTRL: /* 64-bit Counter Control */
205d26af5deSNiek Linnenbank case REG_CNT64_LOW: /* 64-bit Counter Low */
206d26af5deSNiek Linnenbank case REG_CNT64_HIGH: /* 64-bit Counter High */
207d26af5deSNiek Linnenbank qemu_log_mask(LOG_UNIMP, "%s: unimplemented register at 0x%04x\n",
208d26af5deSNiek Linnenbank __func__, (uint32_t)offset);
209d26af5deSNiek Linnenbank break;
210d26af5deSNiek Linnenbank default:
211d26af5deSNiek Linnenbank qemu_log_mask(LOG_GUEST_ERROR, "%s: out-of-bounds offset 0x%04x\n",
212d26af5deSNiek Linnenbank __func__, (uint32_t)offset);
213d26af5deSNiek Linnenbank break;
214d26af5deSNiek Linnenbank }
215d26af5deSNiek Linnenbank }
216d26af5deSNiek Linnenbank
217d26af5deSNiek Linnenbank static const MemoryRegionOps allwinner_cpucfg_ops = {
218d26af5deSNiek Linnenbank .read = allwinner_cpucfg_read,
219d26af5deSNiek Linnenbank .write = allwinner_cpucfg_write,
220d26af5deSNiek Linnenbank .endianness = DEVICE_NATIVE_ENDIAN,
221d26af5deSNiek Linnenbank .valid = {
222d26af5deSNiek Linnenbank .min_access_size = 4,
223d26af5deSNiek Linnenbank .max_access_size = 4,
224d26af5deSNiek Linnenbank },
225d26af5deSNiek Linnenbank .impl.min_access_size = 4,
226d26af5deSNiek Linnenbank };
227d26af5deSNiek Linnenbank
allwinner_cpucfg_reset(DeviceState * dev)228d26af5deSNiek Linnenbank static void allwinner_cpucfg_reset(DeviceState *dev)
229d26af5deSNiek Linnenbank {
230d26af5deSNiek Linnenbank AwCpuCfgState *s = AW_CPUCFG(dev);
231d26af5deSNiek Linnenbank
232d26af5deSNiek Linnenbank /* Set default values for registers */
233d26af5deSNiek Linnenbank s->gen_ctrl = REG_GEN_CTRL_RST;
234d26af5deSNiek Linnenbank s->super_standby = REG_SUPER_STANDBY_RST;
235d26af5deSNiek Linnenbank s->entry_addr = 0;
236d26af5deSNiek Linnenbank }
237d26af5deSNiek Linnenbank
allwinner_cpucfg_init(Object * obj)238d26af5deSNiek Linnenbank static void allwinner_cpucfg_init(Object *obj)
239d26af5deSNiek Linnenbank {
240d26af5deSNiek Linnenbank SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
241d26af5deSNiek Linnenbank AwCpuCfgState *s = AW_CPUCFG(obj);
242d26af5deSNiek Linnenbank
243d26af5deSNiek Linnenbank /* Memory mapping */
244d26af5deSNiek Linnenbank memory_region_init_io(&s->iomem, OBJECT(s), &allwinner_cpucfg_ops, s,
245d26af5deSNiek Linnenbank TYPE_AW_CPUCFG, 1 * KiB);
246d26af5deSNiek Linnenbank sysbus_init_mmio(sbd, &s->iomem);
247d26af5deSNiek Linnenbank }
248d26af5deSNiek Linnenbank
249d26af5deSNiek Linnenbank static const VMStateDescription allwinner_cpucfg_vmstate = {
250d26af5deSNiek Linnenbank .name = "allwinner-cpucfg",
251d26af5deSNiek Linnenbank .version_id = 1,
252d26af5deSNiek Linnenbank .minimum_version_id = 1,
253e4ea952fSRichard Henderson .fields = (const VMStateField[]) {
254d26af5deSNiek Linnenbank VMSTATE_UINT32(gen_ctrl, AwCpuCfgState),
255d26af5deSNiek Linnenbank VMSTATE_UINT32(super_standby, AwCpuCfgState),
256d26af5deSNiek Linnenbank VMSTATE_UINT32(entry_addr, AwCpuCfgState),
257d26af5deSNiek Linnenbank VMSTATE_END_OF_LIST()
258d26af5deSNiek Linnenbank }
259d26af5deSNiek Linnenbank };
260d26af5deSNiek Linnenbank
allwinner_cpucfg_class_init(ObjectClass * klass,void * data)261d26af5deSNiek Linnenbank static void allwinner_cpucfg_class_init(ObjectClass *klass, void *data)
262d26af5deSNiek Linnenbank {
263d26af5deSNiek Linnenbank DeviceClass *dc = DEVICE_CLASS(klass);
264d26af5deSNiek Linnenbank
265*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, allwinner_cpucfg_reset);
266d26af5deSNiek Linnenbank dc->vmsd = &allwinner_cpucfg_vmstate;
267d26af5deSNiek Linnenbank }
268d26af5deSNiek Linnenbank
269d26af5deSNiek Linnenbank static const TypeInfo allwinner_cpucfg_info = {
270d26af5deSNiek Linnenbank .name = TYPE_AW_CPUCFG,
271d26af5deSNiek Linnenbank .parent = TYPE_SYS_BUS_DEVICE,
272d26af5deSNiek Linnenbank .instance_init = allwinner_cpucfg_init,
273d26af5deSNiek Linnenbank .instance_size = sizeof(AwCpuCfgState),
274d26af5deSNiek Linnenbank .class_init = allwinner_cpucfg_class_init,
275d26af5deSNiek Linnenbank };
276d26af5deSNiek Linnenbank
allwinner_cpucfg_register(void)277d26af5deSNiek Linnenbank static void allwinner_cpucfg_register(void)
278d26af5deSNiek Linnenbank {
279d26af5deSNiek Linnenbank type_register_static(&allwinner_cpucfg_info);
280d26af5deSNiek Linnenbank }
281d26af5deSNiek Linnenbank
282d26af5deSNiek Linnenbank type_init(allwinner_cpucfg_register)
283