153018216SPaolo Bonzini /*
253018216SPaolo Bonzini * Motorola ColdFire MCF5208 SoC emulation.
353018216SPaolo Bonzini *
453018216SPaolo Bonzini * Copyright (c) 2007 CodeSourcery.
553018216SPaolo Bonzini *
653018216SPaolo Bonzini * This code is licensed under the GPL
7175f5a5bSPeter Maydell *
8175f5a5bSPeter Maydell * This file models both the MCF5208 SoC, and the
9175f5a5bSPeter Maydell * MCF5208EVB evaluation board. For details see
10175f5a5bSPeter Maydell *
11175f5a5bSPeter Maydell * "MCF5208 Reference Manual"
12175f5a5bSPeter Maydell * https://www.nxp.com/docs/en/reference-manual/MCF5208RM.pdf
13175f5a5bSPeter Maydell * "M5208EVB-RevB 32-bit Microcontroller User Manual"
14175f5a5bSPeter Maydell * https://www.nxp.com/docs/en/reference-manual/M5208EVBUM.pdf
1553018216SPaolo Bonzini */
1664552b6bSMarkus Armbruster
17d8416665SPeter Maydell #include "qemu/osdep.h"
184dab9c73SPhilippe Mathieu-Daudé #include "qemu/units.h"
1945876e91SAlistair Francis #include "qemu/error-report.h"
20b8096678SPhilippe Mathieu-Daudé #include "qemu/log.h"
21da34e65cSMarkus Armbruster #include "qapi/error.h"
222c65db5eSPaolo Bonzini #include "qemu/datadir.h"
234771d756SPaolo Bonzini #include "cpu.h"
2464552b6bSMarkus Armbruster #include "hw/irq.h"
250d09e41aSPaolo Bonzini #include "hw/m68k/mcf.h"
266ac38ed4SThomas Huth #include "hw/m68k/mcf_fec.h"
2753018216SPaolo Bonzini #include "qemu/timer.h"
2853018216SPaolo Bonzini #include "hw/ptimer.h"
2953018216SPaolo Bonzini #include "sysemu/sysemu.h"
305c12762cSAndreas Färber #include "sysemu/qtest.h"
3153018216SPaolo Bonzini #include "net/net.h"
3253018216SPaolo Bonzini #include "hw/boards.h"
3353018216SPaolo Bonzini #include "hw/loader.h"
346ac38ed4SThomas Huth #include "hw/sysbus.h"
3553018216SPaolo Bonzini #include "elf.h"
3653018216SPaolo Bonzini
37cbf061bdSGreg Ungerer #define SYS_FREQ 166666666
3853018216SPaolo Bonzini
399f04e1d9SThomas Huth #define ROM_SIZE 0x200000
409f04e1d9SThomas Huth
4153018216SPaolo Bonzini #define PCSR_EN 0x0001
4253018216SPaolo Bonzini #define PCSR_RLD 0x0002
4353018216SPaolo Bonzini #define PCSR_PIF 0x0004
4453018216SPaolo Bonzini #define PCSR_PIE 0x0008
4553018216SPaolo Bonzini #define PCSR_OVW 0x0010
4653018216SPaolo Bonzini #define PCSR_DBG 0x0020
4753018216SPaolo Bonzini #define PCSR_DOZE 0x0040
4853018216SPaolo Bonzini #define PCSR_PRE_SHIFT 8
4953018216SPaolo Bonzini #define PCSR_PRE_MASK 0x0f00
5053018216SPaolo Bonzini
51d3c79c39SAngelo Dureghello #define RCR_SOFTRST 0x80
52d3c79c39SAngelo Dureghello
5353018216SPaolo Bonzini typedef struct {
5453018216SPaolo Bonzini MemoryRegion iomem;
5553018216SPaolo Bonzini qemu_irq irq;
5653018216SPaolo Bonzini ptimer_state *timer;
5753018216SPaolo Bonzini uint16_t pcsr;
5853018216SPaolo Bonzini uint16_t pmr;
5953018216SPaolo Bonzini uint16_t pcntr;
6053018216SPaolo Bonzini } m5208_timer_state;
6153018216SPaolo Bonzini
m5208_timer_update(m5208_timer_state * s)6253018216SPaolo Bonzini static void m5208_timer_update(m5208_timer_state *s)
6353018216SPaolo Bonzini {
6453018216SPaolo Bonzini if ((s->pcsr & (PCSR_PIE | PCSR_PIF)) == (PCSR_PIE | PCSR_PIF))
6553018216SPaolo Bonzini qemu_irq_raise(s->irq);
6653018216SPaolo Bonzini else
6753018216SPaolo Bonzini qemu_irq_lower(s->irq);
6853018216SPaolo Bonzini }
6953018216SPaolo Bonzini
m5208_timer_write(void * opaque,hwaddr offset,uint64_t value,unsigned size)7053018216SPaolo Bonzini static void m5208_timer_write(void *opaque, hwaddr offset,
7153018216SPaolo Bonzini uint64_t value, unsigned size)
7253018216SPaolo Bonzini {
7353018216SPaolo Bonzini m5208_timer_state *s = (m5208_timer_state *)opaque;
7453018216SPaolo Bonzini int prescale;
7553018216SPaolo Bonzini int limit;
7653018216SPaolo Bonzini switch (offset) {
7753018216SPaolo Bonzini case 0:
7853018216SPaolo Bonzini /* The PIF bit is set-to-clear. */
7953018216SPaolo Bonzini if (value & PCSR_PIF) {
8053018216SPaolo Bonzini s->pcsr &= ~PCSR_PIF;
8153018216SPaolo Bonzini value &= ~PCSR_PIF;
8253018216SPaolo Bonzini }
8353018216SPaolo Bonzini /* Avoid frobbing the timer if we're just twiddling IRQ bits. */
8453018216SPaolo Bonzini if (((s->pcsr ^ value) & ~PCSR_PIE) == 0) {
8553018216SPaolo Bonzini s->pcsr = value;
8653018216SPaolo Bonzini m5208_timer_update(s);
8753018216SPaolo Bonzini return;
8853018216SPaolo Bonzini }
8953018216SPaolo Bonzini
9081b2d96bSPeter Maydell ptimer_transaction_begin(s->timer);
9153018216SPaolo Bonzini if (s->pcsr & PCSR_EN)
9253018216SPaolo Bonzini ptimer_stop(s->timer);
9353018216SPaolo Bonzini
9453018216SPaolo Bonzini s->pcsr = value;
9553018216SPaolo Bonzini
9653018216SPaolo Bonzini prescale = 1 << ((s->pcsr & PCSR_PRE_MASK) >> PCSR_PRE_SHIFT);
9753018216SPaolo Bonzini ptimer_set_freq(s->timer, (SYS_FREQ / 2) / prescale);
9853018216SPaolo Bonzini if (s->pcsr & PCSR_RLD)
9953018216SPaolo Bonzini limit = s->pmr;
10053018216SPaolo Bonzini else
10153018216SPaolo Bonzini limit = 0xffff;
10253018216SPaolo Bonzini ptimer_set_limit(s->timer, limit, 0);
10353018216SPaolo Bonzini
10453018216SPaolo Bonzini if (s->pcsr & PCSR_EN)
10553018216SPaolo Bonzini ptimer_run(s->timer, 0);
10681b2d96bSPeter Maydell ptimer_transaction_commit(s->timer);
10753018216SPaolo Bonzini break;
10853018216SPaolo Bonzini case 2:
10981b2d96bSPeter Maydell ptimer_transaction_begin(s->timer);
11053018216SPaolo Bonzini s->pmr = value;
11153018216SPaolo Bonzini s->pcsr &= ~PCSR_PIF;
11253018216SPaolo Bonzini if ((s->pcsr & PCSR_RLD) == 0) {
11353018216SPaolo Bonzini if (s->pcsr & PCSR_OVW)
11453018216SPaolo Bonzini ptimer_set_count(s->timer, value);
11553018216SPaolo Bonzini } else {
11653018216SPaolo Bonzini ptimer_set_limit(s->timer, value, s->pcsr & PCSR_OVW);
11753018216SPaolo Bonzini }
11881b2d96bSPeter Maydell ptimer_transaction_commit(s->timer);
11953018216SPaolo Bonzini break;
12053018216SPaolo Bonzini case 4:
12153018216SPaolo Bonzini break;
12253018216SPaolo Bonzini default:
123b8096678SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
124b8096678SPhilippe Mathieu-Daudé __func__, offset);
125b8096678SPhilippe Mathieu-Daudé return;
12653018216SPaolo Bonzini }
12753018216SPaolo Bonzini m5208_timer_update(s);
12853018216SPaolo Bonzini }
12953018216SPaolo Bonzini
m5208_timer_trigger(void * opaque)13053018216SPaolo Bonzini static void m5208_timer_trigger(void *opaque)
13153018216SPaolo Bonzini {
13253018216SPaolo Bonzini m5208_timer_state *s = (m5208_timer_state *)opaque;
13353018216SPaolo Bonzini s->pcsr |= PCSR_PIF;
13453018216SPaolo Bonzini m5208_timer_update(s);
13553018216SPaolo Bonzini }
13653018216SPaolo Bonzini
m5208_timer_read(void * opaque,hwaddr addr,unsigned size)13753018216SPaolo Bonzini static uint64_t m5208_timer_read(void *opaque, hwaddr addr,
13853018216SPaolo Bonzini unsigned size)
13953018216SPaolo Bonzini {
14053018216SPaolo Bonzini m5208_timer_state *s = (m5208_timer_state *)opaque;
14153018216SPaolo Bonzini switch (addr) {
14253018216SPaolo Bonzini case 0:
14353018216SPaolo Bonzini return s->pcsr;
14453018216SPaolo Bonzini case 2:
14553018216SPaolo Bonzini return s->pmr;
14653018216SPaolo Bonzini case 4:
14753018216SPaolo Bonzini return ptimer_get_count(s->timer);
14853018216SPaolo Bonzini default:
149b8096678SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
150b8096678SPhilippe Mathieu-Daudé __func__, addr);
15153018216SPaolo Bonzini return 0;
15253018216SPaolo Bonzini }
15353018216SPaolo Bonzini }
15453018216SPaolo Bonzini
15553018216SPaolo Bonzini static const MemoryRegionOps m5208_timer_ops = {
15653018216SPaolo Bonzini .read = m5208_timer_read,
15753018216SPaolo Bonzini .write = m5208_timer_write,
15853018216SPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
15953018216SPaolo Bonzini };
16053018216SPaolo Bonzini
m5208_sys_read(void * opaque,hwaddr addr,unsigned size)16153018216SPaolo Bonzini static uint64_t m5208_sys_read(void *opaque, hwaddr addr,
16253018216SPaolo Bonzini unsigned size)
16353018216SPaolo Bonzini {
16453018216SPaolo Bonzini switch (addr) {
16553018216SPaolo Bonzini case 0x110: /* SDCS0 */
16653018216SPaolo Bonzini {
16753018216SPaolo Bonzini int n;
16853018216SPaolo Bonzini for (n = 0; n < 32; n++) {
169c3ade30aSPeter Maydell if (current_machine->ram_size < (2ULL << n)) {
17053018216SPaolo Bonzini break;
17153018216SPaolo Bonzini }
1725601d241SPaolo Bonzini }
17353018216SPaolo Bonzini return (n - 1) | 0x40000000;
17453018216SPaolo Bonzini }
17553018216SPaolo Bonzini case 0x114: /* SDCS1 */
17653018216SPaolo Bonzini return 0;
17753018216SPaolo Bonzini
17853018216SPaolo Bonzini default:
179b8096678SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
180b8096678SPhilippe Mathieu-Daudé __func__, addr);
18153018216SPaolo Bonzini return 0;
18253018216SPaolo Bonzini }
18353018216SPaolo Bonzini }
18453018216SPaolo Bonzini
m5208_sys_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)18553018216SPaolo Bonzini static void m5208_sys_write(void *opaque, hwaddr addr,
18653018216SPaolo Bonzini uint64_t value, unsigned size)
18753018216SPaolo Bonzini {
188b8096678SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
189b8096678SPhilippe Mathieu-Daudé __func__, addr);
19053018216SPaolo Bonzini }
19153018216SPaolo Bonzini
19253018216SPaolo Bonzini static const MemoryRegionOps m5208_sys_ops = {
19353018216SPaolo Bonzini .read = m5208_sys_read,
19453018216SPaolo Bonzini .write = m5208_sys_write,
19553018216SPaolo Bonzini .endianness = DEVICE_NATIVE_ENDIAN,
19653018216SPaolo Bonzini };
19753018216SPaolo Bonzini
m5208_rcm_read(void * opaque,hwaddr addr,unsigned size)198d3c79c39SAngelo Dureghello static uint64_t m5208_rcm_read(void *opaque, hwaddr addr,
199d3c79c39SAngelo Dureghello unsigned size)
200d3c79c39SAngelo Dureghello {
201d3c79c39SAngelo Dureghello return 0;
202d3c79c39SAngelo Dureghello }
203d3c79c39SAngelo Dureghello
m5208_rcm_write(void * opaque,hwaddr addr,uint64_t value,unsigned size)204d3c79c39SAngelo Dureghello static void m5208_rcm_write(void *opaque, hwaddr addr,
205d3c79c39SAngelo Dureghello uint64_t value, unsigned size)
206d3c79c39SAngelo Dureghello {
207d3c79c39SAngelo Dureghello M68kCPU *cpu = opaque;
208d3c79c39SAngelo Dureghello CPUState *cs = CPU(cpu);
209d3c79c39SAngelo Dureghello switch (addr) {
210d3c79c39SAngelo Dureghello case 0x0: /* RCR */
211d3c79c39SAngelo Dureghello if (value & RCR_SOFTRST) {
212d3c79c39SAngelo Dureghello cpu_reset(cs);
213d3c79c39SAngelo Dureghello cpu->env.aregs[7] = ldl_phys(cs->as, 0);
214d3c79c39SAngelo Dureghello cpu->env.pc = ldl_phys(cs->as, 4);
215d3c79c39SAngelo Dureghello }
216d3c79c39SAngelo Dureghello break;
217d3c79c39SAngelo Dureghello default:
218d3c79c39SAngelo Dureghello qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset 0x%" HWADDR_PRIX "\n",
219d3c79c39SAngelo Dureghello __func__, addr);
220d3c79c39SAngelo Dureghello break;
221d3c79c39SAngelo Dureghello }
222d3c79c39SAngelo Dureghello }
223d3c79c39SAngelo Dureghello
224d3c79c39SAngelo Dureghello static const MemoryRegionOps m5208_rcm_ops = {
225d3c79c39SAngelo Dureghello .read = m5208_rcm_read,
226d3c79c39SAngelo Dureghello .write = m5208_rcm_write,
227d3c79c39SAngelo Dureghello .endianness = DEVICE_NATIVE_ENDIAN,
228d3c79c39SAngelo Dureghello };
229d3c79c39SAngelo Dureghello
mcf5208_sys_init(MemoryRegion * address_space,qemu_irq * pic,M68kCPU * cpu)230d3c79c39SAngelo Dureghello static void mcf5208_sys_init(MemoryRegion *address_space, qemu_irq *pic,
231d3c79c39SAngelo Dureghello M68kCPU *cpu)
23253018216SPaolo Bonzini {
23353018216SPaolo Bonzini MemoryRegion *iomem = g_new(MemoryRegion, 1);
234d3c79c39SAngelo Dureghello MemoryRegion *iomem_rcm = g_new(MemoryRegion, 1);
23553018216SPaolo Bonzini m5208_timer_state *s;
23653018216SPaolo Bonzini int i;
23753018216SPaolo Bonzini
238d3c79c39SAngelo Dureghello /* RCM */
239d3c79c39SAngelo Dureghello memory_region_init_io(iomem_rcm, NULL, &m5208_rcm_ops, cpu,
240d3c79c39SAngelo Dureghello "m5208-rcm", 0x00000080);
241d3c79c39SAngelo Dureghello memory_region_add_subregion(address_space, 0xfc0a0000, iomem_rcm);
24253018216SPaolo Bonzini /* SDRAMC. */
2432c9b15caSPaolo Bonzini memory_region_init_io(iomem, NULL, &m5208_sys_ops, NULL, "m5208-sys", 0x00004000);
24453018216SPaolo Bonzini memory_region_add_subregion(address_space, 0xfc0a8000, iomem);
24553018216SPaolo Bonzini /* Timers. */
24653018216SPaolo Bonzini for (i = 0; i < 2; i++) {
247d3c92188SMarc-André Lureau s = g_new0(m5208_timer_state, 1);
2489598c1bbSPeter Maydell s->timer = ptimer_init(m5208_timer_trigger, s, PTIMER_POLICY_LEGACY);
2492c9b15caSPaolo Bonzini memory_region_init_io(&s->iomem, NULL, &m5208_timer_ops, s,
25053018216SPaolo Bonzini "m5208-timer", 0x00004000);
25153018216SPaolo Bonzini memory_region_add_subregion(address_space, 0xfc080000 + 0x4000 * i,
25253018216SPaolo Bonzini &s->iomem);
25353018216SPaolo Bonzini s->irq = pic[4 + i];
25453018216SPaolo Bonzini }
25553018216SPaolo Bonzini }
25653018216SPaolo Bonzini
mcf_fec_init(MemoryRegion * sysmem,hwaddr base,qemu_irq * irqs)2576e32426fSDavid Woodhouse static void mcf_fec_init(MemoryRegion *sysmem, hwaddr base, qemu_irq *irqs)
2586ac38ed4SThomas Huth {
2596ac38ed4SThomas Huth DeviceState *dev;
2606ac38ed4SThomas Huth SysBusDevice *s;
2616ac38ed4SThomas Huth int i;
2626ac38ed4SThomas Huth
2636e32426fSDavid Woodhouse dev = qemu_create_nic_device(TYPE_MCF_FEC_NET, true, NULL);
2646e32426fSDavid Woodhouse if (!dev) {
2656e32426fSDavid Woodhouse return;
2666e32426fSDavid Woodhouse }
2676ac38ed4SThomas Huth
2686ac38ed4SThomas Huth s = SYS_BUS_DEVICE(dev);
2693c6ef471SMarkus Armbruster sysbus_realize_and_unref(s, &error_fatal);
2706ac38ed4SThomas Huth for (i = 0; i < FEC_NUM_IRQ; i++) {
2716ac38ed4SThomas Huth sysbus_connect_irq(s, i, irqs[i]);
2726ac38ed4SThomas Huth }
2736ac38ed4SThomas Huth
2746ac38ed4SThomas Huth memory_region_add_subregion(sysmem, base, sysbus_mmio_get_region(s, 0));
2756ac38ed4SThomas Huth }
2766ac38ed4SThomas Huth
mcf5208evb_init(MachineState * machine)2773ef96221SMarcel Apfelbaum static void mcf5208evb_init(MachineState *machine)
27853018216SPaolo Bonzini {
2793ef96221SMarcel Apfelbaum ram_addr_t ram_size = machine->ram_size;
2803ef96221SMarcel Apfelbaum const char *kernel_filename = machine->kernel_filename;
28153018216SPaolo Bonzini M68kCPU *cpu;
28253018216SPaolo Bonzini CPUM68KState *env;
28353018216SPaolo Bonzini int kernel_size;
28453018216SPaolo Bonzini uint64_t elf_entry;
28553018216SPaolo Bonzini hwaddr entry;
28653018216SPaolo Bonzini qemu_irq *pic;
28753018216SPaolo Bonzini MemoryRegion *address_space_mem = get_system_memory();
2889f04e1d9SThomas Huth MemoryRegion *rom = g_new(MemoryRegion, 1);
28953018216SPaolo Bonzini MemoryRegion *sram = g_new(MemoryRegion, 1);
29053018216SPaolo Bonzini
291ddbcc16fSIgor Mammedov cpu = M68K_CPU(cpu_create(machine->cpu_type));
29253018216SPaolo Bonzini env = &cpu->env;
29353018216SPaolo Bonzini
29453018216SPaolo Bonzini /* Initialize CPU registers. */
29553018216SPaolo Bonzini env->vbr = 0;
29653018216SPaolo Bonzini /* TODO: Configure BARs. */
29753018216SPaolo Bonzini
2989f04e1d9SThomas Huth /* ROM at 0x00000000 */
2999f04e1d9SThomas Huth memory_region_init_rom(rom, NULL, "mcf5208.rom", ROM_SIZE, &error_fatal);
3009f04e1d9SThomas Huth memory_region_add_subregion(address_space_mem, 0x00000000, rom);
3019f04e1d9SThomas Huth
30253018216SPaolo Bonzini /* DRAM at 0x40000000 */
30332c245cfSIgor Mammedov memory_region_add_subregion(address_space_mem, 0x40000000, machine->ram);
30453018216SPaolo Bonzini
30553018216SPaolo Bonzini /* Internal SRAM. */
3064dab9c73SPhilippe Mathieu-Daudé memory_region_init_ram(sram, NULL, "mcf5208.sram", 16 * KiB, &error_fatal);
30753018216SPaolo Bonzini memory_region_add_subregion(address_space_mem, 0x80000000, sram);
30853018216SPaolo Bonzini
30953018216SPaolo Bonzini /* Internal peripherals. */
31053018216SPaolo Bonzini pic = mcf_intc_init(address_space_mem, 0xfc048000, cpu);
31153018216SPaolo Bonzini
312f213ccc9SPhilippe Mathieu-Daudé mcf_uart_create_mmap(0xfc060000, pic[26], serial_hd(0));
313f213ccc9SPhilippe Mathieu-Daudé mcf_uart_create_mmap(0xfc064000, pic[27], serial_hd(1));
314f213ccc9SPhilippe Mathieu-Daudé mcf_uart_create_mmap(0xfc068000, pic[28], serial_hd(2));
31553018216SPaolo Bonzini
316d3c79c39SAngelo Dureghello mcf5208_sys_init(address_space_mem, pic, cpu);
31753018216SPaolo Bonzini
3186e32426fSDavid Woodhouse mcf_fec_init(address_space_mem, 0xfc030000, pic + 36);
31953018216SPaolo Bonzini
32067c1ea99SPaolo Bonzini g_free(pic);
32167c1ea99SPaolo Bonzini
32253018216SPaolo Bonzini /* 0xfc000000 SCM. */
32353018216SPaolo Bonzini /* 0xfc004000 XBS. */
32453018216SPaolo Bonzini /* 0xfc008000 FlexBus CS. */
32553018216SPaolo Bonzini /* 0xfc030000 FEC. */
32653018216SPaolo Bonzini /* 0xfc040000 SCM + Power management. */
32753018216SPaolo Bonzini /* 0xfc044000 eDMA. */
32853018216SPaolo Bonzini /* 0xfc048000 INTC. */
32953018216SPaolo Bonzini /* 0xfc058000 I2C. */
33053018216SPaolo Bonzini /* 0xfc05c000 QSPI. */
33153018216SPaolo Bonzini /* 0xfc060000 UART0. */
33253018216SPaolo Bonzini /* 0xfc064000 UART0. */
33353018216SPaolo Bonzini /* 0xfc068000 UART0. */
33453018216SPaolo Bonzini /* 0xfc070000 DMA timers. */
33553018216SPaolo Bonzini /* 0xfc080000 PIT0. */
33653018216SPaolo Bonzini /* 0xfc084000 PIT1. */
33753018216SPaolo Bonzini /* 0xfc088000 EPORT. */
33853018216SPaolo Bonzini /* 0xfc08c000 Watchdog. */
33953018216SPaolo Bonzini /* 0xfc090000 clock module. */
34053018216SPaolo Bonzini /* 0xfc0a0000 CCM + reset. */
34153018216SPaolo Bonzini /* 0xfc0a4000 GPIO. */
34253018216SPaolo Bonzini /* 0xfc0a8000 SDRAM controller. */
34353018216SPaolo Bonzini
3449f04e1d9SThomas Huth /* Load firmware */
3451684273cSPaolo Bonzini if (machine->firmware) {
3469f04e1d9SThomas Huth char *fn;
3479f04e1d9SThomas Huth uint8_t *ptr;
3489f04e1d9SThomas Huth
3491684273cSPaolo Bonzini fn = qemu_find_file(QEMU_FILE_TYPE_BIOS, machine->firmware);
3509f04e1d9SThomas Huth if (!fn) {
3511684273cSPaolo Bonzini error_report("Could not find ROM image '%s'", machine->firmware);
3529f04e1d9SThomas Huth exit(1);
3539f04e1d9SThomas Huth }
3549f04e1d9SThomas Huth if (load_image_targphys(fn, 0x0, ROM_SIZE) < 8) {
3551684273cSPaolo Bonzini error_report("Could not load ROM image '%s'", machine->firmware);
3569f04e1d9SThomas Huth exit(1);
3579f04e1d9SThomas Huth }
3589f04e1d9SThomas Huth g_free(fn);
3599f04e1d9SThomas Huth /* Initial PC is always at offset 4 in firmware binaries */
3609f04e1d9SThomas Huth ptr = rom_ptr(0x4, 4);
3619f04e1d9SThomas Huth assert(ptr != NULL);
362*77b535cfSPhilippe Mathieu-Daudé env->pc = ldl_be_p(ptr);
3639f04e1d9SThomas Huth }
3649f04e1d9SThomas Huth
36553018216SPaolo Bonzini /* Load kernel. */
36653018216SPaolo Bonzini if (!kernel_filename) {
3671684273cSPaolo Bonzini if (qtest_enabled() || machine->firmware) {
3685c12762cSAndreas Färber return;
3695c12762cSAndreas Färber }
37045876e91SAlistair Francis error_report("Kernel image must be specified");
37153018216SPaolo Bonzini exit(1);
37253018216SPaolo Bonzini }
37353018216SPaolo Bonzini
3744366e1dbSLiam Merwick kernel_size = load_elf(kernel_filename, NULL, NULL, NULL, &elf_entry,
3756cdda0ffSAleksandar Markovic NULL, NULL, NULL, 1, EM_68K, 0, 0);
37653018216SPaolo Bonzini entry = elf_entry;
37753018216SPaolo Bonzini if (kernel_size < 0) {
37825bda50aSMax Filippov kernel_size = load_uimage(kernel_filename, &entry, NULL, NULL,
37925bda50aSMax Filippov NULL, NULL);
38053018216SPaolo Bonzini }
38153018216SPaolo Bonzini if (kernel_size < 0) {
38253018216SPaolo Bonzini kernel_size = load_image_targphys(kernel_filename, 0x40000000,
38353018216SPaolo Bonzini ram_size);
38453018216SPaolo Bonzini entry = 0x40000000;
38553018216SPaolo Bonzini }
38653018216SPaolo Bonzini if (kernel_size < 0) {
38745876e91SAlistair Francis error_report("Could not load kernel '%s'", kernel_filename);
38853018216SPaolo Bonzini exit(1);
38953018216SPaolo Bonzini }
39053018216SPaolo Bonzini
39153018216SPaolo Bonzini env->pc = entry;
39253018216SPaolo Bonzini }
39353018216SPaolo Bonzini
mcf5208evb_machine_init(MachineClass * mc)394e264d29dSEduardo Habkost static void mcf5208evb_machine_init(MachineClass *mc)
39553018216SPaolo Bonzini {
39683dc62f6SThomas Huth mc->desc = "MCF5208EVB";
397e264d29dSEduardo Habkost mc->init = mcf5208evb_init;
398ea0ac7f6SPhilippe Mathieu-Daudé mc->is_default = true;
399ddbcc16fSIgor Mammedov mc->default_cpu_type = M68K_CPU_TYPE_NAME("m5208");
40032c245cfSIgor Mammedov mc->default_ram_id = "mcf5208.ram";
40153018216SPaolo Bonzini }
40253018216SPaolo Bonzini
403e264d29dSEduardo Habkost DEFINE_MACHINE("mcf5208evb", mcf5208evb_machine_init)
404