147934d0aSPaolo Bonzini /*
247934d0aSPaolo Bonzini * QEMU ICH9 Emulation
347934d0aSPaolo Bonzini *
447934d0aSPaolo Bonzini * Copyright (c) 2006 Fabrice Bellard
547934d0aSPaolo Bonzini * Copyright (c) 2009, 2010, 2011
647934d0aSPaolo Bonzini * Isaku Yamahata <yamahata at valinux co jp>
747934d0aSPaolo Bonzini * VA Linux Systems Japan K.K.
847934d0aSPaolo Bonzini * Copyright (C) 2012 Jason Baron <jbaron@redhat.com>
947934d0aSPaolo Bonzini *
10ef9f7b58SGonglei * This is based on piix.c, but heavily modified.
1147934d0aSPaolo Bonzini *
1247934d0aSPaolo Bonzini * Permission is hereby granted, free of charge, to any person obtaining a copy
1347934d0aSPaolo Bonzini * of this software and associated documentation files (the "Software"), to deal
1447934d0aSPaolo Bonzini * in the Software without restriction, including without limitation the rights
1547934d0aSPaolo Bonzini * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1647934d0aSPaolo Bonzini * copies of the Software, and to permit persons to whom the Software is
1747934d0aSPaolo Bonzini * furnished to do so, subject to the following conditions:
1847934d0aSPaolo Bonzini *
1947934d0aSPaolo Bonzini * The above copyright notice and this permission notice shall be included in
2047934d0aSPaolo Bonzini * all copies or substantial portions of the Software.
2147934d0aSPaolo Bonzini *
2247934d0aSPaolo Bonzini * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
2347934d0aSPaolo Bonzini * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
2447934d0aSPaolo Bonzini * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
2547934d0aSPaolo Bonzini * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2647934d0aSPaolo Bonzini * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2747934d0aSPaolo Bonzini * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2847934d0aSPaolo Bonzini * THE SOFTWARE.
2947934d0aSPaolo Bonzini */
3064552b6bSMarkus Armbruster
31b6a0aa05SPeter Maydell #include "qemu/osdep.h"
324177b062SPhilippe Mathieu-Daudé #include "qemu/log.h"
334771d756SPaolo Bonzini #include "cpu.h"
3467cebca3SGerd Hoffmann #include "qapi/error.h"
356f1426abSMichael S. Tsirkin #include "qapi/visitor.h"
3647934d0aSPaolo Bonzini #include "qemu/range.h"
37503a35e7SBernhard Beschow #include "hw/dma/i8257.h"
3847934d0aSPaolo Bonzini #include "hw/isa/isa.h"
39d6454270SMarkus Armbruster #include "migration/vmstate.h"
4064552b6bSMarkus Armbruster #include "hw/irq.h"
4147934d0aSPaolo Bonzini #include "hw/isa/apm.h"
4247934d0aSPaolo Bonzini #include "hw/pci/pci.h"
431a6981bbSBernhard Beschow #include "hw/southbridge/ich9.h"
4447934d0aSPaolo Bonzini #include "hw/acpi/acpi.h"
4547934d0aSPaolo Bonzini #include "hw/acpi/ich9.h"
466e3c2d58SDominic Prinz #include "hw/acpi/ich9_timer.h"
4747934d0aSPaolo Bonzini #include "hw/pci/pci_bus.h"
48a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
4954d31236SMarkus Armbruster #include "sysemu/runstate.h"
5047934d0aSPaolo Bonzini #include "sysemu/sysemu.h"
512e5b09fdSMarkus Armbruster #include "hw/core/cpu.h"
5250de920bSLaszlo Ersek #include "hw/nvram/fw_cfg.h"
5350de920bSLaszlo Ersek #include "qemu/cutils.h"
54887e8e9dSIgor Mammedov #include "hw/acpi/acpi_aml_interface.h"
55c8c7c406SDaniel P. Berrangé #include "trace.h"
5647934d0aSPaolo Bonzini
5747934d0aSPaolo Bonzini /*****************************************************************************/
5847934d0aSPaolo Bonzini /* ICH9 LPC PCI to ISA bridge */
5947934d0aSPaolo Bonzini
6047934d0aSPaolo Bonzini /* chipset configuration register
6147934d0aSPaolo Bonzini * to access chipset configuration registers, pci_[sg]et_{byte, word, long}
6247934d0aSPaolo Bonzini * are used.
6347934d0aSPaolo Bonzini * Although it's not pci configuration space, it's little endian as Intel.
6447934d0aSPaolo Bonzini */
6547934d0aSPaolo Bonzini
ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS],uint16_t ir)6647934d0aSPaolo Bonzini static void ich9_cc_update_ir(uint8_t irr[PCI_NUM_PINS], uint16_t ir)
6747934d0aSPaolo Bonzini {
6847934d0aSPaolo Bonzini int intx;
6947934d0aSPaolo Bonzini for (intx = 0; intx < PCI_NUM_PINS; intx++) {
7047934d0aSPaolo Bonzini irr[intx] = (ir >> (intx * ICH9_CC_DIR_SHIFT)) & ICH9_CC_DIR_MASK;
7147934d0aSPaolo Bonzini }
7247934d0aSPaolo Bonzini }
7347934d0aSPaolo Bonzini
ich9_cc_update(ICH9LPCState * lpc)7447934d0aSPaolo Bonzini static void ich9_cc_update(ICH9LPCState *lpc)
7547934d0aSPaolo Bonzini {
7647934d0aSPaolo Bonzini int slot;
7747934d0aSPaolo Bonzini int pci_intx;
7847934d0aSPaolo Bonzini
7947934d0aSPaolo Bonzini const int reg_offsets[] = {
8047934d0aSPaolo Bonzini ICH9_CC_D25IR,
8147934d0aSPaolo Bonzini ICH9_CC_D26IR,
8247934d0aSPaolo Bonzini ICH9_CC_D27IR,
8347934d0aSPaolo Bonzini ICH9_CC_D28IR,
8447934d0aSPaolo Bonzini ICH9_CC_D29IR,
8547934d0aSPaolo Bonzini ICH9_CC_D30IR,
8647934d0aSPaolo Bonzini ICH9_CC_D31IR,
8747934d0aSPaolo Bonzini };
8847934d0aSPaolo Bonzini const int *offset;
8947934d0aSPaolo Bonzini
9047934d0aSPaolo Bonzini /* D{25 - 31}IR, but D30IR is read only to 0. */
9147934d0aSPaolo Bonzini for (slot = 25, offset = reg_offsets; slot < 32; slot++, offset++) {
9247934d0aSPaolo Bonzini if (slot == 30) {
9347934d0aSPaolo Bonzini continue;
9447934d0aSPaolo Bonzini }
9547934d0aSPaolo Bonzini ich9_cc_update_ir(lpc->irr[slot],
9647934d0aSPaolo Bonzini pci_get_word(lpc->chip_config + *offset));
9747934d0aSPaolo Bonzini }
9847934d0aSPaolo Bonzini
9947934d0aSPaolo Bonzini /*
10047934d0aSPaolo Bonzini * D30: DMI2PCI bridge
1010668a06bSCao jin * It is arbitrarily decided how INTx lines of PCI devices behind
1020668a06bSCao jin * the bridge are connected to pirq lines. Our choice is PIRQ[E-H].
10347934d0aSPaolo Bonzini * INT[A-D] are connected to PIRQ[E-H]
10447934d0aSPaolo Bonzini */
10547934d0aSPaolo Bonzini for (pci_intx = 0; pci_intx < PCI_NUM_PINS; pci_intx++) {
10647934d0aSPaolo Bonzini lpc->irr[30][pci_intx] = pci_intx + 4;
10747934d0aSPaolo Bonzini }
10847934d0aSPaolo Bonzini }
10947934d0aSPaolo Bonzini
ich9_cc_init(ICH9LPCState * lpc)11047934d0aSPaolo Bonzini static void ich9_cc_init(ICH9LPCState *lpc)
11147934d0aSPaolo Bonzini {
11247934d0aSPaolo Bonzini int slot;
11347934d0aSPaolo Bonzini int intx;
11447934d0aSPaolo Bonzini
11547934d0aSPaolo Bonzini /* the default irq routing is arbitrary as long as it matches with
11647934d0aSPaolo Bonzini * acpi irq routing table.
11747934d0aSPaolo Bonzini * The one that is incompatible with piix_pci(= bochs) one is
11847934d0aSPaolo Bonzini * intentionally chosen to let the users know that the different
11947934d0aSPaolo Bonzini * board is used.
12047934d0aSPaolo Bonzini *
12147934d0aSPaolo Bonzini * int[A-D] -> pirq[E-F]
12247934d0aSPaolo Bonzini * avoid pirq A-D because they are used for pci express port
12347934d0aSPaolo Bonzini */
12447934d0aSPaolo Bonzini for (slot = 0; slot < PCI_SLOT_MAX; slot++) {
12547934d0aSPaolo Bonzini for (intx = 0; intx < PCI_NUM_PINS; intx++) {
12647934d0aSPaolo Bonzini lpc->irr[slot][intx] = (slot + intx) % 4 + 4;
12747934d0aSPaolo Bonzini }
12847934d0aSPaolo Bonzini }
12947934d0aSPaolo Bonzini ich9_cc_update(lpc);
13047934d0aSPaolo Bonzini }
13147934d0aSPaolo Bonzini
ich9_cc_reset(ICH9LPCState * lpc)13247934d0aSPaolo Bonzini static void ich9_cc_reset(ICH9LPCState *lpc)
13347934d0aSPaolo Bonzini {
13447934d0aSPaolo Bonzini uint8_t *c = lpc->chip_config;
13547934d0aSPaolo Bonzini
13647934d0aSPaolo Bonzini memset(lpc->chip_config, 0, sizeof(lpc->chip_config));
13747934d0aSPaolo Bonzini
13847934d0aSPaolo Bonzini pci_set_long(c + ICH9_CC_D31IR, ICH9_CC_DIR_DEFAULT);
13947934d0aSPaolo Bonzini pci_set_long(c + ICH9_CC_D30IR, ICH9_CC_D30IR_DEFAULT);
14047934d0aSPaolo Bonzini pci_set_long(c + ICH9_CC_D29IR, ICH9_CC_DIR_DEFAULT);
14147934d0aSPaolo Bonzini pci_set_long(c + ICH9_CC_D28IR, ICH9_CC_DIR_DEFAULT);
14247934d0aSPaolo Bonzini pci_set_long(c + ICH9_CC_D27IR, ICH9_CC_DIR_DEFAULT);
14347934d0aSPaolo Bonzini pci_set_long(c + ICH9_CC_D26IR, ICH9_CC_DIR_DEFAULT);
14447934d0aSPaolo Bonzini pci_set_long(c + ICH9_CC_D25IR, ICH9_CC_DIR_DEFAULT);
14592055797SPaulo Alcantara pci_set_long(c + ICH9_CC_GCS, ICH9_CC_GCS_DEFAULT);
14647934d0aSPaolo Bonzini
14747934d0aSPaolo Bonzini ich9_cc_update(lpc);
14847934d0aSPaolo Bonzini }
14947934d0aSPaolo Bonzini
ich9_cc_addr_len(uint64_t * addr,unsigned * len)15047934d0aSPaolo Bonzini static void ich9_cc_addr_len(uint64_t *addr, unsigned *len)
15147934d0aSPaolo Bonzini {
15247934d0aSPaolo Bonzini *addr &= ICH9_CC_ADDR_MASK;
15347934d0aSPaolo Bonzini if (*addr + *len >= ICH9_CC_SIZE) {
15447934d0aSPaolo Bonzini *len = ICH9_CC_SIZE - *addr;
15547934d0aSPaolo Bonzini }
15647934d0aSPaolo Bonzini }
15747934d0aSPaolo Bonzini
15847934d0aSPaolo Bonzini /* val: little endian */
ich9_cc_write(void * opaque,hwaddr addr,uint64_t val,unsigned len)15947934d0aSPaolo Bonzini static void ich9_cc_write(void *opaque, hwaddr addr,
16047934d0aSPaolo Bonzini uint64_t val, unsigned len)
16147934d0aSPaolo Bonzini {
16247934d0aSPaolo Bonzini ICH9LPCState *lpc = (ICH9LPCState *)opaque;
16347934d0aSPaolo Bonzini
164c8c7c406SDaniel P. Berrangé trace_ich9_cc_write(addr, val, len);
16547934d0aSPaolo Bonzini ich9_cc_addr_len(&addr, &len);
16647934d0aSPaolo Bonzini memcpy(lpc->chip_config + addr, &val, len);
167fd56e061SDavid Gibson pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
16847934d0aSPaolo Bonzini ich9_cc_update(lpc);
16947934d0aSPaolo Bonzini }
17047934d0aSPaolo Bonzini
17147934d0aSPaolo Bonzini /* return value: little endian */
ich9_cc_read(void * opaque,hwaddr addr,unsigned len)17247934d0aSPaolo Bonzini static uint64_t ich9_cc_read(void *opaque, hwaddr addr,
17347934d0aSPaolo Bonzini unsigned len)
17447934d0aSPaolo Bonzini {
17547934d0aSPaolo Bonzini ICH9LPCState *lpc = (ICH9LPCState *)opaque;
17647934d0aSPaolo Bonzini
17747934d0aSPaolo Bonzini uint32_t val = 0;
17847934d0aSPaolo Bonzini ich9_cc_addr_len(&addr, &len);
17947934d0aSPaolo Bonzini memcpy(&val, lpc->chip_config + addr, len);
180c8c7c406SDaniel P. Berrangé trace_ich9_cc_read(addr, val, len);
18147934d0aSPaolo Bonzini return val;
18247934d0aSPaolo Bonzini }
18347934d0aSPaolo Bonzini
18447934d0aSPaolo Bonzini /* IRQ routing */
18547934d0aSPaolo Bonzini /* */
ich9_lpc_rout(uint8_t pirq_rout,int * pic_irq,int * pic_dis)18647934d0aSPaolo Bonzini static void ich9_lpc_rout(uint8_t pirq_rout, int *pic_irq, int *pic_dis)
18747934d0aSPaolo Bonzini {
18847934d0aSPaolo Bonzini *pic_irq = pirq_rout & ICH9_LPC_PIRQ_ROUT_MASK;
18947934d0aSPaolo Bonzini *pic_dis = pirq_rout & ICH9_LPC_PIRQ_ROUT_IRQEN;
19047934d0aSPaolo Bonzini }
19147934d0aSPaolo Bonzini
ich9_lpc_pic_irq(ICH9LPCState * lpc,int pirq_num,int * pic_irq,int * pic_dis)19247934d0aSPaolo Bonzini static void ich9_lpc_pic_irq(ICH9LPCState *lpc, int pirq_num,
19347934d0aSPaolo Bonzini int *pic_irq, int *pic_dis)
19447934d0aSPaolo Bonzini {
19547934d0aSPaolo Bonzini switch (pirq_num) {
19647934d0aSPaolo Bonzini case 0 ... 3: /* A-D */
19747934d0aSPaolo Bonzini ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQA_ROUT + pirq_num],
19847934d0aSPaolo Bonzini pic_irq, pic_dis);
19947934d0aSPaolo Bonzini return;
20047934d0aSPaolo Bonzini case 4 ... 7: /* E-H */
20147934d0aSPaolo Bonzini ich9_lpc_rout(lpc->d.config[ICH9_LPC_PIRQE_ROUT + (pirq_num - 4)],
20247934d0aSPaolo Bonzini pic_irq, pic_dis);
20347934d0aSPaolo Bonzini return;
20447934d0aSPaolo Bonzini default:
20547934d0aSPaolo Bonzini break;
20647934d0aSPaolo Bonzini }
20747934d0aSPaolo Bonzini abort();
20847934d0aSPaolo Bonzini }
20947934d0aSPaolo Bonzini
210a94dd6a9SPaolo Bonzini /* gsi: i8259+ioapic irq 0-15, otherwise assert */
ich9_lpc_update_pic(ICH9LPCState * lpc,int gsi)211a94dd6a9SPaolo Bonzini static void ich9_lpc_update_pic(ICH9LPCState *lpc, int gsi)
21247934d0aSPaolo Bonzini {
21347934d0aSPaolo Bonzini int i, pic_level;
21447934d0aSPaolo Bonzini
215a94dd6a9SPaolo Bonzini assert(gsi < ICH9_LPC_PIC_NUM_PINS);
216a94dd6a9SPaolo Bonzini
21747934d0aSPaolo Bonzini /* The pic level is the logical OR of all the PCI irqs mapped to it */
21847934d0aSPaolo Bonzini pic_level = 0;
21947934d0aSPaolo Bonzini for (i = 0; i < ICH9_LPC_NB_PIRQS; i++) {
22047934d0aSPaolo Bonzini int tmp_irq;
22147934d0aSPaolo Bonzini int tmp_dis;
22247934d0aSPaolo Bonzini ich9_lpc_pic_irq(lpc, i, &tmp_irq, &tmp_dis);
223a94dd6a9SPaolo Bonzini if (!tmp_dis && tmp_irq == gsi) {
224fd56e061SDavid Gibson pic_level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), i);
22547934d0aSPaolo Bonzini }
22647934d0aSPaolo Bonzini }
2278f242cb7SPaolo Bonzini if (gsi == lpc->sci_gsi) {
22847934d0aSPaolo Bonzini pic_level |= lpc->sci_level;
22947934d0aSPaolo Bonzini }
23047934d0aSPaolo Bonzini
23135a6b23cSPaolo Bonzini qemu_set_irq(lpc->gsi[gsi], pic_level);
23247934d0aSPaolo Bonzini }
23347934d0aSPaolo Bonzini
23447934d0aSPaolo Bonzini /* APIC mode: GSIx: PIRQ[A-H] -> GSI 16, ... no pirq shares same APIC pins. */
ich9_pirq_to_gsi(int pirq)23547934d0aSPaolo Bonzini static int ich9_pirq_to_gsi(int pirq)
23647934d0aSPaolo Bonzini {
23747934d0aSPaolo Bonzini return pirq + ICH9_LPC_PIC_NUM_PINS;
23847934d0aSPaolo Bonzini }
23947934d0aSPaolo Bonzini
ich9_gsi_to_pirq(int gsi)24047934d0aSPaolo Bonzini static int ich9_gsi_to_pirq(int gsi)
24147934d0aSPaolo Bonzini {
24247934d0aSPaolo Bonzini return gsi - ICH9_LPC_PIC_NUM_PINS;
24347934d0aSPaolo Bonzini }
24447934d0aSPaolo Bonzini
245a94dd6a9SPaolo Bonzini /* gsi: ioapic irq 16-23, otherwise assert */
ich9_lpc_update_apic(ICH9LPCState * lpc,int gsi)24647934d0aSPaolo Bonzini static void ich9_lpc_update_apic(ICH9LPCState *lpc, int gsi)
24747934d0aSPaolo Bonzini {
24847934d0aSPaolo Bonzini int level = 0;
24947934d0aSPaolo Bonzini
250a94dd6a9SPaolo Bonzini assert(gsi >= ICH9_LPC_PIC_NUM_PINS);
251a94dd6a9SPaolo Bonzini
252fd56e061SDavid Gibson level |= pci_bus_get_irq_level(pci_get_bus(&lpc->d), ich9_gsi_to_pirq(gsi));
2538f242cb7SPaolo Bonzini if (gsi == lpc->sci_gsi) {
25447934d0aSPaolo Bonzini level |= lpc->sci_level;
25547934d0aSPaolo Bonzini }
25647934d0aSPaolo Bonzini
25735a6b23cSPaolo Bonzini qemu_set_irq(lpc->gsi[gsi], level);
25847934d0aSPaolo Bonzini }
25947934d0aSPaolo Bonzini
ich9_lpc_set_irq(void * opaque,int pirq,int level)26029a457cbSBernhard Beschow static void ich9_lpc_set_irq(void *opaque, int pirq, int level)
26147934d0aSPaolo Bonzini {
26247934d0aSPaolo Bonzini ICH9LPCState *lpc = opaque;
263a94dd6a9SPaolo Bonzini int pic_irq, pic_dis;
26447934d0aSPaolo Bonzini
26547934d0aSPaolo Bonzini assert(0 <= pirq);
26647934d0aSPaolo Bonzini assert(pirq < ICH9_LPC_NB_PIRQS);
26747934d0aSPaolo Bonzini
26847934d0aSPaolo Bonzini ich9_lpc_update_apic(lpc, ich9_pirq_to_gsi(pirq));
269a94dd6a9SPaolo Bonzini ich9_lpc_pic_irq(lpc, pirq, &pic_irq, &pic_dis);
270a94dd6a9SPaolo Bonzini ich9_lpc_update_pic(lpc, pic_irq);
27147934d0aSPaolo Bonzini }
27247934d0aSPaolo Bonzini
27347934d0aSPaolo Bonzini /* return the pirq number (PIRQ[A-H]:0-7) corresponding to
27447934d0aSPaolo Bonzini * a given device irq pin.
27547934d0aSPaolo Bonzini */
ich9_lpc_map_irq(PCIDevice * pci_dev,int intx)27629a457cbSBernhard Beschow static int ich9_lpc_map_irq(PCIDevice *pci_dev, int intx)
27747934d0aSPaolo Bonzini {
27847934d0aSPaolo Bonzini BusState *bus = qdev_get_parent_bus(&pci_dev->qdev);
27947934d0aSPaolo Bonzini PCIBus *pci_bus = PCI_BUS(bus);
28047934d0aSPaolo Bonzini PCIDevice *lpc_pdev =
28147934d0aSPaolo Bonzini pci_bus->devices[PCI_DEVFN(ICH9_LPC_DEV, ICH9_LPC_FUNC)];
28247934d0aSPaolo Bonzini ICH9LPCState *lpc = ICH9_LPC_DEVICE(lpc_pdev);
28347934d0aSPaolo Bonzini
28447934d0aSPaolo Bonzini return lpc->irr[PCI_SLOT(pci_dev->devfn)][intx];
28547934d0aSPaolo Bonzini }
28647934d0aSPaolo Bonzini
ich9_route_intx_pin_to_irq(void * opaque,int pirq_pin)28729a457cbSBernhard Beschow static PCIINTxRoute ich9_route_intx_pin_to_irq(void *opaque, int pirq_pin)
28847934d0aSPaolo Bonzini {
28947934d0aSPaolo Bonzini ICH9LPCState *lpc = opaque;
29047934d0aSPaolo Bonzini PCIINTxRoute route;
29147934d0aSPaolo Bonzini int pic_irq;
29247934d0aSPaolo Bonzini int pic_dis;
29347934d0aSPaolo Bonzini
29447934d0aSPaolo Bonzini assert(0 <= pirq_pin);
29547934d0aSPaolo Bonzini assert(pirq_pin < ICH9_LPC_NB_PIRQS);
29647934d0aSPaolo Bonzini
29747934d0aSPaolo Bonzini route.mode = PCI_INTX_ENABLED;
29847934d0aSPaolo Bonzini ich9_lpc_pic_irq(lpc, pirq_pin, &pic_irq, &pic_dis);
29947934d0aSPaolo Bonzini if (!pic_dis) {
30047934d0aSPaolo Bonzini if (pic_irq < ICH9_LPC_PIC_NUM_PINS) {
30147934d0aSPaolo Bonzini route.irq = pic_irq;
30247934d0aSPaolo Bonzini } else {
30347934d0aSPaolo Bonzini route.mode = PCI_INTX_DISABLED;
30447934d0aSPaolo Bonzini route.irq = -1;
30547934d0aSPaolo Bonzini }
30647934d0aSPaolo Bonzini } else {
307886e0a5fSDavid Woodhouse /*
308886e0a5fSDavid Woodhouse * Strictly speaking, this is wrong. The PIRQ should be routed
309886e0a5fSDavid Woodhouse * to *both* the I/O APIC and the PIC, on different pins. The
310886e0a5fSDavid Woodhouse * I/O APIC has a fixed mapping to IRQ16-23, while the PIC is
311886e0a5fSDavid Woodhouse * routed according to the PIRQx_ROUT configuration. But QEMU
312886e0a5fSDavid Woodhouse * doesn't (yet) cope with the concept of pin numbers differing
313886e0a5fSDavid Woodhouse * between PIC and I/O APIC, and neither does the in-kernel KVM
314886e0a5fSDavid Woodhouse * irqchip support. So we route to the I/O APIC *only* if the
315886e0a5fSDavid Woodhouse * routing to the PIC is disabled in the PIRQx_ROUT settings.
316886e0a5fSDavid Woodhouse *
317886e0a5fSDavid Woodhouse * This seems to work even if we boot a Linux guest with 'noapic'
318886e0a5fSDavid Woodhouse * to make it use the legacy PIC, and then kexec directly into a
319886e0a5fSDavid Woodhouse * new kernel which uses the I/O APIC. The new kernel explicitly
320886e0a5fSDavid Woodhouse * disables the PIRQ routing even though it doesn't need to care.
321886e0a5fSDavid Woodhouse */
32247934d0aSPaolo Bonzini route.irq = ich9_pirq_to_gsi(pirq_pin);
32347934d0aSPaolo Bonzini }
32447934d0aSPaolo Bonzini
32547934d0aSPaolo Bonzini return route;
32647934d0aSPaolo Bonzini }
32747934d0aSPaolo Bonzini
ich9_generate_smi(void)32892055797SPaulo Alcantara void ich9_generate_smi(void)
32992055797SPaulo Alcantara {
33092055797SPaulo Alcantara cpu_interrupt(first_cpu, CPU_INTERRUPT_SMI);
33192055797SPaulo Alcantara }
33292055797SPaulo Alcantara
3334177b062SPhilippe Mathieu-Daudé /* Returns -1 on error, IRQ number on success */
ich9_lpc_sci_irq(ICH9LPCState * lpc)33447934d0aSPaolo Bonzini static int ich9_lpc_sci_irq(ICH9LPCState *lpc)
33547934d0aSPaolo Bonzini {
3364177b062SPhilippe Mathieu-Daudé uint8_t sel = lpc->d.config[ICH9_LPC_ACPI_CTRL] &
3374177b062SPhilippe Mathieu-Daudé ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK;
3384177b062SPhilippe Mathieu-Daudé switch (sel) {
33947934d0aSPaolo Bonzini case ICH9_LPC_ACPI_CTRL_9:
34047934d0aSPaolo Bonzini return 9;
34147934d0aSPaolo Bonzini case ICH9_LPC_ACPI_CTRL_10:
34247934d0aSPaolo Bonzini return 10;
34347934d0aSPaolo Bonzini case ICH9_LPC_ACPI_CTRL_11:
34447934d0aSPaolo Bonzini return 11;
34547934d0aSPaolo Bonzini case ICH9_LPC_ACPI_CTRL_20:
34647934d0aSPaolo Bonzini return 20;
34747934d0aSPaolo Bonzini case ICH9_LPC_ACPI_CTRL_21:
34847934d0aSPaolo Bonzini return 21;
34947934d0aSPaolo Bonzini default:
35047934d0aSPaolo Bonzini /* reserved */
3514177b062SPhilippe Mathieu-Daudé qemu_log_mask(LOG_GUEST_ERROR,
3524177b062SPhilippe Mathieu-Daudé "ICH9 LPC: SCI IRQ SEL #%u is reserved\n", sel);
35347934d0aSPaolo Bonzini break;
35447934d0aSPaolo Bonzini }
35547934d0aSPaolo Bonzini return -1;
35647934d0aSPaolo Bonzini }
35747934d0aSPaolo Bonzini
ich9_set_sci(void * opaque,int irq_num,int level)35847934d0aSPaolo Bonzini static void ich9_set_sci(void *opaque, int irq_num, int level)
35947934d0aSPaolo Bonzini {
36047934d0aSPaolo Bonzini ICH9LPCState *lpc = opaque;
36147934d0aSPaolo Bonzini int irq;
36247934d0aSPaolo Bonzini
36347934d0aSPaolo Bonzini assert(irq_num == 0);
36447934d0aSPaolo Bonzini level = !!level;
36547934d0aSPaolo Bonzini if (level == lpc->sci_level) {
36647934d0aSPaolo Bonzini return;
36747934d0aSPaolo Bonzini }
36847934d0aSPaolo Bonzini lpc->sci_level = level;
36947934d0aSPaolo Bonzini
3708f242cb7SPaolo Bonzini irq = lpc->sci_gsi;
37147934d0aSPaolo Bonzini if (irq < 0) {
37247934d0aSPaolo Bonzini return;
37347934d0aSPaolo Bonzini }
37447934d0aSPaolo Bonzini
375a94dd6a9SPaolo Bonzini if (irq >= ICH9_LPC_PIC_NUM_PINS) {
37647934d0aSPaolo Bonzini ich9_lpc_update_apic(lpc, irq);
377a94dd6a9SPaolo Bonzini } else {
37847934d0aSPaolo Bonzini ich9_lpc_update_pic(lpc, irq);
37947934d0aSPaolo Bonzini }
38047934d0aSPaolo Bonzini }
38147934d0aSPaolo Bonzini
smi_features_ok_callback(void * opaque)38250de920bSLaszlo Ersek static void smi_features_ok_callback(void *opaque)
38350de920bSLaszlo Ersek {
38450de920bSLaszlo Ersek ICH9LPCState *lpc = opaque;
38550de920bSLaszlo Ersek uint64_t guest_features;
386cd89134eSIgor Mammedov uint64_t guest_cpu_hotplug_features;
38750de920bSLaszlo Ersek
38850de920bSLaszlo Ersek if (lpc->smi_features_ok) {
38950de920bSLaszlo Ersek /* negotiation already complete, features locked */
39050de920bSLaszlo Ersek return;
39150de920bSLaszlo Ersek }
39250de920bSLaszlo Ersek
39350de920bSLaszlo Ersek memcpy(&guest_features, lpc->smi_guest_features_le, sizeof guest_features);
39450de920bSLaszlo Ersek le64_to_cpus(&guest_features);
39550de920bSLaszlo Ersek if (guest_features & ~lpc->smi_host_features) {
39650de920bSLaszlo Ersek /* guest requests invalid features, leave @features_ok at zero */
39750de920bSLaszlo Ersek return;
39850de920bSLaszlo Ersek }
399cd89134eSIgor Mammedov
400cd89134eSIgor Mammedov guest_cpu_hotplug_features = guest_features &
401cd89134eSIgor Mammedov (BIT_ULL(ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT) |
402cd89134eSIgor Mammedov BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT));
40300dc02d2SIgor Mammedov if (!(guest_features & BIT_ULL(ICH9_LPC_SMI_F_BROADCAST_BIT)) &&
404cd89134eSIgor Mammedov guest_cpu_hotplug_features) {
40500dc02d2SIgor Mammedov /*
40600dc02d2SIgor Mammedov * cpu hot-[un]plug with SMI requires SMI broadcast,
40700dc02d2SIgor Mammedov * leave @features_ok at zero
40800dc02d2SIgor Mammedov */
40900dc02d2SIgor Mammedov return;
41000dc02d2SIgor Mammedov }
41150de920bSLaszlo Ersek
4127ed3e1ebSIgor Mammedov if (guest_cpu_hotplug_features ==
4137ed3e1ebSIgor Mammedov BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT)) {
4147ed3e1ebSIgor Mammedov /* cpu hot-unplug is unsupported without cpu-hotplug */
4157ed3e1ebSIgor Mammedov return;
4167ed3e1ebSIgor Mammedov }
4177ed3e1ebSIgor Mammedov
41850de920bSLaszlo Ersek /* valid feature subset requested, lock it down, report success */
41950de920bSLaszlo Ersek lpc->smi_negotiated_features = guest_features;
42050de920bSLaszlo Ersek lpc->smi_features_ok = 1;
42150de920bSLaszlo Ersek }
42250de920bSLaszlo Ersek
ich9_lpc_pm_init(ICH9LPCState * lpc)42320fe3af2SBernhard Beschow static void ich9_lpc_pm_init(ICH9LPCState *lpc)
42447934d0aSPaolo Bonzini {
425fba72476SPaolo Bonzini qemu_irq sci_irq;
42650de920bSLaszlo Ersek FWCfgState *fw_cfg = fw_cfg_find();
42747934d0aSPaolo Bonzini
428fba72476SPaolo Bonzini sci_irq = qemu_allocate_irq(ich9_set_sci, lpc, 0);
42920fe3af2SBernhard Beschow ich9_pm_init(PCI_DEVICE(lpc), &lpc->pm, sci_irq);
43050de920bSLaszlo Ersek
43150de920bSLaszlo Ersek if (lpc->smi_host_features && fw_cfg) {
43250de920bSLaszlo Ersek uint64_t host_features_le;
43350de920bSLaszlo Ersek
43450de920bSLaszlo Ersek host_features_le = cpu_to_le64(lpc->smi_host_features);
43550de920bSLaszlo Ersek memcpy(lpc->smi_host_features_le, &host_features_le,
43650de920bSLaszlo Ersek sizeof host_features_le);
43750de920bSLaszlo Ersek fw_cfg_add_file(fw_cfg, "etc/smi/supported-features",
43850de920bSLaszlo Ersek lpc->smi_host_features_le,
43950de920bSLaszlo Ersek sizeof lpc->smi_host_features_le);
44050de920bSLaszlo Ersek
44150de920bSLaszlo Ersek /* The other two guest-visible fields are cleared on device reset, we
44250de920bSLaszlo Ersek * just link them into fw_cfg here.
44350de920bSLaszlo Ersek */
44450de920bSLaszlo Ersek fw_cfg_add_file_callback(fw_cfg, "etc/smi/requested-features",
4455f9252f7SMarc-André Lureau NULL, NULL, NULL,
44650de920bSLaszlo Ersek lpc->smi_guest_features_le,
44750de920bSLaszlo Ersek sizeof lpc->smi_guest_features_le,
44850de920bSLaszlo Ersek false);
44950de920bSLaszlo Ersek fw_cfg_add_file_callback(fw_cfg, "etc/smi/features-ok",
4505f9252f7SMarc-André Lureau smi_features_ok_callback, NULL, lpc,
45150de920bSLaszlo Ersek &lpc->smi_features_ok,
45250de920bSLaszlo Ersek sizeof lpc->smi_features_ok,
45350de920bSLaszlo Ersek true);
45450de920bSLaszlo Ersek }
45547934d0aSPaolo Bonzini }
45647934d0aSPaolo Bonzini
45747934d0aSPaolo Bonzini /* APM */
45847934d0aSPaolo Bonzini
ich9_apm_ctrl_changed(uint32_t val,void * arg)45947934d0aSPaolo Bonzini static void ich9_apm_ctrl_changed(uint32_t val, void *arg)
46047934d0aSPaolo Bonzini {
46147934d0aSPaolo Bonzini ICH9LPCState *lpc = arg;
46247934d0aSPaolo Bonzini
46347934d0aSPaolo Bonzini /* ACPI specs 3.0, 4.7.2.5 */
46447934d0aSPaolo Bonzini acpi_pm1_cnt_update(&lpc->pm.acpi_regs,
46547934d0aSPaolo Bonzini val == ICH9_APM_ACPI_ENABLE,
46647934d0aSPaolo Bonzini val == ICH9_APM_ACPI_DISABLE);
467afd6895bSPaolo Bonzini if (val == ICH9_APM_ACPI_ENABLE || val == ICH9_APM_ACPI_DISABLE) {
468afd6895bSPaolo Bonzini return;
469afd6895bSPaolo Bonzini }
47047934d0aSPaolo Bonzini
47147934d0aSPaolo Bonzini /* SMI_EN = PMBASE + 30. SMI control and enable register */
47247934d0aSPaolo Bonzini if (lpc->pm.smi_en & ICH9_PMIO_SMI_EN_APMC_EN) {
4735ce45c7aSLaszlo Ersek if (lpc->smi_negotiated_features &
4745ce45c7aSLaszlo Ersek (UINT64_C(1) << ICH9_LPC_SMI_F_BROADCAST_BIT)) {
4755ce45c7aSLaszlo Ersek CPUState *cs;
4765ce45c7aSLaszlo Ersek CPU_FOREACH(cs) {
4775ce45c7aSLaszlo Ersek cpu_interrupt(cs, CPU_INTERRUPT_SMI);
4785ce45c7aSLaszlo Ersek }
4795ce45c7aSLaszlo Ersek } else {
4803c23402dSLaszlo Ersek cpu_interrupt(current_cpu, CPU_INTERRUPT_SMI);
48147934d0aSPaolo Bonzini }
48247934d0aSPaolo Bonzini }
4835ce45c7aSLaszlo Ersek }
48447934d0aSPaolo Bonzini
48547934d0aSPaolo Bonzini /* config:PMBASE */
48647934d0aSPaolo Bonzini static void
ich9_lpc_pmbase_sci_update(ICH9LPCState * lpc)4876d356c8cSPaolo Bonzini ich9_lpc_pmbase_sci_update(ICH9LPCState *lpc)
48847934d0aSPaolo Bonzini {
48947934d0aSPaolo Bonzini uint32_t pm_io_base = pci_get_long(lpc->d.config + ICH9_LPC_PMBASE);
4906d356c8cSPaolo Bonzini uint8_t acpi_cntl = pci_get_long(lpc->d.config + ICH9_LPC_ACPI_CTRL);
4914177b062SPhilippe Mathieu-Daudé int new_gsi;
4926d356c8cSPaolo Bonzini
4936d356c8cSPaolo Bonzini if (acpi_cntl & ICH9_LPC_ACPI_CTRL_ACPI_EN) {
49447934d0aSPaolo Bonzini pm_io_base &= ICH9_LPC_PMBASE_BASE_ADDRESS_MASK;
4956d356c8cSPaolo Bonzini } else {
4966d356c8cSPaolo Bonzini pm_io_base = 0;
4976d356c8cSPaolo Bonzini }
49847934d0aSPaolo Bonzini
49947934d0aSPaolo Bonzini ich9_pm_iospace_update(&lpc->pm, pm_io_base);
5008f242cb7SPaolo Bonzini
5018f242cb7SPaolo Bonzini new_gsi = ich9_lpc_sci_irq(lpc);
5024177b062SPhilippe Mathieu-Daudé if (new_gsi == -1) {
5034177b062SPhilippe Mathieu-Daudé return;
5044177b062SPhilippe Mathieu-Daudé }
5058f242cb7SPaolo Bonzini if (lpc->sci_level && new_gsi != lpc->sci_gsi) {
5068f242cb7SPaolo Bonzini qemu_set_irq(lpc->pm.irq, 0);
5078f242cb7SPaolo Bonzini lpc->sci_gsi = new_gsi;
5088f242cb7SPaolo Bonzini qemu_set_irq(lpc->pm.irq, 1);
5098f242cb7SPaolo Bonzini }
5108f242cb7SPaolo Bonzini lpc->sci_gsi = new_gsi;
51147934d0aSPaolo Bonzini }
51247934d0aSPaolo Bonzini
5137335a95aSCao jin /* config:RCBA */
ich9_lpc_rcba_update(ICH9LPCState * lpc,uint32_t rcba_old)5147335a95aSCao jin static void ich9_lpc_rcba_update(ICH9LPCState *lpc, uint32_t rcba_old)
51547934d0aSPaolo Bonzini {
5167335a95aSCao jin uint32_t rcba = pci_get_long(lpc->d.config + ICH9_LPC_RCBA);
51747934d0aSPaolo Bonzini
5187335a95aSCao jin if (rcba_old & ICH9_LPC_RCBA_EN) {
5197335a95aSCao jin memory_region_del_subregion(get_system_memory(), &lpc->rcrb_mem);
52047934d0aSPaolo Bonzini }
5217335a95aSCao jin if (rcba & ICH9_LPC_RCBA_EN) {
52247934d0aSPaolo Bonzini memory_region_add_subregion_overlap(get_system_memory(),
5237335a95aSCao jin rcba & ICH9_LPC_RCBA_BA_MASK,
5247335a95aSCao jin &lpc->rcrb_mem, 1);
52547934d0aSPaolo Bonzini }
52647934d0aSPaolo Bonzini }
52747934d0aSPaolo Bonzini
52811e66a15SGerd Hoffmann /* config:GEN_PMCON* */
52911e66a15SGerd Hoffmann static void
ich9_lpc_pmcon_update(ICH9LPCState * lpc)53011e66a15SGerd Hoffmann ich9_lpc_pmcon_update(ICH9LPCState *lpc)
53111e66a15SGerd Hoffmann {
53211e66a15SGerd Hoffmann uint16_t gen_pmcon_1 = pci_get_word(lpc->d.config + ICH9_LPC_GEN_PMCON_1);
53311e66a15SGerd Hoffmann uint16_t wmask;
53411e66a15SGerd Hoffmann
5356e3c2d58SDominic Prinz if (lpc->pm.swsmi_timer_enabled) {
5366e3c2d58SDominic Prinz ich9_pm_update_swsmi_timer(
5376e3c2d58SDominic Prinz &lpc->pm, lpc->pm.smi_en & ICH9_PMIO_SMI_EN_SWSMI_EN);
5386e3c2d58SDominic Prinz }
5396e3c2d58SDominic Prinz if (lpc->pm.periodic_timer_enabled) {
5406e3c2d58SDominic Prinz ich9_pm_update_periodic_timer(
5416e3c2d58SDominic Prinz &lpc->pm, lpc->pm.smi_en & ICH9_PMIO_SMI_EN_PERIODIC_EN);
5426e3c2d58SDominic Prinz }
5436e3c2d58SDominic Prinz
54411e66a15SGerd Hoffmann if (gen_pmcon_1 & ICH9_LPC_GEN_PMCON_1_SMI_LOCK) {
54511e66a15SGerd Hoffmann wmask = pci_get_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1);
54611e66a15SGerd Hoffmann wmask &= ~ICH9_LPC_GEN_PMCON_1_SMI_LOCK;
54711e66a15SGerd Hoffmann pci_set_word(lpc->d.wmask + ICH9_LPC_GEN_PMCON_1, wmask);
54811e66a15SGerd Hoffmann lpc->pm.smi_en_wmask &= ~1;
54911e66a15SGerd Hoffmann }
55011e66a15SGerd Hoffmann }
55111e66a15SGerd Hoffmann
ich9_lpc_post_load(void * opaque,int version_id)55247934d0aSPaolo Bonzini static int ich9_lpc_post_load(void *opaque, int version_id)
55347934d0aSPaolo Bonzini {
55447934d0aSPaolo Bonzini ICH9LPCState *lpc = opaque;
55547934d0aSPaolo Bonzini
5568f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc);
5577335a95aSCao jin ich9_lpc_rcba_update(lpc, 0 /* disabled ICH9_LPC_RCBA_EN */);
55811e66a15SGerd Hoffmann ich9_lpc_pmcon_update(lpc);
55947934d0aSPaolo Bonzini return 0;
56047934d0aSPaolo Bonzini }
56147934d0aSPaolo Bonzini
ich9_lpc_config_write(PCIDevice * d,uint32_t addr,uint32_t val,int len)56247934d0aSPaolo Bonzini static void ich9_lpc_config_write(PCIDevice *d,
56347934d0aSPaolo Bonzini uint32_t addr, uint32_t val, int len)
56447934d0aSPaolo Bonzini {
56547934d0aSPaolo Bonzini ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
5667335a95aSCao jin uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
56747934d0aSPaolo Bonzini
56847934d0aSPaolo Bonzini pci_default_write_config(d, addr, val, len);
5696d356c8cSPaolo Bonzini if (ranges_overlap(addr, len, ICH9_LPC_PMBASE, 4) ||
5706d356c8cSPaolo Bonzini ranges_overlap(addr, len, ICH9_LPC_ACPI_CTRL, 1)) {
5718f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc);
57247934d0aSPaolo Bonzini }
57347934d0aSPaolo Bonzini if (ranges_overlap(addr, len, ICH9_LPC_RCBA, 4)) {
5747335a95aSCao jin ich9_lpc_rcba_update(lpc, rcba_old);
57547934d0aSPaolo Bonzini }
57647934d0aSPaolo Bonzini if (ranges_overlap(addr, len, ICH9_LPC_PIRQA_ROUT, 4)) {
577fd56e061SDavid Gibson pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
57847934d0aSPaolo Bonzini }
57947934d0aSPaolo Bonzini if (ranges_overlap(addr, len, ICH9_LPC_PIRQE_ROUT, 4)) {
580fd56e061SDavid Gibson pci_bus_fire_intx_routing_notifier(pci_get_bus(&lpc->d));
58147934d0aSPaolo Bonzini }
58211e66a15SGerd Hoffmann if (ranges_overlap(addr, len, ICH9_LPC_GEN_PMCON_1, 8)) {
58311e66a15SGerd Hoffmann ich9_lpc_pmcon_update(lpc);
58411e66a15SGerd Hoffmann }
58547934d0aSPaolo Bonzini }
58647934d0aSPaolo Bonzini
ich9_lpc_reset(DeviceState * qdev)58747934d0aSPaolo Bonzini static void ich9_lpc_reset(DeviceState *qdev)
58847934d0aSPaolo Bonzini {
58947934d0aSPaolo Bonzini PCIDevice *d = PCI_DEVICE(qdev);
59047934d0aSPaolo Bonzini ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
5917335a95aSCao jin uint32_t rcba_old = pci_get_long(d->config + ICH9_LPC_RCBA);
59247934d0aSPaolo Bonzini int i;
59347934d0aSPaolo Bonzini
59447934d0aSPaolo Bonzini for (i = 0; i < 4; i++) {
59547934d0aSPaolo Bonzini pci_set_byte(d->config + ICH9_LPC_PIRQA_ROUT + i,
59647934d0aSPaolo Bonzini ICH9_LPC_PIRQ_ROUT_DEFAULT);
59747934d0aSPaolo Bonzini }
59847934d0aSPaolo Bonzini for (i = 0; i < 4; i++) {
59947934d0aSPaolo Bonzini pci_set_byte(d->config + ICH9_LPC_PIRQE_ROUT + i,
60047934d0aSPaolo Bonzini ICH9_LPC_PIRQ_ROUT_DEFAULT);
60147934d0aSPaolo Bonzini }
60247934d0aSPaolo Bonzini pci_set_byte(d->config + ICH9_LPC_ACPI_CTRL, ICH9_LPC_ACPI_CTRL_DEFAULT);
60347934d0aSPaolo Bonzini
60447934d0aSPaolo Bonzini pci_set_long(d->config + ICH9_LPC_PMBASE, ICH9_LPC_PMBASE_DEFAULT);
60547934d0aSPaolo Bonzini pci_set_long(d->config + ICH9_LPC_RCBA, ICH9_LPC_RCBA_DEFAULT);
60647934d0aSPaolo Bonzini
60747934d0aSPaolo Bonzini ich9_cc_reset(lpc);
60847934d0aSPaolo Bonzini
6098f242cb7SPaolo Bonzini ich9_lpc_pmbase_sci_update(lpc);
6107335a95aSCao jin ich9_lpc_rcba_update(lpc, rcba_old);
61147934d0aSPaolo Bonzini
61247934d0aSPaolo Bonzini lpc->sci_level = 0;
61347934d0aSPaolo Bonzini lpc->rst_cnt = 0;
61450de920bSLaszlo Ersek
61550de920bSLaszlo Ersek memset(lpc->smi_guest_features_le, 0, sizeof lpc->smi_guest_features_le);
61650de920bSLaszlo Ersek lpc->smi_features_ok = 0;
61750de920bSLaszlo Ersek lpc->smi_negotiated_features = 0;
61847934d0aSPaolo Bonzini }
61947934d0aSPaolo Bonzini
6207335a95aSCao jin /* root complex register block is mapped into memory space */
6217335a95aSCao jin static const MemoryRegionOps rcrb_mmio_ops = {
62247934d0aSPaolo Bonzini .read = ich9_cc_read,
62347934d0aSPaolo Bonzini .write = ich9_cc_write,
62447934d0aSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN,
62547934d0aSPaolo Bonzini };
62647934d0aSPaolo Bonzini
ich9_lpc_machine_ready(Notifier * n,void * opaque)62747934d0aSPaolo Bonzini static void ich9_lpc_machine_ready(Notifier *n, void *opaque)
62847934d0aSPaolo Bonzini {
62947934d0aSPaolo Bonzini ICH9LPCState *s = container_of(n, ICH9LPCState, machine_ready);
630b6f32962SJan Kiszka MemoryRegion *io_as = pci_address_space_io(&s->d);
63147934d0aSPaolo Bonzini uint8_t *pci_conf;
63247934d0aSPaolo Bonzini
63347934d0aSPaolo Bonzini pci_conf = s->d.config;
6343ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x3f8)) {
63547934d0aSPaolo Bonzini /* com1 */
63647934d0aSPaolo Bonzini pci_conf[0x82] |= 0x01;
63747934d0aSPaolo Bonzini }
6383ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x2f8)) {
63947934d0aSPaolo Bonzini /* com2 */
64047934d0aSPaolo Bonzini pci_conf[0x82] |= 0x02;
64147934d0aSPaolo Bonzini }
6423ce10901SPaolo Bonzini if (memory_region_present(io_as, 0x378)) {
64347934d0aSPaolo Bonzini /* lpt */
64447934d0aSPaolo Bonzini pci_conf[0x82] |= 0x04;
64547934d0aSPaolo Bonzini }
646557772f2SMarcel Apfelbaum if (memory_region_present(io_as, 0x3f2)) {
64747934d0aSPaolo Bonzini /* floppy */
64847934d0aSPaolo Bonzini pci_conf[0x82] |= 0x08;
64947934d0aSPaolo Bonzini }
65047934d0aSPaolo Bonzini }
65147934d0aSPaolo Bonzini
65247934d0aSPaolo Bonzini /* reset control */
ich9_rst_cnt_write(void * opaque,hwaddr addr,uint64_t val,unsigned len)65347934d0aSPaolo Bonzini static void ich9_rst_cnt_write(void *opaque, hwaddr addr, uint64_t val,
65447934d0aSPaolo Bonzini unsigned len)
65547934d0aSPaolo Bonzini {
65647934d0aSPaolo Bonzini ICH9LPCState *lpc = opaque;
65747934d0aSPaolo Bonzini
65847934d0aSPaolo Bonzini if (val & 4) {
659cf83f140SEric Blake qemu_system_reset_request(SHUTDOWN_CAUSE_GUEST_RESET);
66047934d0aSPaolo Bonzini return;
66147934d0aSPaolo Bonzini }
66247934d0aSPaolo Bonzini lpc->rst_cnt = val & 0xA; /* keep FULL_RST (bit 3) and SYS_RST (bit 1) */
66347934d0aSPaolo Bonzini }
66447934d0aSPaolo Bonzini
ich9_rst_cnt_read(void * opaque,hwaddr addr,unsigned len)66547934d0aSPaolo Bonzini static uint64_t ich9_rst_cnt_read(void *opaque, hwaddr addr, unsigned len)
66647934d0aSPaolo Bonzini {
66747934d0aSPaolo Bonzini ICH9LPCState *lpc = opaque;
66847934d0aSPaolo Bonzini
66947934d0aSPaolo Bonzini return lpc->rst_cnt;
67047934d0aSPaolo Bonzini }
67147934d0aSPaolo Bonzini
67247934d0aSPaolo Bonzini static const MemoryRegionOps ich9_rst_cnt_ops = {
67347934d0aSPaolo Bonzini .read = ich9_rst_cnt_read,
67447934d0aSPaolo Bonzini .write = ich9_rst_cnt_write,
67547934d0aSPaolo Bonzini .endianness = DEVICE_LITTLE_ENDIAN
67647934d0aSPaolo Bonzini };
67747934d0aSPaolo Bonzini
ich9_lpc_initfn(Object * obj)678a8c1e3bbSFelipe Franciosi static void ich9_lpc_initfn(Object *obj)
6796f1426abSMichael S. Tsirkin {
680a8c1e3bbSFelipe Franciosi ICH9LPCState *lpc = ICH9_LPC_DEVICE(obj);
681a8c1e3bbSFelipe Franciosi
6826f1426abSMichael S. Tsirkin static const uint8_t acpi_enable_cmd = ICH9_APM_ACPI_ENABLE;
6836f1426abSMichael S. Tsirkin static const uint8_t acpi_disable_cmd = ICH9_APM_ACPI_DISABLE;
6846f1426abSMichael S. Tsirkin
685f0bc6bf7SBernhard Beschow object_initialize_child(obj, "rtc", &lpc->rtc, TYPE_MC146818_RTC);
686f0bc6bf7SBernhard Beschow
68729538512SBernhard Beschow qdev_init_gpio_out_named(DEVICE(lpc), lpc->gsi, ICH9_GPIO_GSI,
68829538512SBernhard Beschow IOAPIC_NUM_PINS);
68929538512SBernhard Beschow
69064a7b8deSFelipe Franciosi object_property_add_uint8_ptr(obj, ACPI_PM_PROP_SCI_INT,
691d2623129SMarkus Armbruster &lpc->sci_gsi, OBJ_PROP_FLAG_READ);
6926f1426abSMichael S. Tsirkin object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_ENABLE_CMD,
693d2623129SMarkus Armbruster &acpi_enable_cmd, OBJ_PROP_FLAG_READ);
6946f1426abSMichael S. Tsirkin object_property_add_uint8_ptr(OBJECT(lpc), ACPI_PM_PROP_ACPI_DISABLE_CMD,
695d2623129SMarkus Armbruster &acpi_disable_cmd, OBJ_PROP_FLAG_READ);
696eb8f7f91SIgor Mammedov object_property_add_uint64_ptr(obj, ICH9_LPC_SMI_NEGOTIATED_FEAT_PROP,
697eb8f7f91SIgor Mammedov &lpc->smi_negotiated_features,
698eb8f7f91SIgor Mammedov OBJ_PROP_FLAG_READ);
6996f1426abSMichael S. Tsirkin
70040c2281cSMarkus Armbruster ich9_pm_add_properties(obj, &lpc->pm);
701d6b38b66SIgor Mammedov }
702d6b38b66SIgor Mammedov
ich9_lpc_realize(PCIDevice * d,Error ** errp)7033a80ceadSMarkus Armbruster static void ich9_lpc_realize(PCIDevice *d, Error **errp)
70447934d0aSPaolo Bonzini {
70547934d0aSPaolo Bonzini ICH9LPCState *lpc = ICH9_LPC_DEVICE(d);
70629a457cbSBernhard Beschow PCIBus *pci_bus = pci_get_bus(d);
70747934d0aSPaolo Bonzini ISABus *isa_bus;
70856b1f50eSBernhard Beschow uint32_t irq;
70947934d0aSPaolo Bonzini
71067cebca3SGerd Hoffmann if ((lpc->smi_host_features & BIT_ULL(ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT)) &&
71167cebca3SGerd Hoffmann !(lpc->smi_host_features & BIT_ULL(ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT))) {
71267cebca3SGerd Hoffmann /*
71367cebca3SGerd Hoffmann * smi_features_ok_callback() throws an error on this.
71467cebca3SGerd Hoffmann *
71567cebca3SGerd Hoffmann * So bail out here instead of advertizing the invalid
71667cebca3SGerd Hoffmann * configuration and get obscure firmware failures from that.
71767cebca3SGerd Hoffmann */
71867cebca3SGerd Hoffmann error_setg(errp, "cpu hot-unplug requires cpu hot-plug");
71967cebca3SGerd Hoffmann return;
72067cebca3SGerd Hoffmann }
72167cebca3SGerd Hoffmann
722d10e5432SMarkus Armbruster isa_bus = isa_bus_new(DEVICE(d), get_system_memory(), get_system_io(),
723d10e5432SMarkus Armbruster errp);
724d10e5432SMarkus Armbruster if (!isa_bus) {
725d10e5432SMarkus Armbruster return;
726d10e5432SMarkus Armbruster }
72747934d0aSPaolo Bonzini
72847934d0aSPaolo Bonzini pci_set_long(d->wmask + ICH9_LPC_PMBASE,
72947934d0aSPaolo Bonzini ICH9_LPC_PMBASE_BASE_ADDRESS_MASK);
7306d356c8cSPaolo Bonzini pci_set_byte(d->wmask + ICH9_LPC_PMBASE,
7318f242cb7SPaolo Bonzini ICH9_LPC_ACPI_CTRL_ACPI_EN |
7328f242cb7SPaolo Bonzini ICH9_LPC_ACPI_CTRL_SCI_IRQ_SEL_MASK);
73347934d0aSPaolo Bonzini
7347335a95aSCao jin memory_region_init_io(&lpc->rcrb_mem, OBJECT(d), &rcrb_mmio_ops, lpc,
7357335a95aSCao jin "lpc-rcrb-mmio", ICH9_CC_SIZE);
73647934d0aSPaolo Bonzini
73747934d0aSPaolo Bonzini ich9_cc_init(lpc);
73847934d0aSPaolo Bonzini apm_init(d, &lpc->apm, ich9_apm_ctrl_changed, lpc);
73947934d0aSPaolo Bonzini
74047934d0aSPaolo Bonzini lpc->machine_ready.notify = ich9_lpc_machine_ready;
74147934d0aSPaolo Bonzini qemu_add_machine_init_done_notifier(&lpc->machine_ready);
74247934d0aSPaolo Bonzini
7431437c94bSPaolo Bonzini memory_region_init_io(&lpc->rst_cnt_mem, OBJECT(d), &ich9_rst_cnt_ops, lpc,
74447934d0aSPaolo Bonzini "lpc-reset-control", 1);
74547934d0aSPaolo Bonzini memory_region_add_subregion_overlap(pci_address_space_io(d),
74647934d0aSPaolo Bonzini ICH9_RST_CNT_IOPORT, &lpc->rst_cnt_mem,
74747934d0aSPaolo Bonzini 1);
748f999c0deSEfimov Vasily
7497067887eSPhilippe Mathieu-Daudé isa_bus_register_input_irqs(isa_bus, lpc->gsi);
750503a35e7SBernhard Beschow
7515e37bc49SPhilippe Mathieu-Daudé i8257_dma_init(OBJECT(d), isa_bus, 0);
75229a457cbSBernhard Beschow
753f0bc6bf7SBernhard Beschow /* RTC */
754f0bc6bf7SBernhard Beschow qdev_prop_set_int32(DEVICE(&lpc->rtc), "base_year", 2000);
755f0bc6bf7SBernhard Beschow if (!qdev_realize(DEVICE(&lpc->rtc), BUS(isa_bus), errp)) {
756f0bc6bf7SBernhard Beschow return;
757f0bc6bf7SBernhard Beschow }
75856b1f50eSBernhard Beschow irq = object_property_get_uint(OBJECT(&lpc->rtc), "irq", &error_fatal);
75956b1f50eSBernhard Beschow isa_connect_gpio_out(ISA_DEVICE(&lpc->rtc), 0, irq);
760f0bc6bf7SBernhard Beschow
76129a457cbSBernhard Beschow pci_bus_irqs(pci_bus, ich9_lpc_set_irq, d, ICH9_LPC_NB_PIRQS);
76229a457cbSBernhard Beschow pci_bus_map_irqs(pci_bus, ich9_lpc_map_irq);
76329a457cbSBernhard Beschow pci_bus_set_route_irq_fn(pci_bus, ich9_route_intx_pin_to_irq);
76420fe3af2SBernhard Beschow
76520fe3af2SBernhard Beschow ich9_lpc_pm_init(lpc);
76647934d0aSPaolo Bonzini }
76747934d0aSPaolo Bonzini
ich9_rst_cnt_needed(void * opaque)76847934d0aSPaolo Bonzini static bool ich9_rst_cnt_needed(void *opaque)
76947934d0aSPaolo Bonzini {
77047934d0aSPaolo Bonzini ICH9LPCState *lpc = opaque;
77147934d0aSPaolo Bonzini
77247934d0aSPaolo Bonzini return (lpc->rst_cnt != 0);
77347934d0aSPaolo Bonzini }
77447934d0aSPaolo Bonzini
77547934d0aSPaolo Bonzini static const VMStateDescription vmstate_ich9_rst_cnt = {
77647934d0aSPaolo Bonzini .name = "ICH9LPC/rst_cnt",
77747934d0aSPaolo Bonzini .version_id = 1,
77847934d0aSPaolo Bonzini .minimum_version_id = 1,
7795cd8cadaSJuan Quintela .needed = ich9_rst_cnt_needed,
780cbf19506SRichard Henderson .fields = (const VMStateField[]) {
78147934d0aSPaolo Bonzini VMSTATE_UINT8(rst_cnt, ICH9LPCState),
78247934d0aSPaolo Bonzini VMSTATE_END_OF_LIST()
78347934d0aSPaolo Bonzini }
78447934d0aSPaolo Bonzini };
78547934d0aSPaolo Bonzini
ich9_smi_feat_needed(void * opaque)78650de920bSLaszlo Ersek static bool ich9_smi_feat_needed(void *opaque)
78750de920bSLaszlo Ersek {
78850de920bSLaszlo Ersek ICH9LPCState *lpc = opaque;
78950de920bSLaszlo Ersek
79050de920bSLaszlo Ersek return !buffer_is_zero(lpc->smi_guest_features_le,
79150de920bSLaszlo Ersek sizeof lpc->smi_guest_features_le) ||
79250de920bSLaszlo Ersek lpc->smi_features_ok;
79350de920bSLaszlo Ersek }
79450de920bSLaszlo Ersek
79550de920bSLaszlo Ersek static const VMStateDescription vmstate_ich9_smi_feat = {
79650de920bSLaszlo Ersek .name = "ICH9LPC/smi_feat",
79750de920bSLaszlo Ersek .version_id = 1,
79850de920bSLaszlo Ersek .minimum_version_id = 1,
79950de920bSLaszlo Ersek .needed = ich9_smi_feat_needed,
800cbf19506SRichard Henderson .fields = (const VMStateField[]) {
80150de920bSLaszlo Ersek VMSTATE_UINT8_ARRAY(smi_guest_features_le, ICH9LPCState,
80250de920bSLaszlo Ersek sizeof(uint64_t)),
80350de920bSLaszlo Ersek VMSTATE_UINT8(smi_features_ok, ICH9LPCState),
80450de920bSLaszlo Ersek VMSTATE_UINT64(smi_negotiated_features, ICH9LPCState),
80550de920bSLaszlo Ersek VMSTATE_END_OF_LIST()
80650de920bSLaszlo Ersek }
80750de920bSLaszlo Ersek };
80850de920bSLaszlo Ersek
80947934d0aSPaolo Bonzini static const VMStateDescription vmstate_ich9_lpc = {
81047934d0aSPaolo Bonzini .name = "ICH9LPC",
81147934d0aSPaolo Bonzini .version_id = 1,
81247934d0aSPaolo Bonzini .minimum_version_id = 1,
81347934d0aSPaolo Bonzini .post_load = ich9_lpc_post_load,
814cbf19506SRichard Henderson .fields = (const VMStateField[]) {
81547934d0aSPaolo Bonzini VMSTATE_PCI_DEVICE(d, ICH9LPCState),
81647934d0aSPaolo Bonzini VMSTATE_STRUCT(apm, ICH9LPCState, 0, vmstate_apm, APMState),
81747934d0aSPaolo Bonzini VMSTATE_STRUCT(pm, ICH9LPCState, 0, vmstate_ich9_pm, ICH9LPCPMRegs),
81847934d0aSPaolo Bonzini VMSTATE_UINT8_ARRAY(chip_config, ICH9LPCState, ICH9_CC_SIZE),
81947934d0aSPaolo Bonzini VMSTATE_UINT32(sci_level, ICH9LPCState),
82047934d0aSPaolo Bonzini VMSTATE_END_OF_LIST()
82147934d0aSPaolo Bonzini },
822cbf19506SRichard Henderson .subsections = (const VMStateDescription * const []) {
8235cd8cadaSJuan Quintela &vmstate_ich9_rst_cnt,
82450de920bSLaszlo Ersek &vmstate_ich9_smi_feat,
8255cd8cadaSJuan Quintela NULL
82647934d0aSPaolo Bonzini }
82747934d0aSPaolo Bonzini };
82847934d0aSPaolo Bonzini
8295add35beSPaulo Alcantara static Property ich9_lpc_properties[] = {
830a6b6414fSDaniel P. Berrangé DEFINE_PROP_BOOL("noreboot", ICH9LPCState, pin_strap.spkr_hi, false),
83124cd04fcSIsaku Yamahata DEFINE_PROP_BOOL("smm-compat", ICH9LPCState, pm.smm_compat, false),
83220fe3af2SBernhard Beschow DEFINE_PROP_BOOL("smm-enabled", ICH9LPCState, pm.smm_enabled, false),
833b8bab8ebSLaszlo Ersek DEFINE_PROP_BIT64("x-smi-broadcast", ICH9LPCState, smi_host_features,
834b8bab8ebSLaszlo Ersek ICH9_LPC_SMI_F_BROADCAST_BIT, true),
83500dc02d2SIgor Mammedov DEFINE_PROP_BIT64("x-smi-cpu-hotplug", ICH9LPCState, smi_host_features,
83600dc02d2SIgor Mammedov ICH9_LPC_SMI_F_CPU_HOTPLUG_BIT, true),
83700dc02d2SIgor Mammedov DEFINE_PROP_BIT64("x-smi-cpu-hotunplug", ICH9LPCState, smi_host_features,
8387ed3e1ebSIgor Mammedov ICH9_LPC_SMI_F_CPU_HOT_UNPLUG_BIT, true),
8396e3c2d58SDominic Prinz DEFINE_PROP_BOOL("x-smi-swsmi-timer", ICH9LPCState,
8406e3c2d58SDominic Prinz pm.swsmi_timer_enabled, true),
8416e3c2d58SDominic Prinz DEFINE_PROP_BOOL("x-smi-periodic-timer", ICH9LPCState,
8426e3c2d58SDominic Prinz pm.periodic_timer_enabled, true),
8435add35beSPaulo Alcantara DEFINE_PROP_END_OF_LIST(),
8445add35beSPaulo Alcantara };
8455add35beSPaulo Alcantara
ich9_send_gpe(AcpiDeviceIf * adev,AcpiEventStatusBits ev)846eaf23bf7SIgor Mammedov static void ich9_send_gpe(AcpiDeviceIf *adev, AcpiEventStatusBits ev)
847eaf23bf7SIgor Mammedov {
848eaf23bf7SIgor Mammedov ICH9LPCState *s = ICH9_LPC_DEVICE(adev);
849eaf23bf7SIgor Mammedov
850eaf23bf7SIgor Mammedov acpi_send_gpe_event(&s->pm.acpi_regs, s->pm.irq, ev);
851eaf23bf7SIgor Mammedov }
852eaf23bf7SIgor Mammedov
build_ich9_isa_aml(AcpiDevAmlIf * adev,Aml * scope)853887e8e9dSIgor Mammedov static void build_ich9_isa_aml(AcpiDevAmlIf *adev, Aml *scope)
854887e8e9dSIgor Mammedov {
85547a373faSIgor Mammedov Aml *field;
856958f8182SBernhard Beschow BusState *bus = qdev_get_child_bus(DEVICE(adev), "isa.0");
8574fd75ce0SIgor Mammedov Aml *sb_scope = aml_scope("\\_SB");
858887e8e9dSIgor Mammedov
859887e8e9dSIgor Mammedov /* ICH9 PCI to ISA irq remapping */
860887e8e9dSIgor Mammedov aml_append(scope, aml_operation_region("PIRQ", AML_PCI_CONFIG,
861887e8e9dSIgor Mammedov aml_int(0x60), 0x0C));
86247a373faSIgor Mammedov /* Fields declarion has to happen *after* operation region */
8634fd75ce0SIgor Mammedov field = aml_field("PCI0.SF8.PIRQ", AML_BYTE_ACC, AML_NOLOCK, AML_PRESERVE);
86447a373faSIgor Mammedov aml_append(field, aml_named_field("PRQA", 8));
86547a373faSIgor Mammedov aml_append(field, aml_named_field("PRQB", 8));
86647a373faSIgor Mammedov aml_append(field, aml_named_field("PRQC", 8));
86747a373faSIgor Mammedov aml_append(field, aml_named_field("PRQD", 8));
86847a373faSIgor Mammedov aml_append(field, aml_reserved_field(0x20));
86947a373faSIgor Mammedov aml_append(field, aml_named_field("PRQE", 8));
87047a373faSIgor Mammedov aml_append(field, aml_named_field("PRQF", 8));
87147a373faSIgor Mammedov aml_append(field, aml_named_field("PRQG", 8));
87247a373faSIgor Mammedov aml_append(field, aml_named_field("PRQH", 8));
8734fd75ce0SIgor Mammedov aml_append(sb_scope, field);
8744fd75ce0SIgor Mammedov aml_append(scope, sb_scope);
875887e8e9dSIgor Mammedov
8769c6c0aeaSBernhard Beschow qbus_build_aml(bus, scope);
877887e8e9dSIgor Mammedov }
878887e8e9dSIgor Mammedov
ich9_lpc_class_init(ObjectClass * klass,void * data)87947934d0aSPaolo Bonzini static void ich9_lpc_class_init(ObjectClass *klass, void *data)
88047934d0aSPaolo Bonzini {
88147934d0aSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
88247934d0aSPaolo Bonzini PCIDeviceClass *k = PCI_DEVICE_CLASS(klass);
8831f862184SIgor Mammedov HotplugHandlerClass *hc = HOTPLUG_HANDLER_CLASS(klass);
88443f50410SIgor Mammedov AcpiDeviceIfClass *adevc = ACPI_DEVICE_IF_CLASS(klass);
885887e8e9dSIgor Mammedov AcpiDevAmlIfClass *amldevc = ACPI_DEV_AML_IF_CLASS(klass);
88647934d0aSPaolo Bonzini
887125ee0edSMarcel Apfelbaum set_bit(DEVICE_CATEGORY_BRIDGE, dc->categories);
888*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, ich9_lpc_reset);
8893a80ceadSMarkus Armbruster k->realize = ich9_lpc_realize;
89047934d0aSPaolo Bonzini dc->vmsd = &vmstate_ich9_lpc;
8914f67d30bSMarc-André Lureau device_class_set_props(dc, ich9_lpc_properties);
89247934d0aSPaolo Bonzini k->config_write = ich9_lpc_config_write;
89347934d0aSPaolo Bonzini dc->desc = "ICH9 LPC bridge";
89447934d0aSPaolo Bonzini k->vendor_id = PCI_VENDOR_ID_INTEL;
89547934d0aSPaolo Bonzini k->device_id = PCI_DEVICE_ID_INTEL_ICH9_8;
89647934d0aSPaolo Bonzini k->revision = ICH9_A2_LPC_REVISION;
89747934d0aSPaolo Bonzini k->class_id = PCI_CLASS_BRIDGE_ISA;
898bfa6dfd0SMarkus Armbruster /*
899bfa6dfd0SMarkus Armbruster * Reason: part of ICH9 southbridge, needs to be wired up by
900bfa6dfd0SMarkus Armbruster * pc_q35_init()
901bfa6dfd0SMarkus Armbruster */
902e90f2a8cSEduardo Habkost dc->user_creatable = false;
9039040e6dfSWei Yang hc->pre_plug = ich9_pm_device_pre_plug_cb;
9040058c082SIgor Mammedov hc->plug = ich9_pm_device_plug_cb;
9050058c082SIgor Mammedov hc->unplug_request = ich9_pm_device_unplug_request_cb;
9060058c082SIgor Mammedov hc->unplug = ich9_pm_device_unplug_cb;
907f18e29fcSIgor Mammedov hc->is_hotpluggable_bus = ich9_pm_is_hotpluggable_bus;
90843f50410SIgor Mammedov adevc->ospm_status = ich9_pm_ospm_status;
909eaf23bf7SIgor Mammedov adevc->send_event = ich9_send_gpe;
910887e8e9dSIgor Mammedov amldevc->build_dev_aml = build_ich9_isa_aml;
91147934d0aSPaolo Bonzini }
91247934d0aSPaolo Bonzini
91347934d0aSPaolo Bonzini static const TypeInfo ich9_lpc_info = {
91447934d0aSPaolo Bonzini .name = TYPE_ICH9_LPC_DEVICE,
91547934d0aSPaolo Bonzini .parent = TYPE_PCI_DEVICE,
9160fc8289aSEduardo Habkost .instance_size = sizeof(ICH9LPCState),
917d6b38b66SIgor Mammedov .instance_init = ich9_lpc_initfn,
91847934d0aSPaolo Bonzini .class_init = ich9_lpc_class_init,
9191f862184SIgor Mammedov .interfaces = (InterfaceInfo[]) {
9201f862184SIgor Mammedov { TYPE_HOTPLUG_HANDLER },
92143f50410SIgor Mammedov { TYPE_ACPI_DEVICE_IF },
922fd3b02c8SEduardo Habkost { INTERFACE_CONVENTIONAL_PCI_DEVICE },
923887e8e9dSIgor Mammedov { TYPE_ACPI_DEV_AML_IF },
9241f862184SIgor Mammedov { }
9251f862184SIgor Mammedov }
92647934d0aSPaolo Bonzini };
92747934d0aSPaolo Bonzini
ich9_lpc_register(void)92847934d0aSPaolo Bonzini static void ich9_lpc_register(void)
92947934d0aSPaolo Bonzini {
93047934d0aSPaolo Bonzini type_register_static(&ich9_lpc_info);
93147934d0aSPaolo Bonzini }
93247934d0aSPaolo Bonzini
93347934d0aSPaolo Bonzini type_init(ich9_lpc_register);
934