1b350735eSAlistair Francis /*
2b350735eSAlistair Francis * QEMU model of the IPI Inter Processor Interrupt block
3b350735eSAlistair Francis *
4b350735eSAlistair Francis * Copyright (c) 2014 Xilinx Inc.
5b350735eSAlistair Francis *
6b350735eSAlistair Francis * Written by Edgar E. Iglesias <edgar.iglesias@xilinx.com>
7b350735eSAlistair Francis * Written by Alistair Francis <alistair.francis@xilinx.com>
8b350735eSAlistair Francis *
9b350735eSAlistair Francis * Permission is hereby granted, free of charge, to any person obtaining a copy
10b350735eSAlistair Francis * of this software and associated documentation files (the "Software"), to deal
11b350735eSAlistair Francis * in the Software without restriction, including without limitation the rights
12b350735eSAlistair Francis * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
13b350735eSAlistair Francis * copies of the Software, and to permit persons to whom the Software is
14b350735eSAlistair Francis * furnished to do so, subject to the following conditions:
15b350735eSAlistair Francis *
16b350735eSAlistair Francis * The above copyright notice and this permission notice shall be included in
17b350735eSAlistair Francis * all copies or substantial portions of the Software.
18b350735eSAlistair Francis *
19b350735eSAlistair Francis * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
20b350735eSAlistair Francis * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
21b350735eSAlistair Francis * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
22b350735eSAlistair Francis * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
23b350735eSAlistair Francis * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
24b350735eSAlistair Francis * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
25b350735eSAlistair Francis * THE SOFTWARE.
26b350735eSAlistair Francis */
27b350735eSAlistair Francis
28b350735eSAlistair Francis #include "qemu/osdep.h"
29b350735eSAlistair Francis #include "hw/sysbus.h"
30d6454270SMarkus Armbruster #include "migration/vmstate.h"
31b350735eSAlistair Francis #include "hw/register.h"
32b350735eSAlistair Francis #include "qemu/bitops.h"
33b350735eSAlistair Francis #include "qemu/log.h"
340b8fa32fSMarkus Armbruster #include "qemu/module.h"
35b350735eSAlistair Francis #include "hw/intc/xlnx-zynqmp-ipi.h"
3664552b6bSMarkus Armbruster #include "hw/irq.h"
37b350735eSAlistair Francis
38b350735eSAlistair Francis #ifndef XLNX_ZYNQMP_IPI_ERR_DEBUG
39b350735eSAlistair Francis #define XLNX_ZYNQMP_IPI_ERR_DEBUG 0
40b350735eSAlistair Francis #endif
41b350735eSAlistair Francis
42b350735eSAlistair Francis #define DB_PRINT_L(lvl, fmt, args...) do {\
43b350735eSAlistair Francis if (XLNX_ZYNQMP_IPI_ERR_DEBUG >= lvl) {\
44b350735eSAlistair Francis qemu_log(TYPE_XLNX_ZYNQMP_IPI ": %s:" fmt, __func__, ## args);\
45b350735eSAlistair Francis } \
46b350735eSAlistair Francis } while (0)
47b350735eSAlistair Francis
48b350735eSAlistair Francis #define DB_PRINT(fmt, args...) DB_PRINT_L(1, fmt, ## args)
49b350735eSAlistair Francis
50b350735eSAlistair Francis REG32(IPI_TRIG, 0x0)
51b350735eSAlistair Francis FIELD(IPI_TRIG, PL_3, 27, 1)
52b350735eSAlistair Francis FIELD(IPI_TRIG, PL_2, 26, 1)
53b350735eSAlistair Francis FIELD(IPI_TRIG, PL_1, 25, 1)
54b350735eSAlistair Francis FIELD(IPI_TRIG, PL_0, 24, 1)
55b350735eSAlistair Francis FIELD(IPI_TRIG, PMU_3, 19, 1)
56b350735eSAlistair Francis FIELD(IPI_TRIG, PMU_2, 18, 1)
57b350735eSAlistair Francis FIELD(IPI_TRIG, PMU_1, 17, 1)
58b350735eSAlistair Francis FIELD(IPI_TRIG, PMU_0, 16, 1)
59b350735eSAlistair Francis FIELD(IPI_TRIG, RPU_1, 9, 1)
60b350735eSAlistair Francis FIELD(IPI_TRIG, RPU_0, 8, 1)
61b350735eSAlistair Francis FIELD(IPI_TRIG, APU, 0, 1)
62b350735eSAlistair Francis REG32(IPI_OBS, 0x4)
63b350735eSAlistair Francis FIELD(IPI_OBS, PL_3, 27, 1)
64b350735eSAlistair Francis FIELD(IPI_OBS, PL_2, 26, 1)
65b350735eSAlistair Francis FIELD(IPI_OBS, PL_1, 25, 1)
66b350735eSAlistair Francis FIELD(IPI_OBS, PL_0, 24, 1)
67b350735eSAlistair Francis FIELD(IPI_OBS, PMU_3, 19, 1)
68b350735eSAlistair Francis FIELD(IPI_OBS, PMU_2, 18, 1)
69b350735eSAlistair Francis FIELD(IPI_OBS, PMU_1, 17, 1)
70b350735eSAlistair Francis FIELD(IPI_OBS, PMU_0, 16, 1)
71b350735eSAlistair Francis FIELD(IPI_OBS, RPU_1, 9, 1)
72b350735eSAlistair Francis FIELD(IPI_OBS, RPU_0, 8, 1)
73b350735eSAlistair Francis FIELD(IPI_OBS, APU, 0, 1)
74b350735eSAlistair Francis REG32(IPI_ISR, 0x10)
75b350735eSAlistair Francis FIELD(IPI_ISR, PL_3, 27, 1)
76b350735eSAlistair Francis FIELD(IPI_ISR, PL_2, 26, 1)
77b350735eSAlistair Francis FIELD(IPI_ISR, PL_1, 25, 1)
78b350735eSAlistair Francis FIELD(IPI_ISR, PL_0, 24, 1)
79b350735eSAlistair Francis FIELD(IPI_ISR, PMU_3, 19, 1)
80b350735eSAlistair Francis FIELD(IPI_ISR, PMU_2, 18, 1)
81b350735eSAlistair Francis FIELD(IPI_ISR, PMU_1, 17, 1)
82b350735eSAlistair Francis FIELD(IPI_ISR, PMU_0, 16, 1)
83b350735eSAlistair Francis FIELD(IPI_ISR, RPU_1, 9, 1)
84b350735eSAlistair Francis FIELD(IPI_ISR, RPU_0, 8, 1)
85b350735eSAlistair Francis FIELD(IPI_ISR, APU, 0, 1)
86b350735eSAlistair Francis REG32(IPI_IMR, 0x14)
87b350735eSAlistair Francis FIELD(IPI_IMR, PL_3, 27, 1)
88b350735eSAlistair Francis FIELD(IPI_IMR, PL_2, 26, 1)
89b350735eSAlistair Francis FIELD(IPI_IMR, PL_1, 25, 1)
90b350735eSAlistair Francis FIELD(IPI_IMR, PL_0, 24, 1)
91b350735eSAlistair Francis FIELD(IPI_IMR, PMU_3, 19, 1)
92b350735eSAlistair Francis FIELD(IPI_IMR, PMU_2, 18, 1)
93b350735eSAlistair Francis FIELD(IPI_IMR, PMU_1, 17, 1)
94b350735eSAlistair Francis FIELD(IPI_IMR, PMU_0, 16, 1)
95b350735eSAlistair Francis FIELD(IPI_IMR, RPU_1, 9, 1)
96b350735eSAlistair Francis FIELD(IPI_IMR, RPU_0, 8, 1)
97b350735eSAlistair Francis FIELD(IPI_IMR, APU, 0, 1)
98b350735eSAlistair Francis REG32(IPI_IER, 0x18)
99b350735eSAlistair Francis FIELD(IPI_IER, PL_3, 27, 1)
100b350735eSAlistair Francis FIELD(IPI_IER, PL_2, 26, 1)
101b350735eSAlistair Francis FIELD(IPI_IER, PL_1, 25, 1)
102b350735eSAlistair Francis FIELD(IPI_IER, PL_0, 24, 1)
103b350735eSAlistair Francis FIELD(IPI_IER, PMU_3, 19, 1)
104b350735eSAlistair Francis FIELD(IPI_IER, PMU_2, 18, 1)
105b350735eSAlistair Francis FIELD(IPI_IER, PMU_1, 17, 1)
106b350735eSAlistair Francis FIELD(IPI_IER, PMU_0, 16, 1)
107b350735eSAlistair Francis FIELD(IPI_IER, RPU_1, 9, 1)
108b350735eSAlistair Francis FIELD(IPI_IER, RPU_0, 8, 1)
109b350735eSAlistair Francis FIELD(IPI_IER, APU, 0, 1)
110b350735eSAlistair Francis REG32(IPI_IDR, 0x1c)
111b350735eSAlistair Francis FIELD(IPI_IDR, PL_3, 27, 1)
112b350735eSAlistair Francis FIELD(IPI_IDR, PL_2, 26, 1)
113b350735eSAlistair Francis FIELD(IPI_IDR, PL_1, 25, 1)
114b350735eSAlistair Francis FIELD(IPI_IDR, PL_0, 24, 1)
115b350735eSAlistair Francis FIELD(IPI_IDR, PMU_3, 19, 1)
116b350735eSAlistair Francis FIELD(IPI_IDR, PMU_2, 18, 1)
117b350735eSAlistair Francis FIELD(IPI_IDR, PMU_1, 17, 1)
118b350735eSAlistair Francis FIELD(IPI_IDR, PMU_0, 16, 1)
119b350735eSAlistair Francis FIELD(IPI_IDR, RPU_1, 9, 1)
120b350735eSAlistair Francis FIELD(IPI_IDR, RPU_0, 8, 1)
121b350735eSAlistair Francis FIELD(IPI_IDR, APU, 0, 1)
122b350735eSAlistair Francis
123b350735eSAlistair Francis /* APU
124b350735eSAlistair Francis * RPU_0
125b350735eSAlistair Francis * RPU_1
126b350735eSAlistair Francis * PMU_0
127b350735eSAlistair Francis * PMU_1
128b350735eSAlistair Francis * PMU_2
129b350735eSAlistair Francis * PMU_3
130b350735eSAlistair Francis * PL_0
131b350735eSAlistair Francis * PL_1
132b350735eSAlistair Francis * PL_2
133b350735eSAlistair Francis * PL_3
134b350735eSAlistair Francis */
135b350735eSAlistair Francis int index_array[NUM_IPIS] = {0, 8, 9, 16, 17, 18, 19, 24, 25, 26, 27};
136b350735eSAlistair Francis static const char *index_array_names[NUM_IPIS] = {"APU", "RPU_0", "RPU_1",
137b350735eSAlistair Francis "PMU_0", "PMU_1", "PMU_2",
138b350735eSAlistair Francis "PMU_3", "PL_0", "PL_1",
139b350735eSAlistair Francis "PL_2", "PL_3"};
140b350735eSAlistair Francis
xlnx_zynqmp_ipi_set_trig(XlnxZynqMPIPI * s,uint32_t val)141b350735eSAlistair Francis static void xlnx_zynqmp_ipi_set_trig(XlnxZynqMPIPI *s, uint32_t val)
142b350735eSAlistair Francis {
143b350735eSAlistair Francis int i, ipi_index, ipi_mask;
144b350735eSAlistair Francis
145b350735eSAlistair Francis for (i = 0; i < NUM_IPIS; i++) {
146b350735eSAlistair Francis ipi_index = index_array[i];
147b350735eSAlistair Francis ipi_mask = (1 << ipi_index);
148b350735eSAlistair Francis DB_PRINT("Setting %s=%d\n", index_array_names[i],
149b350735eSAlistair Francis !!(val & ipi_mask));
150b350735eSAlistair Francis qemu_set_irq(s->irq_trig_out[i], !!(val & ipi_mask));
151b350735eSAlistair Francis }
152b350735eSAlistair Francis }
153b350735eSAlistair Francis
xlnx_zynqmp_ipi_set_obs(XlnxZynqMPIPI * s,uint32_t val)154b350735eSAlistair Francis static void xlnx_zynqmp_ipi_set_obs(XlnxZynqMPIPI *s, uint32_t val)
155b350735eSAlistair Francis {
156b350735eSAlistair Francis int i, ipi_index, ipi_mask;
157b350735eSAlistair Francis
158b350735eSAlistair Francis for (i = 0; i < NUM_IPIS; i++) {
159b350735eSAlistair Francis ipi_index = index_array[i];
160b350735eSAlistair Francis ipi_mask = (1 << ipi_index);
161b350735eSAlistair Francis DB_PRINT("Setting %s=%d\n", index_array_names[i],
162b350735eSAlistair Francis !!(val & ipi_mask));
163b350735eSAlistair Francis qemu_set_irq(s->irq_obs_out[i], !!(val & ipi_mask));
164b350735eSAlistair Francis }
165b350735eSAlistair Francis }
166b350735eSAlistair Francis
xlnx_zynqmp_ipi_update_irq(XlnxZynqMPIPI * s)167b350735eSAlistair Francis static void xlnx_zynqmp_ipi_update_irq(XlnxZynqMPIPI *s)
168b350735eSAlistair Francis {
169b350735eSAlistair Francis bool pending = s->regs[R_IPI_ISR] & ~s->regs[R_IPI_IMR];
170b350735eSAlistair Francis
171b350735eSAlistair Francis DB_PRINT("irq=%d isr=%x mask=%x\n",
172b350735eSAlistair Francis pending, s->regs[R_IPI_ISR], s->regs[R_IPI_IMR]);
173b350735eSAlistair Francis qemu_set_irq(s->irq, pending);
174b350735eSAlistair Francis }
175b350735eSAlistair Francis
xlnx_zynqmp_ipi_trig_prew(RegisterInfo * reg,uint64_t val64)176b350735eSAlistair Francis static uint64_t xlnx_zynqmp_ipi_trig_prew(RegisterInfo *reg, uint64_t val64)
177b350735eSAlistair Francis {
178b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(reg->opaque);
179b350735eSAlistair Francis
180b350735eSAlistair Francis xlnx_zynqmp_ipi_set_trig(s, val64);
181b350735eSAlistair Francis
182b350735eSAlistair Francis return val64;
183b350735eSAlistair Francis }
184b350735eSAlistair Francis
xlnx_zynqmp_ipi_trig_postw(RegisterInfo * reg,uint64_t val64)185b350735eSAlistair Francis static void xlnx_zynqmp_ipi_trig_postw(RegisterInfo *reg, uint64_t val64)
186b350735eSAlistair Francis {
187b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(reg->opaque);
188b350735eSAlistair Francis
189b350735eSAlistair Francis /* TRIG generates a pulse on the outbound signals. We use the
190b350735eSAlistair Francis * post-write callback to bring the signal back-down.
191b350735eSAlistair Francis */
192b350735eSAlistair Francis s->regs[R_IPI_TRIG] = 0;
193b350735eSAlistair Francis
194b350735eSAlistair Francis xlnx_zynqmp_ipi_set_trig(s, 0);
195b350735eSAlistair Francis }
196b350735eSAlistair Francis
xlnx_zynqmp_ipi_isr_prew(RegisterInfo * reg,uint64_t val64)197b350735eSAlistair Francis static uint64_t xlnx_zynqmp_ipi_isr_prew(RegisterInfo *reg, uint64_t val64)
198b350735eSAlistair Francis {
199b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(reg->opaque);
200b350735eSAlistair Francis
201b350735eSAlistair Francis xlnx_zynqmp_ipi_set_obs(s, val64);
202b350735eSAlistair Francis
203b350735eSAlistair Francis return val64;
204b350735eSAlistair Francis }
205b350735eSAlistair Francis
xlnx_zynqmp_ipi_isr_postw(RegisterInfo * reg,uint64_t val64)206b350735eSAlistair Francis static void xlnx_zynqmp_ipi_isr_postw(RegisterInfo *reg, uint64_t val64)
207b350735eSAlistair Francis {
208b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(reg->opaque);
209b350735eSAlistair Francis
210b350735eSAlistair Francis xlnx_zynqmp_ipi_update_irq(s);
211b350735eSAlistair Francis }
212b350735eSAlistair Francis
xlnx_zynqmp_ipi_ier_prew(RegisterInfo * reg,uint64_t val64)213b350735eSAlistair Francis static uint64_t xlnx_zynqmp_ipi_ier_prew(RegisterInfo *reg, uint64_t val64)
214b350735eSAlistair Francis {
215b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(reg->opaque);
216b350735eSAlistair Francis uint32_t val = val64;
217b350735eSAlistair Francis
218b350735eSAlistair Francis s->regs[R_IPI_IMR] &= ~val;
219b350735eSAlistair Francis xlnx_zynqmp_ipi_update_irq(s);
220b350735eSAlistair Francis return 0;
221b350735eSAlistair Francis }
222b350735eSAlistair Francis
xlnx_zynqmp_ipi_idr_prew(RegisterInfo * reg,uint64_t val64)223b350735eSAlistair Francis static uint64_t xlnx_zynqmp_ipi_idr_prew(RegisterInfo *reg, uint64_t val64)
224b350735eSAlistair Francis {
225b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(reg->opaque);
226b350735eSAlistair Francis uint32_t val = val64;
227b350735eSAlistair Francis
228b350735eSAlistair Francis s->regs[R_IPI_IMR] |= val;
229b350735eSAlistair Francis xlnx_zynqmp_ipi_update_irq(s);
230b350735eSAlistair Francis return 0;
231b350735eSAlistair Francis }
232b350735eSAlistair Francis
233b350735eSAlistair Francis static const RegisterAccessInfo xlnx_zynqmp_ipi_regs_info[] = {
234b350735eSAlistair Francis { .name = "IPI_TRIG", .addr = A_IPI_TRIG,
235b350735eSAlistair Francis .rsvd = 0xf0f0fcfe,
236b350735eSAlistair Francis .ro = 0xf0f0fcfe,
237b350735eSAlistair Francis .pre_write = xlnx_zynqmp_ipi_trig_prew,
238b350735eSAlistair Francis .post_write = xlnx_zynqmp_ipi_trig_postw,
239b350735eSAlistair Francis },{ .name = "IPI_OBS", .addr = A_IPI_OBS,
240b350735eSAlistair Francis .rsvd = 0xf0f0fcfe,
241b350735eSAlistair Francis .ro = 0xffffffff,
242b350735eSAlistair Francis },{ .name = "IPI_ISR", .addr = A_IPI_ISR,
243b350735eSAlistair Francis .rsvd = 0xf0f0fcfe,
244b350735eSAlistair Francis .ro = 0xf0f0fcfe,
245b350735eSAlistair Francis .w1c = 0xf0f0301,
246b350735eSAlistair Francis .pre_write = xlnx_zynqmp_ipi_isr_prew,
247b350735eSAlistair Francis .post_write = xlnx_zynqmp_ipi_isr_postw,
248b350735eSAlistair Francis },{ .name = "IPI_IMR", .addr = A_IPI_IMR,
249b350735eSAlistair Francis .reset = 0xf0f0301,
250b350735eSAlistair Francis .rsvd = 0xf0f0fcfe,
251b350735eSAlistair Francis .ro = 0xffffffff,
252b350735eSAlistair Francis },{ .name = "IPI_IER", .addr = A_IPI_IER,
253b350735eSAlistair Francis .rsvd = 0xf0f0fcfe,
254b350735eSAlistair Francis .ro = 0xf0f0fcfe,
255b350735eSAlistair Francis .pre_write = xlnx_zynqmp_ipi_ier_prew,
256b350735eSAlistair Francis },{ .name = "IPI_IDR", .addr = A_IPI_IDR,
257b350735eSAlistair Francis .rsvd = 0xf0f0fcfe,
258b350735eSAlistair Francis .ro = 0xf0f0fcfe,
259b350735eSAlistair Francis .pre_write = xlnx_zynqmp_ipi_idr_prew,
260b350735eSAlistair Francis }
261b350735eSAlistair Francis };
262b350735eSAlistair Francis
xlnx_zynqmp_ipi_reset(DeviceState * dev)263b350735eSAlistair Francis static void xlnx_zynqmp_ipi_reset(DeviceState *dev)
264b350735eSAlistair Francis {
265b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(dev);
266b350735eSAlistair Francis int i;
267b350735eSAlistair Francis
268b350735eSAlistair Francis for (i = 0; i < ARRAY_SIZE(s->regs_info); ++i) {
269b350735eSAlistair Francis register_reset(&s->regs_info[i]);
270b350735eSAlistair Francis }
271b350735eSAlistair Francis
272b350735eSAlistair Francis xlnx_zynqmp_ipi_update_irq(s);
273b350735eSAlistair Francis }
274b350735eSAlistair Francis
xlnx_zynqmp_ipi_handler(void * opaque,int n,int level)275b350735eSAlistair Francis static void xlnx_zynqmp_ipi_handler(void *opaque, int n, int level)
276b350735eSAlistair Francis {
277b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(opaque);
278b350735eSAlistair Francis uint32_t val = (!!level) << n;
279b350735eSAlistair Francis
280b350735eSAlistair Francis DB_PRINT("IPI input irq[%d]=%d\n", n, level);
281b350735eSAlistair Francis
282b350735eSAlistair Francis s->regs[R_IPI_ISR] |= val;
283b350735eSAlistair Francis xlnx_zynqmp_ipi_set_obs(s, s->regs[R_IPI_ISR]);
284b350735eSAlistair Francis xlnx_zynqmp_ipi_update_irq(s);
285b350735eSAlistair Francis }
286b350735eSAlistair Francis
xlnx_zynqmp_obs_handler(void * opaque,int n,int level)287b350735eSAlistair Francis static void xlnx_zynqmp_obs_handler(void *opaque, int n, int level)
288b350735eSAlistair Francis {
289b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(opaque);
290b350735eSAlistair Francis
291b350735eSAlistair Francis DB_PRINT("OBS input irq[%d]=%d\n", n, level);
292b350735eSAlistair Francis
293b350735eSAlistair Francis s->regs[R_IPI_OBS] &= ~(1ULL << n);
294b350735eSAlistair Francis s->regs[R_IPI_OBS] |= (level << n);
295b350735eSAlistair Francis }
296b350735eSAlistair Francis
297b350735eSAlistair Francis static const MemoryRegionOps xlnx_zynqmp_ipi_ops = {
298b350735eSAlistair Francis .read = register_read_memory,
299b350735eSAlistair Francis .write = register_write_memory,
300b350735eSAlistair Francis .endianness = DEVICE_LITTLE_ENDIAN,
301b350735eSAlistair Francis .valid = {
302b350735eSAlistair Francis .min_access_size = 4,
303b350735eSAlistair Francis .max_access_size = 4,
304b350735eSAlistair Francis },
305b350735eSAlistair Francis };
306b350735eSAlistair Francis
xlnx_zynqmp_ipi_realize(DeviceState * dev,Error ** errp)307b350735eSAlistair Francis static void xlnx_zynqmp_ipi_realize(DeviceState *dev, Error **errp)
308b350735eSAlistair Francis {
309b350735eSAlistair Francis qdev_init_gpio_in_named(dev, xlnx_zynqmp_ipi_handler, "IPI_INPUTS", 32);
310b350735eSAlistair Francis qdev_init_gpio_in_named(dev, xlnx_zynqmp_obs_handler, "OBS_INPUTS", 32);
311b350735eSAlistair Francis }
312b350735eSAlistair Francis
xlnx_zynqmp_ipi_init(Object * obj)313b350735eSAlistair Francis static void xlnx_zynqmp_ipi_init(Object *obj)
314b350735eSAlistair Francis {
315b350735eSAlistair Francis XlnxZynqMPIPI *s = XLNX_ZYNQMP_IPI(obj);
316b350735eSAlistair Francis DeviceState *dev = DEVICE(obj);
317b350735eSAlistair Francis SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
318b350735eSAlistair Francis RegisterInfoArray *reg_array;
319b350735eSAlistair Francis char *irq_name;
320b350735eSAlistair Francis int i;
321b350735eSAlistair Francis
322b350735eSAlistair Francis memory_region_init(&s->iomem, obj, TYPE_XLNX_ZYNQMP_IPI,
323b350735eSAlistair Francis R_XLNX_ZYNQMP_IPI_MAX * 4);
324b350735eSAlistair Francis reg_array =
325b350735eSAlistair Francis register_init_block32(DEVICE(obj), xlnx_zynqmp_ipi_regs_info,
326b350735eSAlistair Francis ARRAY_SIZE(xlnx_zynqmp_ipi_regs_info),
327b350735eSAlistair Francis s->regs_info, s->regs,
328b350735eSAlistair Francis &xlnx_zynqmp_ipi_ops,
329b350735eSAlistair Francis XLNX_ZYNQMP_IPI_ERR_DEBUG,
330b350735eSAlistair Francis R_XLNX_ZYNQMP_IPI_MAX * 4);
331b350735eSAlistair Francis memory_region_add_subregion(&s->iomem,
332b350735eSAlistair Francis 0x0,
333b350735eSAlistair Francis ®_array->mem);
334b350735eSAlistair Francis sysbus_init_mmio(sbd, &s->iomem);
335b350735eSAlistair Francis sysbus_init_irq(sbd, &s->irq);
336b350735eSAlistair Francis
337b350735eSAlistair Francis for (i = 0; i < NUM_IPIS; i++) {
338b350735eSAlistair Francis qdev_init_gpio_out_named(dev, &s->irq_trig_out[i],
339b350735eSAlistair Francis index_array_names[i], 1);
340b350735eSAlistair Francis
341b350735eSAlistair Francis irq_name = g_strdup_printf("OBS_%s", index_array_names[i]);
342b350735eSAlistair Francis qdev_init_gpio_out_named(dev, &s->irq_obs_out[i],
343b350735eSAlistair Francis irq_name, 1);
344b350735eSAlistair Francis g_free(irq_name);
345b350735eSAlistair Francis }
346b350735eSAlistair Francis }
347b350735eSAlistair Francis
348b350735eSAlistair Francis static const VMStateDescription vmstate_zynqmp_pmu_ipi = {
349b350735eSAlistair Francis .name = TYPE_XLNX_ZYNQMP_IPI,
350b350735eSAlistair Francis .version_id = 1,
351b350735eSAlistair Francis .minimum_version_id = 1,
35245b1f81dSRichard Henderson .fields = (const VMStateField[]) {
353b350735eSAlistair Francis VMSTATE_UINT32_ARRAY(regs, XlnxZynqMPIPI, R_XLNX_ZYNQMP_IPI_MAX),
354b350735eSAlistair Francis VMSTATE_END_OF_LIST(),
355b350735eSAlistair Francis }
356b350735eSAlistair Francis };
357b350735eSAlistair Francis
xlnx_zynqmp_ipi_class_init(ObjectClass * klass,void * data)358b350735eSAlistair Francis static void xlnx_zynqmp_ipi_class_init(ObjectClass *klass, void *data)
359b350735eSAlistair Francis {
360b350735eSAlistair Francis DeviceClass *dc = DEVICE_CLASS(klass);
361b350735eSAlistair Francis
362*e3d08143SPeter Maydell device_class_set_legacy_reset(dc, xlnx_zynqmp_ipi_reset);
363b350735eSAlistair Francis dc->realize = xlnx_zynqmp_ipi_realize;
364b350735eSAlistair Francis dc->vmsd = &vmstate_zynqmp_pmu_ipi;
365b350735eSAlistair Francis }
366b350735eSAlistair Francis
367b350735eSAlistair Francis static const TypeInfo xlnx_zynqmp_ipi_info = {
368b350735eSAlistair Francis .name = TYPE_XLNX_ZYNQMP_IPI,
369b350735eSAlistair Francis .parent = TYPE_SYS_BUS_DEVICE,
370b350735eSAlistair Francis .instance_size = sizeof(XlnxZynqMPIPI),
371b350735eSAlistair Francis .class_init = xlnx_zynqmp_ipi_class_init,
372b350735eSAlistair Francis .instance_init = xlnx_zynqmp_ipi_init,
373b350735eSAlistair Francis };
374b350735eSAlistair Francis
xlnx_zynqmp_ipi_register_types(void)375b350735eSAlistair Francis static void xlnx_zynqmp_ipi_register_types(void)
376b350735eSAlistair Francis {
377b350735eSAlistair Francis type_register_static(&xlnx_zynqmp_ipi_info);
378b350735eSAlistair Francis }
379b350735eSAlistair Francis
380b350735eSAlistair Francis type_init(xlnx_zynqmp_ipi_register_types)
381