1d0fb9657SStefano Garzarella# See docs/devel/tracing.rst for syntax documentation. 2aebd4d17SDaniel P. Berrange 3500016e5SMarkus Armbruster# i8259.c 40880a873SPeter Xupic_update_irq(bool master, uint8_t imr, uint8_t irr, uint8_t padd) "master %d imr %"PRIu8" irr %"PRIu8" padd %"PRIu8 50880a873SPeter Xupic_set_irq(bool master, int irq, int level) "master %d irq %d level %d" 60880a873SPeter Xupic_interrupt(int irq, int intno) "irq %d intno %d" 70880a873SPeter Xupic_ioport_write(bool master, uint64_t addr, uint64_t val) "master %d addr 0x%"PRIx64" val 0x%"PRIx64 80880a873SPeter Xupic_ioport_read(bool master, uint64_t addr, int val) "master %d addr 0x%"PRIx64" val 0x%x" 90880a873SPeter Xu 10500016e5SMarkus Armbruster# apic_common.c 118908eb1aSVladimir Sementsov-Ogievskiycpu_set_apic_base(uint64_t val) "0x%016"PRIx64 128908eb1aSVladimir Sementsov-Ogievskiycpu_get_apic_base(uint64_t val) "0x%016"PRIx64 13aebd4d17SDaniel P. Berrange 14500016e5SMarkus Armbruster# apic.c 15aebd4d17SDaniel P. Berrangeapic_local_deliver(int vector, uint32_t lvt) "vector %d delivery mode %d" 16aebd4d17SDaniel P. Berrangeapic_deliver_irq(uint8_t dest, uint8_t dest_mode, uint8_t delivery_mode, uint8_t vector_num, uint8_t trigger_mode) "dest %d dest_mode %d delivery_mode %d vector %d trigger_mode %d" 17b2101358SBui Quang Minhapic_register_read(uint8_t reg, uint64_t val) "register 0x%02x = 0x%"PRIx64 18b2101358SBui Quang Minhapic_register_write(uint8_t reg, uint64_t val) "register 0x%02x = 0x%"PRIx64 19aebd4d17SDaniel P. Berrange 20500016e5SMarkus Armbruster# ioapic.c 21e5074b38SPeter Xuioapic_set_remote_irr(int n) "set remote irr for pin %d" 22e5074b38SPeter Xuioapic_clear_remote_irr(int n, int vector) "clear remote irr for pin %d vector %d" 23e5074b38SPeter Xuioapic_eoi_broadcast(int vector) "EOI broadcast for vector %d" 24958a01daSVitaly Kuznetsovioapic_eoi_delayed_reassert(int vector) "delayed reassert on EOI broadcast for vector %d" 25a2e6ffabSDr. David Alan Gilbertioapic_mem_read(uint8_t addr, uint8_t regsel, uint8_t size, uint32_t val) "ioapic mem read addr 0x%"PRIx8" regsel: 0x%"PRIx8" size 0x%"PRIx8" retval 0x%"PRIx32 26a2e6ffabSDr. David Alan Gilbertioapic_mem_write(uint8_t addr, uint8_t regsel, uint8_t size, uint32_t val) "ioapic mem write addr 0x%"PRIx8" regsel: 0x%"PRIx8" size 0x%"PRIx8" val 0x%"PRIx32 27a2e6ffabSDr. David Alan Gilbertioapic_set_irq(int vector, int level) "vector: %d level: %d" 28e5074b38SPeter Xu 292b85e0cdSThomas Huth# kvm_irqcount.c 302b85e0cdSThomas Huthkvm_report_irq_delivered(int irq_delivered) "coalescing %d" 312b85e0cdSThomas Huthkvm_reset_irq_delivered(int irq_delivered) "old coalescing %d" 322b85e0cdSThomas Huthkvm_get_irq_delivered(int irq_delivered) "returning coalescing %d" 332b85e0cdSThomas Huth 34500016e5SMarkus Armbruster# slavio_intctl.c 358908eb1aSVladimir Sementsov-Ogievskiyslavio_intctl_mem_readl(uint32_t cpu, uint64_t addr, uint32_t ret) "read cpu %d reg 0x%"PRIx64" = 0x%x" 368908eb1aSVladimir Sementsov-Ogievskiyslavio_intctl_mem_writel(uint32_t cpu, uint64_t addr, uint32_t val) "write cpu %d reg 0x%"PRIx64" = 0x%x" 378908eb1aSVladimir Sementsov-Ogievskiyslavio_intctl_mem_writel_clear(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Cleared cpu %d irq mask 0x%x, curmask 0x%x" 388908eb1aSVladimir Sementsov-Ogievskiyslavio_intctl_mem_writel_set(uint32_t cpu, uint32_t val, uint32_t intreg_pending) "Set cpu %d irq mask 0x%x, curmask 0x%x" 398908eb1aSVladimir Sementsov-Ogievskiyslavio_intctlm_mem_readl(uint64_t addr, uint32_t ret) "read system reg 0x%"PRIx64" = 0x%x" 408908eb1aSVladimir Sementsov-Ogievskiyslavio_intctlm_mem_writel(uint64_t addr, uint32_t val) "write system reg 0x%"PRIx64" = 0x%x" 418908eb1aSVladimir Sementsov-Ogievskiyslavio_intctlm_mem_writel_enable(uint32_t val, uint32_t intregm_disabled) "Enabled master irq mask 0x%x, curmask 0x%x" 428908eb1aSVladimir Sementsov-Ogievskiyslavio_intctlm_mem_writel_disable(uint32_t val, uint32_t intregm_disabled) "Disabled master irq mask 0x%x, curmask 0x%x" 43aebd4d17SDaniel P. Berrangeslavio_intctlm_mem_writel_target(uint32_t cpu) "Set master irq cpu %d" 448908eb1aSVladimir Sementsov-Ogievskiyslavio_check_interrupts(uint32_t pending, uint32_t intregm_disabled) "pending 0x%x disabled 0x%x" 45aebd4d17SDaniel P. Berrangeslavio_set_irq(uint32_t target_cpu, int irq, uint32_t pil, int level) "Set cpu %d irq %d -> pil %d level %d" 46aebd4d17SDaniel P. Berrangeslavio_set_timer_irq_cpu(int cpu, int level) "Set cpu %d local timer level %d" 47aebd4d17SDaniel P. Berrange 48500016e5SMarkus Armbruster# grlib_irqmp.c 49aebd4d17SDaniel P. Berrangegrlib_irqmp_check_irqs(uint32_t pend, uint32_t force, uint32_t mask, uint32_t lvl1, uint32_t lvl2) "pend:0x%04x force:0x%04x mask:0x%04x lvl1:0x%04x lvl0:0x%04x" 50aebd4d17SDaniel P. Berrangegrlib_irqmp_ack(int intno) "interrupt:%d" 51aebd4d17SDaniel P. Berrangegrlib_irqmp_set_irq(int irq) "Raise CPU IRQ %d" 52aebd4d17SDaniel P. Berrangegrlib_irqmp_readl_unknown(uint64_t addr) "addr 0x%"PRIx64 53aebd4d17SDaniel P. Berrangegrlib_irqmp_writel_unknown(uint64_t addr, uint32_t value) "addr 0x%"PRIx64" value 0x%x" 54aebd4d17SDaniel P. Berrange 55500016e5SMarkus Armbruster# xics.c 56db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_check_ipi(int server, uint8_t mfrr) "CPU %d can take IPI mfrr=0x%x" 57db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_accept(uint32_t old_xirr, uint32_t new_xirr) "icp_accept: XIRR 0x%"PRIx32"->0x%"PRIx32 58db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_eoi(int server, uint32_t xirr, uint32_t new_xirr) "icp_eoi: server %d given XIRR 0x%"PRIx32" new XIRR 0x%"PRIx32 59db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_irq(int server, int nr, uint8_t priority) "cpu %d trying to deliver irq 0x%"PRIx32" priority 0x%x" 60db73ee4bSVladimir Sementsov-Ogievskiyxics_icp_raise(uint32_t xirr, uint8_t pending_priority) "raising IRQ new XIRR=0x%x new pending priority=0x%x" 6128976c99SDavid Gibsonxics_ics_set_irq_msi(int srcno, int nr) "set_irq_msi: srcno %d [irq 0x%x]" 62aebd4d17SDaniel P. Berrangexics_masked_pending(void) "set_irq_msi: masked pending" 6328976c99SDavid Gibsonxics_ics_set_irq_lsi(int srcno, int nr) "set_irq_lsi: srcno %d [irq 0x%x]" 6428976c99SDavid Gibsonxics_ics_write_xive(int nr, int srcno, int server, uint8_t priority) "ics_write_xive: irq 0x%x [src %d] server 0x%x prio 0x%x" 65d5803c73SDavid Gibsonxics_ics_reject(int nr, int srcno) "reject irq 0x%x [src %d]" 66d5803c73SDavid Gibsonxics_ics_eoi(int nr) "ics_eoi: irq 0x%x" 67aebd4d17SDaniel P. Berrange 68500016e5SMarkus Armbruster# s390_flic_kvm.c 69aebd4d17SDaniel P. Berrangeflic_create_device(int err) "flic: create device failed %d" 70aebd4d17SDaniel P. Berrangeflic_reset_failed(int err) "flic: reset failed %d" 71aebd4d17SDaniel P. Berrange 72500016e5SMarkus Armbruster# s390_flic.c 738908eb1aSVladimir Sementsov-Ogievskiyqemu_s390_airq_suppressed(uint8_t type, uint8_t isc) "flic: adapter I/O interrupt suppressed (type 0x%x isc 0x%x)" 748908eb1aSVladimir Sementsov-Ogievskiyqemu_s390_suppress_airq(uint8_t isc, const char *from, const char *to) "flic: for isc 0x%x, suppress airq by modifying ais mode from %s to %s" 751622ffd5SYi Min Zhao 76500016e5SMarkus Armbruster# aspeed_vic.c 77aebd4d17SDaniel P. Berrangeaspeed_vic_set_irq(int irq, int level) "Enabling IRQ %d: %d" 78aebd4d17SDaniel P. Berrangeaspeed_vic_update_fiq(int flags) "Raising FIQ: %d" 79aebd4d17SDaniel P. Berrangeaspeed_vic_update_irq(int flags) "Raising IRQ: %d" 80aebd4d17SDaniel P. Berrangeaspeed_vic_read(uint64_t offset, unsigned size, uint32_t value) "From 0x%" PRIx64 " of size %u: 0x%" PRIx32 81aebd4d17SDaniel P. Berrangeaspeed_vic_write(uint64_t offset, unsigned size, uint32_t data) "To 0x%" PRIx64 " of size %u: 0x%" PRIx32 82*d831c5fdSJamin Lin# aspeed_intc.c 83*d831c5fdSJamin Linaspeed_intc_read(uint64_t offset, unsigned size, uint32_t value) "From 0x%" PRIx64 " of size %u: 0x%" PRIx32 84*d831c5fdSJamin Linaspeed_intc_write(uint64_t offset, unsigned size, uint32_t data) "To 0x%" PRIx64 " of size %u: 0x%" PRIx32 85*d831c5fdSJamin Linaspeed_intc_set_irq(int irq, int level) "Set IRQ %d: %d" 86*d831c5fdSJamin Linaspeed_intc_clear_irq(int irq, int level) "Clear IRQ %d: %d" 87*d831c5fdSJamin Linaspeed_intc_update_irq(int irq, int level) "Update IRQ: %d: %d" 88*d831c5fdSJamin Linaspeed_intc_pending_irq(int irq, uint32_t value) "Pending IRQ: %d: 0x%x" 89*d831c5fdSJamin Linaspeed_intc_trigger_irq(int irq, uint32_t value) "Trigger IRQ: %d: 0x%x" 90*d831c5fdSJamin Linaspeed_intc_all_isr_done(int irq) "All source ISR execution are done: %d" 91*d831c5fdSJamin Linaspeed_intc_enable(uint32_t value) "Enable: 0x%x" 92*d831c5fdSJamin Linaspeed_intc_select(uint32_t value) "Select: 0x%x" 93*d831c5fdSJamin Linaspeed_intc_mask(uint32_t change, uint32_t value) "Mask: 0x%x: 0x%x" 94*d831c5fdSJamin Linaspeed_intc_unmask(uint32_t change, uint32_t value) "UnMask: 0x%x: 0x%x" 95aebd4d17SDaniel P. Berrange 96500016e5SMarkus Armbruster# arm_gic.c 97aebd4d17SDaniel P. Berrangegic_enable_irq(int irq) "irq %d enabled" 98aebd4d17SDaniel P. Berrangegic_disable_irq(int irq) "irq %d disabled" 99aebd4d17SDaniel P. Berrangegic_set_irq(int irq, int level, int cpumask, int target) "irq %d level %d cpumask 0x%x target 0x%x" 100067a2b9cSLuc Michelgic_update_bestirq(const char *s, int cpu, int irq, int prio, int priority_mask, int running_priority) "%s %d irq %d priority %d cpu priority mask %d cpu running priority %d" 101aebd4d17SDaniel P. Berrangegic_update_set_irq(int cpu, const char *name, int level) "cpu[%d]: %s = %d" 102067a2b9cSLuc Michelgic_acknowledge_irq(const char *s, int cpu, int irq) "%s %d acknowledged irq %d" 103067a2b9cSLuc Michelgic_cpu_write(const char *s, int cpu, int addr, uint32_t val) "%s %d iface write at 0x%08x 0x%08" PRIx32 104067a2b9cSLuc Michelgic_cpu_read(const char *s, int cpu, int addr, uint32_t val) "%s %d iface read at 0x%08x: 0x%08" PRIx32 105067a2b9cSLuc Michelgic_hyp_read(int addr, uint32_t val) "hyp read at 0x%08x: 0x%08" PRIx32 106067a2b9cSLuc Michelgic_hyp_write(int addr, uint32_t val) "hyp write at 0x%08x: 0x%08" PRIx32 107067a2b9cSLuc Michelgic_dist_read(int addr, unsigned int size, uint32_t val) "dist read at 0x%08x size %u: 0x%08" PRIx32 108067a2b9cSLuc Michelgic_dist_write(int addr, unsigned int size, uint32_t val) "dist write at 0x%08x size %u: 0x%08" PRIx32 109067a2b9cSLuc Michelgic_lr_entry(int cpu, int entry, uint32_t val) "cpu %d: new lr entry %d: 0x%08" PRIx32 110067a2b9cSLuc Michelgic_update_maintenance_irq(int cpu, int val) "cpu %d: maintenance = %d" 111aebd4d17SDaniel P. Berrange 112500016e5SMarkus Armbruster# arm_gicv3_cpuif.c 1138908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_pmr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_PMR read cpu 0x%x value 0x%" PRIx64 1148908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_pmr_write(uint32_t cpu, uint64_t val) "GICv3 ICC_PMR write cpu 0x%x value 0x%" PRIx64 1158908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_bpr_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_BPR%d read cpu 0x%x value 0x%" PRIx64 1168908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_bpr_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_BPR%d write cpu 0x%x value 0x%" PRIx64 1178908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_ap_read(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICC_AP%dR%d read cpu 0x%x value 0x%" PRIx64 1188908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_ap_write(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICC_AP%dR%d write cpu 0x%x value 0x%" PRIx64 1198908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_igrpen_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN%d read cpu 0x%x value 0x%" PRIx64 1208908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_igrpen_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN%d write cpu 0x%x value 0x%" PRIx64 1218908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_igrpen1_el3_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN1_EL3 read cpu 0x%x value 0x%" PRIx64 1228908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_igrpen1_el3_write(uint32_t cpu, uint64_t val) "GICv3 ICC_IGRPEN1_EL3 write cpu 0x%x value 0x%" PRIx64 1238908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_ctlr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR read cpu 0x%x value 0x%" PRIx64 1248908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_ctlr_write(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR write cpu 0x%x value 0x%" PRIx64 1258908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_ctlr_el3_read(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR_EL3 read cpu 0x%x value 0x%" PRIx64 1268908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_ctlr_el3_write(uint32_t cpu, uint64_t val) "GICv3 ICC_CTLR_EL3 write cpu 0x%x value 0x%" PRIx64 1278908eb1aSVladimir Sementsov-Ogievskiygicv3_cpuif_update(uint32_t cpuid, int irq, int grp, int prio) "GICv3 CPU i/f 0x%x HPPI update: irq %d group %d prio %d" 1288908eb1aSVladimir Sementsov-Ogievskiygicv3_cpuif_set_irqs(uint32_t cpuid, int fiqlevel, int irqlevel) "GICv3 CPU i/f 0x%x HPPI update: setting FIQ %d IRQ %d" 1298908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_generate_sgi(uint32_t cpuid, int irq, int irm, uint32_t aff, uint32_t targetlist) "GICv3 CPU i/f 0x%x generating SGI %d IRM %d target affinity 0x%xxx targetlist 0x%x" 1308908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_iar0_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IAR0 read cpu 0x%x value 0x%" PRIx64 1318908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_iar1_read(uint32_t cpu, uint64_t val) "GICv3 ICC_IAR1 read cpu 0x%x value 0x%" PRIx64 13228cca59cSPeter Maydellgicv3_icc_nmiar1_read(uint32_t cpu, uint64_t val) "GICv3 ICC_NMIAR1 read cpu 0x%x value 0x%" PRIx64 1338908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_eoir_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICC_EOIR%d write cpu 0x%x value 0x%" PRIx64 1348908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_hppir0_read(uint32_t cpu, uint64_t val) "GICv3 ICC_HPPIR0 read cpu 0x%x value 0x%" PRIx64 1358908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_hppir1_read(uint32_t cpu, uint64_t val) "GICv3 ICC_HPPIR1 read cpu 0x%x value 0x%" PRIx64 1368908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_dir_write(uint32_t cpu, uint64_t val) "GICv3 ICC_DIR write cpu 0x%x value 0x%" PRIx64 1378908eb1aSVladimir Sementsov-Ogievskiygicv3_icc_rpr_read(uint32_t cpu, uint64_t val) "GICv3 ICC_RPR read cpu 0x%x value 0x%" PRIx64 1388908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_ap_read(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_AP%dR%d read cpu 0x%x value 0x%" PRIx64 1398908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_ap_write(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_AP%dR%d write cpu 0x%x value 0x%" PRIx64 1408908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_hcr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_HCR_EL2 read cpu 0x%x value 0x%" PRIx64 1418908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_hcr_write(uint32_t cpu, uint64_t val) "GICv3 ICH_HCR_EL2 write cpu 0x%x value 0x%" PRIx64 1428908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_vmcr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_VMCR_EL2 read cpu 0x%x value 0x%" PRIx64 1438908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_vmcr_write(uint32_t cpu, uint64_t val) "GICv3 ICH_VMCR_EL2 write cpu 0x%x value 0x%" PRIx64 1448908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_lr_read(int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_LR%d_EL2 read cpu 0x%x value 0x%" PRIx64 1458908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_lr32_read(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LR%d read cpu 0x%x value 0x%" PRIx32 1468908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_lrc_read(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LRC%d read cpu 0x%x value 0x%" PRIx32 1478908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_lr_write(int regno, uint32_t cpu, uint64_t val) "GICv3 ICH_LR%d_EL2 write cpu 0x%x value 0x%" PRIx64 1488908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_lr32_write(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LR%d write cpu 0x%x value 0x%" PRIx32 1498908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_lrc_write(int regno, uint32_t cpu, uint32_t val) "GICv3 ICH_LRC%d write cpu 0x%x value 0x%" PRIx32 1508908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_vtr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_VTR read cpu 0x%x value 0x%" PRIx64 1518908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_misr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_MISR read cpu 0x%x value 0x%" PRIx64 1528908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_eisr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_EISR read cpu 0x%x value 0x%" PRIx64 1538908eb1aSVladimir Sementsov-Ogievskiygicv3_ich_elrsr_read(uint32_t cpu, uint64_t val) "GICv3 ICH_ELRSR read cpu 0x%x value 0x%" PRIx64 1548908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_ap_read(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICV_AP%dR%d read cpu 0x%x value 0x%" PRIx64 1558908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_ap_write(int grp, int regno, uint32_t cpu, uint64_t val) "GICv3 ICV_AP%dR%d write cpu 0x%x value 0x%" PRIx64 1568908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_bpr_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_BPR%d read cpu 0x%x value 0x%" PRIx64 1578908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_bpr_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_BPR%d write cpu 0x%x value 0x%" PRIx64 1588908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_pmr_read(uint32_t cpu, uint64_t val) "GICv3 ICV_PMR read cpu 0x%x value 0x%" PRIx64 1598908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_pmr_write(uint32_t cpu, uint64_t val) "GICv3 ICV_PMR write cpu 0x%x value 0x%" PRIx64 1608908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_igrpen_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_IGRPEN%d read cpu 0x%x value 0x%" PRIx64 1618908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_igrpen_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_IGRPEN%d write cpu 0x%x value 0x%" PRIx64 1628908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_ctlr_read(uint32_t cpu, uint64_t val) "GICv3 ICV_CTLR read cpu 0x%x value 0x%" PRIx64 1638908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_ctlr_write(uint32_t cpu, uint64_t val) "GICv3 ICV_CTLR write cpu 0x%x value 0x%" PRIx64 1648908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_rpr_read(uint32_t cpu, uint64_t val) "GICv3 ICV_RPR read cpu 0x%x value 0x%" PRIx64 1658908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_hppir_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_HPPIR%d read cpu 0x%x value 0x%" PRIx64 1668908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_dir_write(uint32_t cpu, uint64_t val) "GICv3 ICV_DIR write cpu 0x%x value 0x%" PRIx64 1678908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_iar_read(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_IAR%d read cpu 0x%x value 0x%" PRIx64 168d2c0c6aaSPeter Maydellgicv3_icv_nmiar1_read(uint32_t cpu, uint64_t val) "GICv3 ICV_NMIAR1 read cpu 0x%x value 0x%" PRIx64 1698908eb1aSVladimir Sementsov-Ogievskiygicv3_icv_eoir_write(int grp, uint32_t cpu, uint64_t val) "GICv3 ICV_EOIR%d write cpu 0x%x value 0x%" PRIx64 170c3f21b06SPeter Maydellgicv3_cpuif_virt_update(uint32_t cpuid, int idx, int hppvlpi, int grp, int prio) "GICv3 CPU i/f 0x%x virt HPPI update LR index %d HPPVLPI %d grp %d prio %d" 17110337638SPeter Maydellgicv3_cpuif_virt_set_irqs(uint32_t cpuid, int fiqlevel, int irqlevel) "GICv3 CPU i/f 0x%x virt HPPI update: setting FIQ %d IRQ %d" 17210337638SPeter Maydellgicv3_cpuif_virt_set_maint_irq(uint32_t cpuid, int maintlevel) "GICv3 CPU i/f 0x%x virt HPPI update: setting maintenance-irq %d" 173aebd4d17SDaniel P. Berrange 174500016e5SMarkus Armbruster# arm_gicv3_dist.c 175aebd4d17SDaniel P. Berrangegicv3_dist_read(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 176aebd4d17SDaniel P. Berrangegicv3_dist_badread(uint64_t offset, unsigned size, bool secure) "GICv3 distributor read: offset 0x%" PRIx64 " size %u secure %d: error" 177aebd4d17SDaniel P. Berrangegicv3_dist_write(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 178aebd4d17SDaniel P. Berrangegicv3_dist_badwrite(uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 distributor write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d: error" 179aebd4d17SDaniel P. Berrangegicv3_dist_set_irq(int irq, int level) "GICv3 distributor interrupt %d level changed to %d" 180aebd4d17SDaniel P. Berrange 181500016e5SMarkus Armbruster# arm_gicv3_redist.c 1828908eb1aSVladimir Sementsov-Ogievskiygicv3_redist_read(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor 0x%x read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 1838908eb1aSVladimir Sementsov-Ogievskiygicv3_redist_badread(uint32_t cpu, uint64_t offset, unsigned size, bool secure) "GICv3 redistributor 0x%x read: offset 0x%" PRIx64 " size %u secure %d: error" 1848908eb1aSVladimir Sementsov-Ogievskiygicv3_redist_write(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor 0x%x write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d" 1858908eb1aSVladimir Sementsov-Ogievskiygicv3_redist_badwrite(uint32_t cpu, uint64_t offset, uint64_t data, unsigned size, bool secure) "GICv3 redistributor 0x%x write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u secure %d: error" 1868908eb1aSVladimir Sementsov-Ogievskiygicv3_redist_set_irq(uint32_t cpu, int irq, int level) "GICv3 redistributor 0x%x interrupt %d level changed to %d" 1878908eb1aSVladimir Sementsov-Ogievskiygicv3_redist_send_sgi(uint32_t cpu, int irq) "GICv3 redistributor 0x%x pending SGI %d" 188da6d674eSMichael Davidsaver 189195209d3SPeter Maydell# arm_gicv3_its.c 190195209d3SPeter Maydellgicv3_its_read(uint64_t offset, uint64_t data, unsigned size) "GICv3 ITS read: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" 191195209d3SPeter Maydellgicv3_its_badread(uint64_t offset, unsigned size) "GICv3 ITS read: offset 0x%" PRIx64 " size %u: error" 192195209d3SPeter Maydellgicv3_its_write(uint64_t offset, uint64_t data, unsigned size) "GICv3 ITS write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u" 193195209d3SPeter Maydellgicv3_its_badwrite(uint64_t offset, uint64_t data, unsigned size) "GICv3 ITS write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u: error" 194195209d3SPeter Maydellgicv3_its_translation_write(uint64_t offset, uint64_t data, unsigned size, uint32_t requester_id) "GICv3 ITS TRANSLATER write: offset 0x%" PRIx64 " data 0x%" PRIx64 " size %u requester_id 0x%x" 195195209d3SPeter Maydellgicv3_its_process_command(uint32_t rd_offset, uint8_t cmd) "GICv3 ITS: processing command at offset 0x%x: 0x%x" 196e4050980SPeter Maydellgicv3_its_cmd_int(uint32_t devid, uint32_t eventid) "GICv3 ITS: command INT DeviceID 0x%x EventID 0x%x" 197e4050980SPeter Maydellgicv3_its_cmd_clear(uint32_t devid, uint32_t eventid) "GICv3 ITS: command CLEAR DeviceID 0x%x EventID 0x%x" 198e4050980SPeter Maydellgicv3_its_cmd_discard(uint32_t devid, uint32_t eventid) "GICv3 ITS: command DISCARD DeviceID 0x%x EventID 0x%x" 199e4050980SPeter Maydellgicv3_its_cmd_sync(void) "GICv3 ITS: command SYNC" 200e4050980SPeter Maydellgicv3_its_cmd_mapd(uint32_t devid, uint32_t size, uint64_t ittaddr, int valid) "GICv3 ITS: command MAPD DeviceID 0x%x Size 0x%x ITT_addr 0x%" PRIx64 " V %d" 201e4050980SPeter Maydellgicv3_its_cmd_mapc(uint32_t icid, uint64_t rdbase, int valid) "GICv3 ITS: command MAPC ICID 0x%x RDbase 0x%" PRIx64 " V %d" 202e4050980SPeter Maydellgicv3_its_cmd_mapi(uint32_t devid, uint32_t eventid, uint32_t icid) "GICv3 ITS: command MAPI DeviceID 0x%x EventID 0x%x ICID 0x%x" 203e4050980SPeter Maydellgicv3_its_cmd_mapti(uint32_t devid, uint32_t eventid, uint32_t icid, uint32_t intid) "GICv3 ITS: command MAPTI DeviceID 0x%x EventID 0x%x ICID 0x%x pINTID 0x%x" 204a686e85dSPeter Maydellgicv3_its_cmd_inv(uint32_t devid, uint32_t eventid) "GICv3 ITS: command INV DeviceID 0x%x EventID 0x%x" 205a686e85dSPeter Maydellgicv3_its_cmd_invall(void) "GICv3 ITS: command INVALL" 206e4050980SPeter Maydellgicv3_its_cmd_movall(uint64_t rd1, uint64_t rd2) "GICv3 ITS: command MOVALL RDbase1 0x%" PRIx64 " RDbase2 0x%" PRIx64 207e4050980SPeter Maydellgicv3_its_cmd_movi(uint32_t devid, uint32_t eventid, uint32_t icid) "GICv3 ITS: command MOVI DeviceID 0x%x EventID 0x%x ICID 0x%x" 2089de53de6SPeter Maydellgicv3_its_cmd_vmapi(uint32_t devid, uint32_t eventid, uint32_t vpeid, uint32_t doorbell) "GICv3 ITS: command VMAPI DeviceID 0x%x EventID 0x%x vPEID 0x%x Dbell_pINTID 0x%x" 2099de53de6SPeter Maydellgicv3_its_cmd_vmapti(uint32_t devid, uint32_t eventid, uint32_t vpeid, uint32_t vintid, uint32_t doorbell) "GICv3 ITS: command VMAPI DeviceID 0x%x EventID 0x%x vPEID 0x%x vINTID 0x%x Dbell_pINTID 0x%x" 2100cdf7a5dSPeter Maydellgicv3_its_cmd_vmapp(uint32_t vpeid, uint64_t rdbase, int valid, uint64_t vptaddr, uint32_t vptsize) "GICv3 ITS: command VMAPP vPEID 0x%x RDbase 0x%" PRIx64 " V %d VPT_addr 0x%" PRIx64 " VPT_size 0x%x" 2113851af45SPeter Maydellgicv3_its_cmd_vmovp(uint32_t vpeid, uint64_t rdbase) "GICv3 ITS: command VMOVP vPEID 0x%x RDbase 0x%" PRIx64 212f76ba95aSPeter Maydellgicv3_its_cmd_vsync(void) "GICv3 ITS: command VSYNC" 2133c64a42cSPeter Maydellgicv3_its_cmd_vmovi(uint32_t devid, uint32_t eventid, uint32_t vpeid, int dbvalid, uint32_t doorbell) "GICv3 ITS: command VMOVI DeviceID 0x%x EventID 0x%x vPEID 0x%x D %d Dbell_pINTID 0x%x" 214c6dd2f99SPeter Maydellgicv3_its_cmd_vinvall(uint32_t vpeid) "GICv3 ITS: command VINVALL vPEID 0x%x" 215e4050980SPeter Maydellgicv3_its_cmd_unknown(unsigned cmd) "GICv3 ITS: unknown command 0x%x" 216930f40e9SPeter Maydellgicv3_its_cte_read(uint32_t icid, int valid, uint32_t rdbase) "GICv3 ITS: Collection Table read for ICID 0x%x: valid %d RDBase 0x%x" 217930f40e9SPeter Maydellgicv3_its_cte_write(uint32_t icid, int valid, uint32_t rdbase) "GICv3 ITS: Collection Table write for ICID 0x%x: valid %d RDBase 0x%x" 218930f40e9SPeter Maydellgicv3_its_cte_read_fault(uint32_t icid) "GICv3 ITS: Collection Table read for ICID 0x%x: faulted" 219930f40e9SPeter Maydellgicv3_its_ite_read(uint64_t ittaddr, uint32_t eventid, int valid, int inttype, uint32_t intid, uint32_t icid, uint32_t vpeid, uint32_t doorbell) "GICv3 ITS: Interrupt Table read for ITTaddr 0x%" PRIx64 " EventID 0x%x: valid %d inttype %d intid 0x%x ICID 0x%x vPEID 0x%x doorbell 0x%x" 220930f40e9SPeter Maydellgicv3_its_ite_read_fault(uint64_t ittaddr, uint32_t eventid) "GICv3 ITS: Interrupt Table read for ITTaddr 0x%" PRIx64 " EventID 0x%x: faulted" 221930f40e9SPeter Maydellgicv3_its_ite_write(uint64_t ittaddr, uint32_t eventid, int valid, int inttype, uint32_t intid, uint32_t icid, uint32_t vpeid, uint32_t doorbell) "GICv3 ITS: Interrupt Table write for ITTaddr 0x%" PRIx64 " EventID 0x%x: valid %d inttype %d intid 0x%x ICID 0x%x vPEID 0x%x doorbell 0x%x" 222930f40e9SPeter Maydellgicv3_its_dte_read(uint32_t devid, int valid, uint32_t size, uint64_t ittaddr) "GICv3 ITS: Device Table read for DeviceID 0x%x: valid %d size 0x%x ITTaddr 0x%" PRIx64 223930f40e9SPeter Maydellgicv3_its_dte_write(uint32_t devid, int valid, uint32_t size, uint64_t ittaddr) "GICv3 ITS: Device Table write for DeviceID 0x%x: valid %d size 0x%x ITTaddr 0x%" PRIx64 224930f40e9SPeter Maydellgicv3_its_dte_read_fault(uint32_t devid) "GICv3 ITS: Device Table read for DeviceID 0x%x: faulted" 225469cf23bSPeter Maydellgicv3_its_vte_read(uint32_t vpeid, int valid, uint32_t vptsize, uint64_t vptaddr, uint32_t rdbase) "GICv3 ITS: vPE Table read for vPEID 0x%x: valid %d VPTsize 0x%x VPTaddr 0x%" PRIx64 " RDbase 0x%x" 226469cf23bSPeter Maydellgicv3_its_vte_read_fault(uint32_t vpeid) "GICv3 ITS: vPE Table read for vPEID 0x%x: faulted" 2270cdf7a5dSPeter Maydellgicv3_its_vte_write(uint32_t vpeid, int valid, uint32_t vptsize, uint64_t vptaddr, uint32_t rdbase) "GICv3 ITS: vPE Table write for vPEID 0x%x: valid %d VPTsize 0x%x VPTaddr 0x%" PRIx64 " RDbase 0x%x" 228195209d3SPeter Maydell 229500016e5SMarkus Armbruster# armv7m_nvic.c 2305255fcf8SPeter Maydellnvic_recompute_state(int vectpending, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d vectpending_prio %d exception_prio %d" 231ff96c64aSPeter Maydellnvic_recompute_state_secure(int vectpending, bool vectpending_is_s_banked, int vectpending_prio, int exception_prio) "NVIC state recomputed: vectpending %d is_s_banked %d vectpending_prio %d exception_prio %d" 232e6a0d350SPeter Maydellnvic_set_prio(int irq, bool secure, uint8_t prio) "NVIC set irq %d secure-bank %d priority %d" 233da6d674eSMichael Davidsavernvic_irq_update(int vectpending, int pendprio, int exception_prio, int level) "NVIC vectpending %d pending prio %d exception_prio %d: setting irq line to %d" 234da6d674eSMichael Davidsavernvic_escalate_prio(int irq, int irqprio, int runprio) "NVIC escalating irq %d to HardFault: insufficient priority %d >= %d" 235da6d674eSMichael Davidsavernvic_escalate_disabled(int irq) "NVIC escalating irq %d to HardFault: disabled" 2361a5182c0SPeter Maydellnvic_set_pending(int irq, bool secure, bool targets_secure, bool derived, int en, int prio) "NVIC set pending irq %d secure-bank %d targets_secure %d derived %d (enabled: %d priority %d)" 2372fb50a33SPeter Maydellnvic_clear_pending(int irq, bool secure, int en, int prio) "NVIC clear pending irq %d secure-bank %d (enabled: %d priority %d)" 2386c948518SPeter Maydellnvic_acknowledge_irq(int irq, int prio) "NVIC acknowledge IRQ: %d now active (prio %d)" 2396c948518SPeter Maydellnvic_get_pending_irq_info(int irq, bool secure) "NVIC next IRQ %d: targets_secure: %d" 2405cb18069SPeter Maydellnvic_complete_irq(int irq, bool secure) "NVIC complete IRQ %d (secure %d)" 241da6d674eSMichael Davidsavernvic_set_irq_level(int irq, int level) "NVIC external irq %d level set to %d" 242514b4f36SPeter Maydellnvic_set_nmi_level(int level) "NVIC external NMI level set to %d" 243da6d674eSMichael Davidsavernvic_sysreg_read(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg read addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" 244da6d674eSMichael Davidsavernvic_sysreg_write(uint64_t addr, uint32_t value, unsigned size) "NVIC sysreg write addr 0x%" PRIx64 " data 0x%" PRIx32 " size %u" 245ec7c2709SMark Cave-Ayland 246500016e5SMarkus Armbruster# heathrow_pic.c 247ec7c2709SMark Cave-Aylandheathrow_write(uint64_t addr, unsigned int n, uint64_t value) "0x%"PRIx64" %u: 0x%"PRIx64 248ec7c2709SMark Cave-Aylandheathrow_read(uint64_t addr, unsigned int n, uint64_t value) "0x%"PRIx64" %u: 0x%"PRIx64 249ec7c2709SMark Cave-Aylandheathrow_set_irq(int num, int level) "set_irq: num=0x%02x level=%d" 250b68a92f4SPhilippe Mathieu-Daudé 251b68a92f4SPhilippe Mathieu-Daudé# bcm2835_ic.c 252b68a92f4SPhilippe Mathieu-Daudébcm2835_ic_set_gpu_irq(int irq, int level) "GPU irq #%d level %d" 253b68a92f4SPhilippe Mathieu-Daudébcm2835_ic_set_cpu_irq(int irq, int level) "CPU irq #%d level %d" 2544e960974SCédric Le Goater 2554e960974SCédric Le Goater# spapr_xive.c 2564e960974SCédric Le Goaterspapr_xive_claim_irq(uint32_t lisn, bool lsi) "lisn=0x%x lsi=%d" 2574e960974SCédric Le Goaterspapr_xive_free_irq(uint32_t lisn) "lisn=0x%x" 2584e960974SCédric Le Goaterspapr_xive_set_irq(uint32_t lisn, uint32_t val) "lisn=0x%x val=%d" 2594e960974SCédric Le Goaterspapr_xive_get_source_info(uint64_t flags, uint64_t lisn) "flags=0x%"PRIx64" lisn=0x%"PRIx64 2604e960974SCédric Le Goaterspapr_xive_set_source_config(uint64_t flags, uint64_t lisn, uint64_t target, uint64_t priority, uint64_t eisn) "flags=0x%"PRIx64" lisn=0x%"PRIx64" target=0x%"PRIx64" priority=0x%"PRIx64" eisn=0x%"PRIx64 2614e960974SCédric Le Goaterspapr_xive_get_source_config(uint64_t flags, uint64_t lisn) "flags=0x%"PRIx64" lisn=0x%"PRIx64 2624e960974SCédric Le Goaterspapr_xive_get_queue_info(uint64_t flags, uint64_t target, uint64_t priority) "flags=0x%"PRIx64" target=0x%"PRIx64" priority=0x%"PRIx64 2634e960974SCédric Le Goaterspapr_xive_set_queue_config(uint64_t flags, uint64_t target, uint64_t priority, uint64_t qpage, uint64_t qsize) "flags=0x%"PRIx64" target=0x%"PRIx64" priority=0x%"PRIx64" qpage=0x%"PRIx64" qsize=0x%"PRIx64 2644e960974SCédric Le Goaterspapr_xive_get_queue_config(uint64_t flags, uint64_t target, uint64_t priority) "flags=0x%"PRIx64" target=0x%"PRIx64" priority=0x%"PRIx64 2654e960974SCédric Le Goaterspapr_xive_set_os_reporting_line(uint64_t flags) "flags=0x%"PRIx64 2664e960974SCédric Le Goaterspapr_xive_get_os_reporting_line(uint64_t flags) "flags=0x%"PRIx64 2674e960974SCédric Le Goaterspapr_xive_esb(uint64_t flags, uint64_t lisn, uint64_t offset, uint64_t data) "flags=0x%"PRIx64" lisn=0x%"PRIx64" offset=0x%"PRIx64" data=0x%"PRIx64 2684e960974SCédric Le Goaterspapr_xive_sync(uint64_t flags, uint64_t lisn) "flags=0x%"PRIx64" lisn=0x%"PRIx64 2694e960974SCédric Le Goaterspapr_xive_reset(uint64_t flags) "flags=0x%"PRIx64 2704e960974SCédric Le Goater 2714e960974SCédric Le Goater# spapr_xive_kvm.c 2724e960974SCédric Le Goaterkvm_xive_cpu_connect(uint32_t id) "connect CPU%d to KVM device" 2734e960974SCédric Le Goaterkvm_xive_source_reset(uint32_t srcno) "IRQ 0x%x" 2744e960974SCédric Le Goater 2754e960974SCédric Le Goater# xive.c 2764e960974SCédric Le Goaterxive_tctx_accept(uint32_t index, uint8_t ring, uint8_t ipb, uint8_t pipr, uint8_t cppr, uint8_t nsr) "target=%d ring=0x%x IBP=0x%02x PIPR=0x%02x CPPR=0x%02x NSR=0x%02x ACK" 2774e960974SCédric Le Goaterxive_tctx_notify(uint32_t index, uint8_t ring, uint8_t ipb, uint8_t pipr, uint8_t cppr, uint8_t nsr) "target=%d ring=0x%x IBP=0x%02x PIPR=0x%02x CPPR=0x%02x NSR=0x%02x raise !" 2784e960974SCédric Le Goaterxive_tctx_set_cppr(uint32_t index, uint8_t ring, uint8_t ipb, uint8_t pipr, uint8_t cppr, uint8_t nsr) "target=%d ring=0x%x IBP=0x%02x PIPR=0x%02x new CPPR=0x%02x NSR=0x%02x" 279585edbb0SCédric Le Goaterxive_source_esb_read(uint64_t addr, uint32_t srcno, uint64_t value) "@0x%"PRIx64" IRQ 0x%x val=0x%"PRIx64 280585edbb0SCédric Le Goaterxive_source_esb_write(uint64_t addr, uint32_t srcno, uint64_t value) "@0x%"PRIx64" IRQ 0x%x val=0x%"PRIx64 2814e960974SCédric Le Goaterxive_router_end_notify(uint8_t end_blk, uint32_t end_idx, uint32_t end_data) "END 0x%02x/0x%04x -> enqueue 0x%08x" 2824e960974SCédric Le Goaterxive_router_end_escalate(uint8_t end_blk, uint32_t end_idx, uint8_t esc_blk, uint32_t esc_idx, uint32_t end_data) "END 0x%02x/0x%04x -> escalate END 0x%02x/0x%04x data 0x%08x" 283ff349cceSFrederic Barratxive_tctx_tm_write(uint32_t index, uint64_t offset, unsigned int size, uint64_t value) "target=%d @0x%"PRIx64" sz=%d val=0x%" PRIx64 284ff349cceSFrederic Barratxive_tctx_tm_read(uint32_t index, uint64_t offset, unsigned int size, uint64_t value) "target=%d @0x%"PRIx64" sz=%d val=0x%" PRIx64 2854e960974SCédric Le Goaterxive_presenter_notify(uint8_t nvt_blk, uint32_t nvt_idx, uint8_t ring) "found NVT 0x%x/0x%x ring=0x%x" 286585edbb0SCédric Le Goaterxive_end_source_read(uint8_t end_blk, uint32_t end_idx, uint64_t addr) "END 0x%x/0x%x @0x%"PRIx64 2872cfc9f1aSCédric Le Goater 2882cfc9f1aSCédric Le Goater# pnv_xive.c 2892cfc9f1aSCédric Le Goaterpnv_xive_ic_hw_trigger(uint64_t addr, uint64_t val) "@0x%"PRIx64" val=0x%"PRIx64 29087855593SLaurent Vivier 29187855593SLaurent Vivier# goldfish_pic.c 29287855593SLaurent Viviergoldfish_irq_request(void *dev, int idx, int irq, int level) "pic: %p goldfish-irq.%d irq: %d level: %d" 29387855593SLaurent Viviergoldfish_pic_read(void *dev, int idx, unsigned int addr, unsigned int size, uint64_t value) "pic: %p goldfish-irq.%d reg: 0x%02x size: %d value: 0x%"PRIx64 29487855593SLaurent Viviergoldfish_pic_write(void *dev, int idx, unsigned int addr, unsigned int size, uint64_t value) "pic: %p goldfish-irq.%d reg: 0x%02x size: %d value: 0x%"PRIx64 29587855593SLaurent Viviergoldfish_pic_reset(void *dev, int idx) "pic: %p goldfish-irq.%d" 29687855593SLaurent Viviergoldfish_pic_realize(void *dev, int idx) "pic: %p goldfish-irq.%d" 29787855593SLaurent Viviergoldfish_pic_instance_init(void *dev) "pic: %p goldfish-irq" 298ad52cfc1SBALATON Zoltan 299ad52cfc1SBALATON Zoltan# sh_intc.c 300ad52cfc1SBALATON Zoltansh_intc_sources(int p, int a, int c, int m, unsigned short v, const char *s1, const char *s2, const char *s3) "(%d/%d/%d/%d) interrupt source 0x%x %s%s%s" 301ad52cfc1SBALATON Zoltansh_intc_pending(int p, unsigned short v) "(%d) returning interrupt source 0x%x" 302ad52cfc1SBALATON Zoltansh_intc_register(const char *s, int id, unsigned short v, int c, int m) "%s %u -> 0x%04x (%d/%d)" 303ad52cfc1SBALATON Zoltansh_intc_read(unsigned size, uint64_t offset, unsigned long val) "size %u 0x%" PRIx64 " -> 0x%lx" 304ad52cfc1SBALATON Zoltansh_intc_write(unsigned size, uint64_t offset, unsigned long val) "size %u 0x%" PRIx64 " <- 0x%lx" 305ad52cfc1SBALATON Zoltansh_intc_set(int id, int enable) "setting interrupt group %d to %d" 306f6783e34SXiaojuan Yang 307b4a12dfcSJiaxun Yang# loongson_ipi.c 308b4a12dfcSJiaxun Yangloongson_ipi_read(unsigned size, uint64_t addr, uint64_t val) "size: %u addr: 0x%"PRIx64 "val: 0x%"PRIx64 309b4a12dfcSJiaxun Yangloongson_ipi_write(unsigned size, uint64_t addr, uint64_t val) "size: %u addr: 0x%"PRIx64 "val: 0x%"PRIx64 3100f4fcf18SXiaojuan Yang# loongarch_pch_pic.c 3110f4fcf18SXiaojuan Yangloongarch_pch_pic_irq_handler(int irq, int level) "irq %d level %d" 3120f4fcf18SXiaojuan Yangloongarch_pch_pic_low_readw(unsigned size, uint64_t addr, uint64_t val) "size: %u addr: 0x%"PRIx64 "val: 0x%" PRIx64 3130f4fcf18SXiaojuan Yangloongarch_pch_pic_low_writew(unsigned size, uint64_t addr, uint64_t val) "size: %u addr: 0x%"PRIx64 "val: 0x%" PRIx64 3140f4fcf18SXiaojuan Yangloongarch_pch_pic_high_readw(unsigned size, uint64_t addr, uint64_t val) "size: %u addr: 0x%"PRIx64 "val: 0x%" PRIx64 3150f4fcf18SXiaojuan Yangloongarch_pch_pic_high_writew(unsigned size, uint64_t addr, uint64_t val) "size: %u addr: 0x%"PRIx64 "val: 0x%" PRIx64 3160f4fcf18SXiaojuan Yangloongarch_pch_pic_readb(unsigned size, uint64_t addr, uint64_t val) "size: %u addr: 0x%"PRIx64 "val: 0x%" PRIx64 3170f4fcf18SXiaojuan Yangloongarch_pch_pic_writeb(unsigned size, uint64_t addr, uint64_t val) "size: %u addr: 0x%"PRIx64 "val: 0x%" PRIx64 318249ad85aSXiaojuan Yang 319249ad85aSXiaojuan Yang# loongarch_pch_msi.c 320249ad85aSXiaojuan Yangloongarch_msi_set_irq(int irq_num) "set msi irq %d" 321cbff2db1SXiaojuan Yang 322cbff2db1SXiaojuan Yang# loongarch_extioi.c 323cbff2db1SXiaojuan Yangloongarch_extioi_setirq(int irq, int level) "set extirq irq %d level %d" 3243fc8f74bSXiaojuan Yangloongarch_extioi_readw(uint64_t addr, uint64_t val) "addr: 0x%"PRIx64 "val: 0x%" PRIx64 325cbff2db1SXiaojuan Yangloongarch_extioi_writew(uint64_t addr, uint64_t val) "addr: 0x%"PRIx64 "val: 0x%" PRIx64 326