xref: /openbmc/qemu/hw/intc/pl190.c (revision 28ae3179fc52d2e4d870b635c4a412aab99759e7)
149ab747fSPaolo Bonzini /*
249ab747fSPaolo Bonzini  * Arm PrimeCell PL190 Vector Interrupt Controller
349ab747fSPaolo Bonzini  *
449ab747fSPaolo Bonzini  * Copyright (c) 2006 CodeSourcery.
549ab747fSPaolo Bonzini  * Written by Paul Brook
649ab747fSPaolo Bonzini  *
749ab747fSPaolo Bonzini  * This code is licensed under the GPL.
849ab747fSPaolo Bonzini  */
949ab747fSPaolo Bonzini 
108ef94f0bSPeter Maydell #include "qemu/osdep.h"
1164552b6bSMarkus Armbruster #include "hw/irq.h"
1249ab747fSPaolo Bonzini #include "hw/sysbus.h"
13d6454270SMarkus Armbruster #include "migration/vmstate.h"
1403dd024fSPaolo Bonzini #include "qemu/log.h"
150b8fa32fSMarkus Armbruster #include "qemu/module.h"
16db1015e9SEduardo Habkost #include "qom/object.h"
1749ab747fSPaolo Bonzini 
1849ab747fSPaolo Bonzini /* The number of virtual priority levels.  16 user vectors plus the
1949ab747fSPaolo Bonzini    unvectored IRQ.  Chained interrupts would require an additional level
2049ab747fSPaolo Bonzini    if implemented.  */
2149ab747fSPaolo Bonzini 
2249ab747fSPaolo Bonzini #define PL190_NUM_PRIO 17
2349ab747fSPaolo Bonzini 
247fc3266fSAndreas Färber #define TYPE_PL190 "pl190"
258063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(PL190State, PL190)
267fc3266fSAndreas Färber 
27db1015e9SEduardo Habkost struct PL190State {
287fc3266fSAndreas Färber     SysBusDevice parent_obj;
297fc3266fSAndreas Färber 
3049ab747fSPaolo Bonzini     MemoryRegion iomem;
3149ab747fSPaolo Bonzini     uint32_t level;
3249ab747fSPaolo Bonzini     uint32_t soft_level;
3349ab747fSPaolo Bonzini     uint32_t irq_enable;
3449ab747fSPaolo Bonzini     uint32_t fiq_select;
3549ab747fSPaolo Bonzini     uint8_t vect_control[16];
3649ab747fSPaolo Bonzini     uint32_t vect_addr[PL190_NUM_PRIO];
3749ab747fSPaolo Bonzini     /* Mask containing interrupts with higher priority than this one.  */
3849ab747fSPaolo Bonzini     uint32_t prio_mask[PL190_NUM_PRIO + 1];
3949ab747fSPaolo Bonzini     int protected;
4049ab747fSPaolo Bonzini     /* Current priority level.  */
4149ab747fSPaolo Bonzini     int priority;
4249ab747fSPaolo Bonzini     int prev_prio[PL190_NUM_PRIO];
4349ab747fSPaolo Bonzini     qemu_irq irq;
4449ab747fSPaolo Bonzini     qemu_irq fiq;
45db1015e9SEduardo Habkost };
4649ab747fSPaolo Bonzini 
4749ab747fSPaolo Bonzini static const unsigned char pl190_id[] =
4849ab747fSPaolo Bonzini { 0x90, 0x11, 0x04, 0x00, 0x0D, 0xf0, 0x05, 0xb1 };
4949ab747fSPaolo Bonzini 
pl190_irq_level(PL190State * s)50aefbc256SAndreas Färber static inline uint32_t pl190_irq_level(PL190State *s)
5149ab747fSPaolo Bonzini {
5249ab747fSPaolo Bonzini     return (s->level | s->soft_level) & s->irq_enable & ~s->fiq_select;
5349ab747fSPaolo Bonzini }
5449ab747fSPaolo Bonzini 
5549ab747fSPaolo Bonzini /* Update interrupts.  */
pl190_update(PL190State * s)56aefbc256SAndreas Färber static void pl190_update(PL190State *s)
5749ab747fSPaolo Bonzini {
5849ab747fSPaolo Bonzini     uint32_t level = pl190_irq_level(s);
5949ab747fSPaolo Bonzini     int set;
6049ab747fSPaolo Bonzini 
6149ab747fSPaolo Bonzini     set = (level & s->prio_mask[s->priority]) != 0;
6249ab747fSPaolo Bonzini     qemu_set_irq(s->irq, set);
6349ab747fSPaolo Bonzini     set = ((s->level | s->soft_level) & s->fiq_select) != 0;
6449ab747fSPaolo Bonzini     qemu_set_irq(s->fiq, set);
6549ab747fSPaolo Bonzini }
6649ab747fSPaolo Bonzini 
pl190_set_irq(void * opaque,int irq,int level)6749ab747fSPaolo Bonzini static void pl190_set_irq(void *opaque, int irq, int level)
6849ab747fSPaolo Bonzini {
69aefbc256SAndreas Färber     PL190State *s = (PL190State *)opaque;
7049ab747fSPaolo Bonzini 
7149ab747fSPaolo Bonzini     if (level)
7249ab747fSPaolo Bonzini         s->level |= 1u << irq;
7349ab747fSPaolo Bonzini     else
7449ab747fSPaolo Bonzini         s->level &= ~(1u << irq);
7549ab747fSPaolo Bonzini     pl190_update(s);
7649ab747fSPaolo Bonzini }
7749ab747fSPaolo Bonzini 
pl190_update_vectors(PL190State * s)78aefbc256SAndreas Färber static void pl190_update_vectors(PL190State *s)
7949ab747fSPaolo Bonzini {
8049ab747fSPaolo Bonzini     uint32_t mask;
8149ab747fSPaolo Bonzini     int i;
8249ab747fSPaolo Bonzini     int n;
8349ab747fSPaolo Bonzini 
8449ab747fSPaolo Bonzini     mask = 0;
8549ab747fSPaolo Bonzini     for (i = 0; i < 16; i++)
8649ab747fSPaolo Bonzini       {
8749ab747fSPaolo Bonzini         s->prio_mask[i] = mask;
8849ab747fSPaolo Bonzini         if (s->vect_control[i] & 0x20)
8949ab747fSPaolo Bonzini           {
9049ab747fSPaolo Bonzini             n = s->vect_control[i] & 0x1f;
9149ab747fSPaolo Bonzini             mask |= 1 << n;
9249ab747fSPaolo Bonzini           }
9349ab747fSPaolo Bonzini       }
9449ab747fSPaolo Bonzini     s->prio_mask[16] = mask;
9549ab747fSPaolo Bonzini     pl190_update(s);
9649ab747fSPaolo Bonzini }
9749ab747fSPaolo Bonzini 
pl190_read(void * opaque,hwaddr offset,unsigned size)9849ab747fSPaolo Bonzini static uint64_t pl190_read(void *opaque, hwaddr offset,
9949ab747fSPaolo Bonzini                            unsigned size)
10049ab747fSPaolo Bonzini {
101aefbc256SAndreas Färber     PL190State *s = (PL190State *)opaque;
10249ab747fSPaolo Bonzini     int i;
10349ab747fSPaolo Bonzini 
10449ab747fSPaolo Bonzini     if (offset >= 0xfe0 && offset < 0x1000) {
10549ab747fSPaolo Bonzini         return pl190_id[(offset - 0xfe0) >> 2];
10649ab747fSPaolo Bonzini     }
10749ab747fSPaolo Bonzini     if (offset >= 0x100 && offset < 0x140) {
10849ab747fSPaolo Bonzini         return s->vect_addr[(offset - 0x100) >> 2];
10949ab747fSPaolo Bonzini     }
11049ab747fSPaolo Bonzini     if (offset >= 0x200 && offset < 0x240) {
11149ab747fSPaolo Bonzini         return s->vect_control[(offset - 0x200) >> 2];
11249ab747fSPaolo Bonzini     }
11349ab747fSPaolo Bonzini     switch (offset >> 2) {
11449ab747fSPaolo Bonzini     case 0: /* IRQSTATUS */
11549ab747fSPaolo Bonzini         return pl190_irq_level(s);
11649ab747fSPaolo Bonzini     case 1: /* FIQSATUS */
11749ab747fSPaolo Bonzini         return (s->level | s->soft_level) & s->fiq_select;
11849ab747fSPaolo Bonzini     case 2: /* RAWINTR */
11949ab747fSPaolo Bonzini         return s->level | s->soft_level;
12049ab747fSPaolo Bonzini     case 3: /* INTSELECT */
12149ab747fSPaolo Bonzini         return s->fiq_select;
12249ab747fSPaolo Bonzini     case 4: /* INTENABLE */
12349ab747fSPaolo Bonzini         return s->irq_enable;
12449ab747fSPaolo Bonzini     case 6: /* SOFTINT */
12549ab747fSPaolo Bonzini         return s->soft_level;
12649ab747fSPaolo Bonzini     case 8: /* PROTECTION */
12749ab747fSPaolo Bonzini         return s->protected;
12849ab747fSPaolo Bonzini     case 12: /* VECTADDR */
12949ab747fSPaolo Bonzini         /* Read vector address at the start of an ISR.  Increases the
13049ab747fSPaolo Bonzini          * current priority level to that of the current interrupt.
13149ab747fSPaolo Bonzini          *
13249ab747fSPaolo Bonzini          * Since an enabled interrupt X at priority P causes prio_mask[Y]
13349ab747fSPaolo Bonzini          * to have bit X set for all Y > P, this loop will stop with
13449ab747fSPaolo Bonzini          * i == the priority of the highest priority set interrupt.
13549ab747fSPaolo Bonzini          */
13649ab747fSPaolo Bonzini         for (i = 0; i < s->priority; i++) {
13749ab747fSPaolo Bonzini             if ((s->level | s->soft_level) & s->prio_mask[i + 1]) {
13849ab747fSPaolo Bonzini                 break;
13949ab747fSPaolo Bonzini             }
14049ab747fSPaolo Bonzini         }
14149ab747fSPaolo Bonzini 
14249ab747fSPaolo Bonzini         /* Reading this value with no pending interrupts is undefined.
14349ab747fSPaolo Bonzini            We return the default address.  */
14449ab747fSPaolo Bonzini         if (i == PL190_NUM_PRIO)
14549ab747fSPaolo Bonzini           return s->vect_addr[16];
14649ab747fSPaolo Bonzini         if (i < s->priority)
14749ab747fSPaolo Bonzini           {
14849ab747fSPaolo Bonzini             s->prev_prio[i] = s->priority;
14949ab747fSPaolo Bonzini             s->priority = i;
15049ab747fSPaolo Bonzini             pl190_update(s);
15149ab747fSPaolo Bonzini           }
15249ab747fSPaolo Bonzini         return s->vect_addr[s->priority];
15349ab747fSPaolo Bonzini     case 13: /* DEFVECTADDR */
15449ab747fSPaolo Bonzini         return s->vect_addr[16];
15549ab747fSPaolo Bonzini     default:
15649ab747fSPaolo Bonzini         qemu_log_mask(LOG_GUEST_ERROR,
15749ab747fSPaolo Bonzini                       "pl190_read: Bad offset %x\n", (int)offset);
15849ab747fSPaolo Bonzini         return 0;
15949ab747fSPaolo Bonzini     }
16049ab747fSPaolo Bonzini }
16149ab747fSPaolo Bonzini 
pl190_write(void * opaque,hwaddr offset,uint64_t val,unsigned size)16249ab747fSPaolo Bonzini static void pl190_write(void *opaque, hwaddr offset,
16349ab747fSPaolo Bonzini                         uint64_t val, unsigned size)
16449ab747fSPaolo Bonzini {
165aefbc256SAndreas Färber     PL190State *s = (PL190State *)opaque;
16649ab747fSPaolo Bonzini 
16749ab747fSPaolo Bonzini     if (offset >= 0x100 && offset < 0x140) {
16849ab747fSPaolo Bonzini         s->vect_addr[(offset - 0x100) >> 2] = val;
16949ab747fSPaolo Bonzini         pl190_update_vectors(s);
17049ab747fSPaolo Bonzini         return;
17149ab747fSPaolo Bonzini     }
17249ab747fSPaolo Bonzini     if (offset >= 0x200 && offset < 0x240) {
17349ab747fSPaolo Bonzini         s->vect_control[(offset - 0x200) >> 2] = val;
17449ab747fSPaolo Bonzini         pl190_update_vectors(s);
17549ab747fSPaolo Bonzini         return;
17649ab747fSPaolo Bonzini     }
17749ab747fSPaolo Bonzini     switch (offset >> 2) {
17849ab747fSPaolo Bonzini     case 0: /* SELECT */
17949ab747fSPaolo Bonzini         /* This is a readonly register, but linux tries to write to it
18049ab747fSPaolo Bonzini            anyway.  Ignore the write.  */
18149ab747fSPaolo Bonzini         break;
18249ab747fSPaolo Bonzini     case 3: /* INTSELECT */
18349ab747fSPaolo Bonzini         s->fiq_select = val;
18449ab747fSPaolo Bonzini         break;
18549ab747fSPaolo Bonzini     case 4: /* INTENABLE */
18649ab747fSPaolo Bonzini         s->irq_enable |= val;
18749ab747fSPaolo Bonzini         break;
18849ab747fSPaolo Bonzini     case 5: /* INTENCLEAR */
18949ab747fSPaolo Bonzini         s->irq_enable &= ~val;
19049ab747fSPaolo Bonzini         break;
19149ab747fSPaolo Bonzini     case 6: /* SOFTINT */
19249ab747fSPaolo Bonzini         s->soft_level |= val;
19349ab747fSPaolo Bonzini         break;
19449ab747fSPaolo Bonzini     case 7: /* SOFTINTCLEAR */
19549ab747fSPaolo Bonzini         s->soft_level &= ~val;
19649ab747fSPaolo Bonzini         break;
19749ab747fSPaolo Bonzini     case 8: /* PROTECTION */
19849ab747fSPaolo Bonzini         /* TODO: Protection (supervisor only access) is not implemented.  */
19949ab747fSPaolo Bonzini         s->protected = val & 1;
20049ab747fSPaolo Bonzini         break;
20149ab747fSPaolo Bonzini     case 12: /* VECTADDR */
20249ab747fSPaolo Bonzini         /* Restore the previous priority level.  The value written is
20349ab747fSPaolo Bonzini            ignored.  */
20449ab747fSPaolo Bonzini         if (s->priority < PL190_NUM_PRIO)
20549ab747fSPaolo Bonzini             s->priority = s->prev_prio[s->priority];
20649ab747fSPaolo Bonzini         break;
20749ab747fSPaolo Bonzini     case 13: /* DEFVECTADDR */
20849ab747fSPaolo Bonzini         s->vect_addr[16] = val;
20949ab747fSPaolo Bonzini         break;
21049ab747fSPaolo Bonzini     case 0xc0: /* ITCR */
21149ab747fSPaolo Bonzini         if (val) {
21249ab747fSPaolo Bonzini             qemu_log_mask(LOG_UNIMP, "pl190: Test mode not implemented\n");
21349ab747fSPaolo Bonzini         }
21449ab747fSPaolo Bonzini         break;
21549ab747fSPaolo Bonzini     default:
21649ab747fSPaolo Bonzini         qemu_log_mask(LOG_GUEST_ERROR,
21749ab747fSPaolo Bonzini                      "pl190_write: Bad offset %x\n", (int)offset);
21849ab747fSPaolo Bonzini         return;
21949ab747fSPaolo Bonzini     }
22049ab747fSPaolo Bonzini     pl190_update(s);
22149ab747fSPaolo Bonzini }
22249ab747fSPaolo Bonzini 
22349ab747fSPaolo Bonzini static const MemoryRegionOps pl190_ops = {
22449ab747fSPaolo Bonzini     .read = pl190_read,
22549ab747fSPaolo Bonzini     .write = pl190_write,
22649ab747fSPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
22749ab747fSPaolo Bonzini };
22849ab747fSPaolo Bonzini 
pl190_reset(DeviceState * d)22949ab747fSPaolo Bonzini static void pl190_reset(DeviceState *d)
23049ab747fSPaolo Bonzini {
2317fc3266fSAndreas Färber     PL190State *s = PL190(d);
23249ab747fSPaolo Bonzini     int i;
23349ab747fSPaolo Bonzini 
2347fc3266fSAndreas Färber     for (i = 0; i < 16; i++) {
23549ab747fSPaolo Bonzini         s->vect_addr[i] = 0;
23649ab747fSPaolo Bonzini         s->vect_control[i] = 0;
23749ab747fSPaolo Bonzini     }
23849ab747fSPaolo Bonzini     s->vect_addr[16] = 0;
23949ab747fSPaolo Bonzini     s->prio_mask[17] = 0xffffffff;
24049ab747fSPaolo Bonzini     s->priority = PL190_NUM_PRIO;
24149ab747fSPaolo Bonzini     pl190_update_vectors(s);
24249ab747fSPaolo Bonzini }
24349ab747fSPaolo Bonzini 
pl190_init(Object * obj)244e3be8b4fSxiaoqiang.zhao static void pl190_init(Object *obj)
24549ab747fSPaolo Bonzini {
246e3be8b4fSxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
247e3be8b4fSxiaoqiang.zhao     PL190State *s = PL190(obj);
248e3be8b4fSxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
24949ab747fSPaolo Bonzini 
250e3be8b4fSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &pl190_ops, s, "pl190", 0x1000);
2517fc3266fSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
2527fc3266fSAndreas Färber     qdev_init_gpio_in(dev, pl190_set_irq, 32);
2537fc3266fSAndreas Färber     sysbus_init_irq(sbd, &s->irq);
2547fc3266fSAndreas Färber     sysbus_init_irq(sbd, &s->fiq);
25549ab747fSPaolo Bonzini }
25649ab747fSPaolo Bonzini 
25749ab747fSPaolo Bonzini static const VMStateDescription vmstate_pl190 = {
25849ab747fSPaolo Bonzini     .name = "pl190",
25949ab747fSPaolo Bonzini     .version_id = 1,
26049ab747fSPaolo Bonzini     .minimum_version_id = 1,
26145b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
262aefbc256SAndreas Färber         VMSTATE_UINT32(level, PL190State),
263aefbc256SAndreas Färber         VMSTATE_UINT32(soft_level, PL190State),
264aefbc256SAndreas Färber         VMSTATE_UINT32(irq_enable, PL190State),
265aefbc256SAndreas Färber         VMSTATE_UINT32(fiq_select, PL190State),
266aefbc256SAndreas Färber         VMSTATE_UINT8_ARRAY(vect_control, PL190State, 16),
267aefbc256SAndreas Färber         VMSTATE_UINT32_ARRAY(vect_addr, PL190State, PL190_NUM_PRIO),
268aefbc256SAndreas Färber         VMSTATE_UINT32_ARRAY(prio_mask, PL190State, PL190_NUM_PRIO+1),
269aefbc256SAndreas Färber         VMSTATE_INT32(protected, PL190State),
270aefbc256SAndreas Färber         VMSTATE_INT32(priority, PL190State),
271aefbc256SAndreas Färber         VMSTATE_INT32_ARRAY(prev_prio, PL190State, PL190_NUM_PRIO),
27249ab747fSPaolo Bonzini         VMSTATE_END_OF_LIST()
27349ab747fSPaolo Bonzini     }
27449ab747fSPaolo Bonzini };
27549ab747fSPaolo Bonzini 
pl190_class_init(ObjectClass * klass,void * data)27649ab747fSPaolo Bonzini static void pl190_class_init(ObjectClass *klass, void *data)
27749ab747fSPaolo Bonzini {
27849ab747fSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
27949ab747fSPaolo Bonzini 
280*e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, pl190_reset);
28149ab747fSPaolo Bonzini     dc->vmsd = &vmstate_pl190;
28249ab747fSPaolo Bonzini }
28349ab747fSPaolo Bonzini 
28449ab747fSPaolo Bonzini static const TypeInfo pl190_info = {
2857fc3266fSAndreas Färber     .name          = TYPE_PL190,
28649ab747fSPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
287aefbc256SAndreas Färber     .instance_size = sizeof(PL190State),
288e3be8b4fSxiaoqiang.zhao     .instance_init = pl190_init,
28949ab747fSPaolo Bonzini     .class_init    = pl190_class_init,
29049ab747fSPaolo Bonzini };
29149ab747fSPaolo Bonzini 
pl190_register_types(void)29249ab747fSPaolo Bonzini static void pl190_register_types(void)
29349ab747fSPaolo Bonzini {
29449ab747fSPaolo Bonzini     type_register_static(&pl190_info);
29549ab747fSPaolo Bonzini }
29649ab747fSPaolo Bonzini 
29749ab747fSPaolo Bonzini type_init(pl190_register_types)
298