xref: /openbmc/qemu/hw/intc/openpic_kvm.c (revision db1015e92e04835c9eb50c29625fe566d1202dbd)
1d85937e6SScott Wood /*
2d85937e6SScott Wood  * KVM in-kernel OpenPIC
3d85937e6SScott Wood  *
4d85937e6SScott Wood  * Copyright 2013 Freescale Semiconductor, Inc.
5d85937e6SScott Wood  *
6d85937e6SScott Wood  * Permission is hereby granted, free of charge, to any person obtaining a copy
7d85937e6SScott Wood  * of this software and associated documentation files (the "Software"), to deal
8d85937e6SScott Wood  * in the Software without restriction, including without limitation the rights
9d85937e6SScott Wood  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
10d85937e6SScott Wood  * copies of the Software, and to permit persons to whom the Software is
11d85937e6SScott Wood  * furnished to do so, subject to the following conditions:
12d85937e6SScott Wood  *
13d85937e6SScott Wood  * The above copyright notice and this permission notice shall be included in
14d85937e6SScott Wood  * all copies or substantial portions of the Software.
15d85937e6SScott Wood  *
16d85937e6SScott Wood  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17d85937e6SScott Wood  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18d85937e6SScott Wood  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19d85937e6SScott Wood  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
20d85937e6SScott Wood  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
21d85937e6SScott Wood  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
22d85937e6SScott Wood  * THE SOFTWARE.
23d85937e6SScott Wood  */
24d85937e6SScott Wood 
2590191d07SPeter Maydell #include "qemu/osdep.h"
26da34e65cSMarkus Armbruster #include "qapi/error.h"
2733c11879SPaolo Bonzini #include "cpu.h"
28d85937e6SScott Wood #include <sys/ioctl.h>
29d85937e6SScott Wood #include "exec/address-spaces.h"
30d85937e6SScott Wood #include "hw/ppc/openpic.h"
318d085cf0SMark Cave-Ayland #include "hw/ppc/openpic_kvm.h"
32d85937e6SScott Wood #include "hw/pci/msi.h"
33a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
34d85937e6SScott Wood #include "hw/sysbus.h"
35d85937e6SScott Wood #include "sysemu/kvm.h"
36d85937e6SScott Wood #include "qemu/log.h"
370b8fa32fSMarkus Armbruster #include "qemu/module.h"
38*db1015e9SEduardo Habkost #include "qom/object.h"
39d85937e6SScott Wood 
40af354f19SAlexander Graf #define GCR_RESET        0x80000000
41af354f19SAlexander Graf 
42*db1015e9SEduardo Habkost typedef struct KVMOpenPICState KVMOpenPICState;
43dd49c038SAndreas Färber #define KVM_OPENPIC(obj) \
44dd49c038SAndreas Färber     OBJECT_CHECK(KVMOpenPICState, (obj), TYPE_KVM_OPENPIC)
45dd49c038SAndreas Färber 
46*db1015e9SEduardo Habkost struct KVMOpenPICState {
47dd49c038SAndreas Färber     /*< private >*/
48dd49c038SAndreas Färber     SysBusDevice parent_obj;
49dd49c038SAndreas Färber     /*< public >*/
50dd49c038SAndreas Färber 
51d85937e6SScott Wood     MemoryRegion mem;
52d85937e6SScott Wood     MemoryListener mem_listener;
53d85937e6SScott Wood     uint32_t fd;
54d85937e6SScott Wood     uint32_t model;
559ac58dc5SAlexander Graf     hwaddr mapped;
56*db1015e9SEduardo Habkost };
57d85937e6SScott Wood 
58d85937e6SScott Wood static void kvm_openpic_set_irq(void *opaque, int n_IRQ, int level)
59d85937e6SScott Wood {
60d85937e6SScott Wood     kvm_set_irq(kvm_state, n_IRQ, level);
61d85937e6SScott Wood }
62d85937e6SScott Wood 
63d85937e6SScott Wood static void kvm_openpic_write(void *opaque, hwaddr addr, uint64_t val,
64d85937e6SScott Wood                               unsigned size)
65d85937e6SScott Wood {
66d85937e6SScott Wood     KVMOpenPICState *opp = opaque;
67d85937e6SScott Wood     struct kvm_device_attr attr;
68d85937e6SScott Wood     uint32_t val32 = val;
69d85937e6SScott Wood     int ret;
70d85937e6SScott Wood 
71d85937e6SScott Wood     attr.group = KVM_DEV_MPIC_GRP_REGISTER;
72d85937e6SScott Wood     attr.attr = addr;
73d85937e6SScott Wood     attr.addr = (uint64_t)(unsigned long)&val32;
74d85937e6SScott Wood 
75d85937e6SScott Wood     ret = ioctl(opp->fd, KVM_SET_DEVICE_ATTR, &attr);
76d85937e6SScott Wood     if (ret < 0) {
77d85937e6SScott Wood         qemu_log_mask(LOG_UNIMP, "%s: %s %" PRIx64 "\n", __func__,
78d85937e6SScott Wood                       strerror(errno), attr.attr);
79d85937e6SScott Wood     }
80d85937e6SScott Wood }
81d85937e6SScott Wood 
82af354f19SAlexander Graf static void kvm_openpic_reset(DeviceState *d)
83af354f19SAlexander Graf {
84af354f19SAlexander Graf     KVMOpenPICState *opp = KVM_OPENPIC(d);
85af354f19SAlexander Graf 
86af354f19SAlexander Graf     /* Trigger the GCR.RESET bit to reset the PIC */
87af354f19SAlexander Graf     kvm_openpic_write(opp, 0x1020, GCR_RESET, sizeof(uint32_t));
88af354f19SAlexander Graf }
89af354f19SAlexander Graf 
90d85937e6SScott Wood static uint64_t kvm_openpic_read(void *opaque, hwaddr addr, unsigned size)
91d85937e6SScott Wood {
92d85937e6SScott Wood     KVMOpenPICState *opp = opaque;
93d85937e6SScott Wood     struct kvm_device_attr attr;
94d85937e6SScott Wood     uint32_t val = 0xdeadbeef;
95d85937e6SScott Wood     int ret;
96d85937e6SScott Wood 
97d85937e6SScott Wood     attr.group = KVM_DEV_MPIC_GRP_REGISTER;
98d85937e6SScott Wood     attr.attr = addr;
99d85937e6SScott Wood     attr.addr = (uint64_t)(unsigned long)&val;
100d85937e6SScott Wood 
101d85937e6SScott Wood     ret = ioctl(opp->fd, KVM_GET_DEVICE_ATTR, &attr);
102d85937e6SScott Wood     if (ret < 0) {
103d85937e6SScott Wood         qemu_log_mask(LOG_UNIMP, "%s: %s %" PRIx64 "\n", __func__,
104d85937e6SScott Wood                       strerror(errno), attr.attr);
105d85937e6SScott Wood         return 0;
106d85937e6SScott Wood     }
107d85937e6SScott Wood 
108d85937e6SScott Wood     return val;
109d85937e6SScott Wood }
110d85937e6SScott Wood 
111d85937e6SScott Wood static const MemoryRegionOps kvm_openpic_mem_ops = {
112d85937e6SScott Wood     .write = kvm_openpic_write,
113d85937e6SScott Wood     .read  = kvm_openpic_read,
114d85937e6SScott Wood     .endianness = DEVICE_BIG_ENDIAN,
115d85937e6SScott Wood     .impl = {
116d85937e6SScott Wood         .min_access_size = 4,
117d85937e6SScott Wood         .max_access_size = 4,
118d85937e6SScott Wood     },
119d85937e6SScott Wood };
120d85937e6SScott Wood 
121d85937e6SScott Wood static void kvm_openpic_region_add(MemoryListener *listener,
122d85937e6SScott Wood                                    MemoryRegionSection *section)
123d85937e6SScott Wood {
124d85937e6SScott Wood     KVMOpenPICState *opp = container_of(listener, KVMOpenPICState,
125d85937e6SScott Wood                                         mem_listener);
126d85937e6SScott Wood     struct kvm_device_attr attr;
127d85937e6SScott Wood     uint64_t reg_base;
128d85937e6SScott Wood     int ret;
129d85937e6SScott Wood 
13087d8354dSAlexander Graf     /* Ignore events on regions that are not us */
13187d8354dSAlexander Graf     if (section->mr != &opp->mem) {
13287d8354dSAlexander Graf         return;
13387d8354dSAlexander Graf     }
13487d8354dSAlexander Graf 
1359ac58dc5SAlexander Graf     if (opp->mapped) {
1369ac58dc5SAlexander Graf         /*
1379ac58dc5SAlexander Graf          * We can only map the MPIC once. Since we are already mapped,
1389ac58dc5SAlexander Graf          * the best we can do is ignore new maps.
1399ac58dc5SAlexander Graf          */
1409ac58dc5SAlexander Graf         return;
1419ac58dc5SAlexander Graf     }
1429ac58dc5SAlexander Graf 
143d85937e6SScott Wood     reg_base = section->offset_within_address_space;
1449ac58dc5SAlexander Graf     opp->mapped = reg_base;
145d85937e6SScott Wood 
146d85937e6SScott Wood     attr.group = KVM_DEV_MPIC_GRP_MISC;
147d85937e6SScott Wood     attr.attr = KVM_DEV_MPIC_BASE_ADDR;
148d85937e6SScott Wood     attr.addr = (uint64_t)(unsigned long)&reg_base;
149d85937e6SScott Wood 
150d85937e6SScott Wood     ret = ioctl(opp->fd, KVM_SET_DEVICE_ATTR, &attr);
151d85937e6SScott Wood     if (ret < 0) {
152d85937e6SScott Wood         fprintf(stderr, "%s: %s %" PRIx64 "\n", __func__,
153d85937e6SScott Wood                 strerror(errno), reg_base);
154d85937e6SScott Wood     }
155d85937e6SScott Wood }
156d85937e6SScott Wood 
157d85937e6SScott Wood static void kvm_openpic_region_del(MemoryListener *listener,
158d85937e6SScott Wood                                    MemoryRegionSection *section)
159d85937e6SScott Wood {
160d85937e6SScott Wood     KVMOpenPICState *opp = container_of(listener, KVMOpenPICState,
161d85937e6SScott Wood                                         mem_listener);
162d85937e6SScott Wood     struct kvm_device_attr attr;
163d85937e6SScott Wood     uint64_t reg_base = 0;
164d85937e6SScott Wood     int ret;
165d85937e6SScott Wood 
16687d8354dSAlexander Graf     /* Ignore events on regions that are not us */
16787d8354dSAlexander Graf     if (section->mr != &opp->mem) {
16887d8354dSAlexander Graf         return;
16987d8354dSAlexander Graf     }
17087d8354dSAlexander Graf 
1719ac58dc5SAlexander Graf     if (section->offset_within_address_space != opp->mapped) {
1729ac58dc5SAlexander Graf         /*
1739ac58dc5SAlexander Graf          * We can only map the MPIC once. This mapping was a secondary
1749ac58dc5SAlexander Graf          * one that we couldn't fulfill. Ignore it.
1759ac58dc5SAlexander Graf          */
1769ac58dc5SAlexander Graf         return;
1779ac58dc5SAlexander Graf     }
1789ac58dc5SAlexander Graf     opp->mapped = 0;
1799ac58dc5SAlexander Graf 
180d85937e6SScott Wood     attr.group = KVM_DEV_MPIC_GRP_MISC;
181d85937e6SScott Wood     attr.attr = KVM_DEV_MPIC_BASE_ADDR;
182d85937e6SScott Wood     attr.addr = (uint64_t)(unsigned long)&reg_base;
183d85937e6SScott Wood 
184d85937e6SScott Wood     ret = ioctl(opp->fd, KVM_SET_DEVICE_ATTR, &attr);
185d85937e6SScott Wood     if (ret < 0) {
186d85937e6SScott Wood         fprintf(stderr, "%s: %s %" PRIx64 "\n", __func__,
187d85937e6SScott Wood                 strerror(errno), reg_base);
188d85937e6SScott Wood     }
189d85937e6SScott Wood }
190d85937e6SScott Wood 
191dd49c038SAndreas Färber static void kvm_openpic_init(Object *obj)
192d85937e6SScott Wood {
193dd49c038SAndreas Färber     KVMOpenPICState *opp = KVM_OPENPIC(obj);
194dd49c038SAndreas Färber 
1951437c94bSPaolo Bonzini     memory_region_init_io(&opp->mem, OBJECT(opp), &kvm_openpic_mem_ops, opp,
196dd49c038SAndreas Färber                           "kvm-openpic", 0x40000);
197dd49c038SAndreas Färber }
198dd49c038SAndreas Färber 
199dd49c038SAndreas Färber static void kvm_openpic_realize(DeviceState *dev, Error **errp)
200dd49c038SAndreas Färber {
201dd49c038SAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(dev);
202dd49c038SAndreas Färber     KVMOpenPICState *opp = KVM_OPENPIC(dev);
203d85937e6SScott Wood     KVMState *s = kvm_state;
204d85937e6SScott Wood     int kvm_openpic_model;
205d85937e6SScott Wood     struct kvm_create_device cd = {0};
206d85937e6SScott Wood     int ret, i;
207d85937e6SScott Wood 
208d85937e6SScott Wood     if (!kvm_check_extension(s, KVM_CAP_DEVICE_CTRL)) {
209dd49c038SAndreas Färber         error_setg(errp, "Kernel is lacking Device Control API");
210dd49c038SAndreas Färber         return;
211d85937e6SScott Wood     }
212d85937e6SScott Wood 
213d85937e6SScott Wood     switch (opp->model) {
214d85937e6SScott Wood     case OPENPIC_MODEL_FSL_MPIC_20:
215d85937e6SScott Wood         kvm_openpic_model = KVM_DEV_TYPE_FSL_MPIC_20;
216d85937e6SScott Wood         break;
217d85937e6SScott Wood 
218d85937e6SScott Wood     case OPENPIC_MODEL_FSL_MPIC_42:
219d85937e6SScott Wood         kvm_openpic_model = KVM_DEV_TYPE_FSL_MPIC_42;
220d85937e6SScott Wood         break;
221d85937e6SScott Wood 
222d85937e6SScott Wood     default:
223dd49c038SAndreas Färber         error_setg(errp, "Unsupported OpenPIC model %" PRIu32, opp->model);
224dd49c038SAndreas Färber         return;
225d85937e6SScott Wood     }
226d85937e6SScott Wood 
227d85937e6SScott Wood     cd.type = kvm_openpic_model;
228d85937e6SScott Wood     ret = kvm_vm_ioctl(s, KVM_CREATE_DEVICE, &cd);
229d85937e6SScott Wood     if (ret < 0) {
230dd49c038SAndreas Färber         error_setg(errp, "Can't create device %d: %s",
231dd49c038SAndreas Färber                    cd.type, strerror(errno));
232dd49c038SAndreas Färber         return;
233d85937e6SScott Wood     }
234d85937e6SScott Wood     opp->fd = cd.fd;
235d85937e6SScott Wood 
236dd49c038SAndreas Färber     sysbus_init_mmio(d, &opp->mem);
237dd49c038SAndreas Färber     qdev_init_gpio_in(dev, kvm_openpic_set_irq, OPENPIC_MAX_IRQ);
238d85937e6SScott Wood 
239d85937e6SScott Wood     opp->mem_listener.region_add = kvm_openpic_region_add;
2406f1834a2SPrasad Joshi     opp->mem_listener.region_del = kvm_openpic_region_del;
241d85937e6SScott Wood     memory_listener_register(&opp->mem_listener, &address_space_memory);
242d85937e6SScott Wood 
243d85937e6SScott Wood     /* indicate pic capabilities */
244226419d6SMichael S. Tsirkin     msi_nonbroken = true;
245d85937e6SScott Wood     kvm_kernel_irqchip = true;
246d85937e6SScott Wood     kvm_async_interrupts_allowed = true;
247d85937e6SScott Wood 
248d85937e6SScott Wood     /* set up irq routing */
249d85937e6SScott Wood     kvm_init_irq_routing(kvm_state);
250d85937e6SScott Wood     for (i = 0; i < 256; ++i) {
251d85937e6SScott Wood         kvm_irqchip_add_irq_route(kvm_state, i, 0, i);
252d85937e6SScott Wood     }
253d85937e6SScott Wood 
254d85937e6SScott Wood     kvm_msi_via_irqfd_allowed = true;
255d85937e6SScott Wood     kvm_gsi_routing_allowed = true;
256d85937e6SScott Wood 
257d85937e6SScott Wood     kvm_irqchip_commit_routes(s);
258d85937e6SScott Wood }
259d85937e6SScott Wood 
260d85937e6SScott Wood int kvm_openpic_connect_vcpu(DeviceState *d, CPUState *cs)
261d85937e6SScott Wood {
262dd49c038SAndreas Färber     KVMOpenPICState *opp = KVM_OPENPIC(d);
263d85937e6SScott Wood 
26448add816SCornelia Huck     return kvm_vcpu_enable_cap(cs, KVM_CAP_IRQ_MPIC, 0, opp->fd,
26548add816SCornelia Huck                                kvm_arch_vcpu_id(cs));
266d85937e6SScott Wood }
267d85937e6SScott Wood 
268d85937e6SScott Wood static Property kvm_openpic_properties[] = {
269d85937e6SScott Wood     DEFINE_PROP_UINT32("model", KVMOpenPICState, model,
270d85937e6SScott Wood                        OPENPIC_MODEL_FSL_MPIC_20),
271d85937e6SScott Wood     DEFINE_PROP_END_OF_LIST(),
272d85937e6SScott Wood };
273d85937e6SScott Wood 
274dd49c038SAndreas Färber static void kvm_openpic_class_init(ObjectClass *oc, void *data)
275d85937e6SScott Wood {
276dd49c038SAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
277d85937e6SScott Wood 
278dd49c038SAndreas Färber     dc->realize = kvm_openpic_realize;
2794f67d30bSMarc-André Lureau     device_class_set_props(dc, kvm_openpic_properties);
280d85937e6SScott Wood     dc->reset = kvm_openpic_reset;
28129f8dd66SLaurent Vivier     set_bit(DEVICE_CATEGORY_MISC, dc->categories);
282d85937e6SScott Wood }
283d85937e6SScott Wood 
284d85937e6SScott Wood static const TypeInfo kvm_openpic_info = {
285dd49c038SAndreas Färber     .name          = TYPE_KVM_OPENPIC,
286d85937e6SScott Wood     .parent        = TYPE_SYS_BUS_DEVICE,
287d85937e6SScott Wood     .instance_size = sizeof(KVMOpenPICState),
288dd49c038SAndreas Färber     .instance_init = kvm_openpic_init,
289d85937e6SScott Wood     .class_init    = kvm_openpic_class_init,
290d85937e6SScott Wood };
291d85937e6SScott Wood 
292d85937e6SScott Wood static void kvm_openpic_register_types(void)
293d85937e6SScott Wood {
294d85937e6SScott Wood     type_register_static(&kvm_openpic_info);
295d85937e6SScott Wood }
296d85937e6SScott Wood 
297d85937e6SScott Wood type_init(kvm_openpic_register_types)
298