xref: /openbmc/qemu/hw/intc/ompic.c (revision d328fef93ae757a0dd65ed786a4086e27952eef3)
10ca9fa2eSStafford Horne /*
20ca9fa2eSStafford Horne  * This file is subject to the terms and conditions of the GNU General Public
30ca9fa2eSStafford Horne  * License.  See the file "COPYING" in the main directory of this archive
40ca9fa2eSStafford Horne  * for more details.
50ca9fa2eSStafford Horne  *
60ca9fa2eSStafford Horne  * Authors: Stafford Horne <shorne@gmail.com>
70ca9fa2eSStafford Horne  */
80ca9fa2eSStafford Horne 
90ca9fa2eSStafford Horne #include "qemu/osdep.h"
100b8fa32fSMarkus Armbruster #include "qemu/module.h"
110ca9fa2eSStafford Horne #include "qapi/error.h"
1264552b6bSMarkus Armbruster #include "hw/irq.h"
13a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
140ca9fa2eSStafford Horne #include "hw/sysbus.h"
15d6454270SMarkus Armbruster #include "migration/vmstate.h"
160ca9fa2eSStafford Horne #include "exec/memory.h"
17db1015e9SEduardo Habkost #include "qom/object.h"
180ca9fa2eSStafford Horne 
190ca9fa2eSStafford Horne #define TYPE_OR1K_OMPIC "or1k-ompic"
208063396bSEduardo Habkost OBJECT_DECLARE_SIMPLE_TYPE(OR1KOMPICState, OR1K_OMPIC)
210ca9fa2eSStafford Horne 
220ca9fa2eSStafford Horne #define OMPIC_CTRL_IRQ_ACK  (1 << 31)
230ca9fa2eSStafford Horne #define OMPIC_CTRL_IRQ_GEN  (1 << 30)
240ca9fa2eSStafford Horne #define OMPIC_CTRL_DST(cpu) (((cpu) >> 16) & 0x3fff)
250ca9fa2eSStafford Horne 
260ca9fa2eSStafford Horne #define OMPIC_REG(addr)     (((addr) >> 2) & 0x1)
270ca9fa2eSStafford Horne #define OMPIC_SRC_CPU(addr) (((addr) >> 3) & 0x4f)
280ca9fa2eSStafford Horne #define OMPIC_DST_CPU(addr) (((addr) >> 3) & 0x4f)
290ca9fa2eSStafford Horne 
300ca9fa2eSStafford Horne #define OMPIC_STATUS_IRQ_PENDING (1 << 30)
310ca9fa2eSStafford Horne #define OMPIC_STATUS_SRC(cpu)    (((cpu) & 0x3fff) << 16)
320ca9fa2eSStafford Horne #define OMPIC_STATUS_DATA(data)  ((data) & 0xffff)
330ca9fa2eSStafford Horne 
340ca9fa2eSStafford Horne #define OMPIC_CONTROL 0
350ca9fa2eSStafford Horne #define OMPIC_STATUS  1
360ca9fa2eSStafford Horne 
370ca9fa2eSStafford Horne #define OMPIC_MAX_CPUS 4 /* Real max is much higher, but dont waste memory */
380ca9fa2eSStafford Horne #define OMPIC_ADDRSPACE_SZ (OMPIC_MAX_CPUS * 2 * 4) /* 2 32-bit regs per cpu */
390ca9fa2eSStafford Horne 
400ca9fa2eSStafford Horne typedef struct OR1KOMPICCPUState OR1KOMPICCPUState;
410ca9fa2eSStafford Horne 
420ca9fa2eSStafford Horne struct OR1KOMPICCPUState {
430ca9fa2eSStafford Horne     qemu_irq irq;
440ca9fa2eSStafford Horne     uint32_t status;
450ca9fa2eSStafford Horne     uint32_t control;
460ca9fa2eSStafford Horne };
470ca9fa2eSStafford Horne 
480ca9fa2eSStafford Horne struct OR1KOMPICState {
490ca9fa2eSStafford Horne     SysBusDevice parent_obj;
500ca9fa2eSStafford Horne     MemoryRegion mr;
510ca9fa2eSStafford Horne 
520ca9fa2eSStafford Horne     OR1KOMPICCPUState cpus[OMPIC_MAX_CPUS];
530ca9fa2eSStafford Horne 
540ca9fa2eSStafford Horne     uint32_t num_cpus;
550ca9fa2eSStafford Horne };
560ca9fa2eSStafford Horne 
ompic_read(void * opaque,hwaddr addr,unsigned size)570ca9fa2eSStafford Horne static uint64_t ompic_read(void *opaque, hwaddr addr, unsigned size)
580ca9fa2eSStafford Horne {
590ca9fa2eSStafford Horne     OR1KOMPICState *s = opaque;
600ca9fa2eSStafford Horne     int src_cpu = OMPIC_SRC_CPU(addr);
610ca9fa2eSStafford Horne 
620ca9fa2eSStafford Horne     /* We can only write to control control, write control + update status */
630ca9fa2eSStafford Horne     if (OMPIC_REG(addr) == OMPIC_CONTROL) {
640ca9fa2eSStafford Horne         return s->cpus[src_cpu].control;
650ca9fa2eSStafford Horne     } else {
660ca9fa2eSStafford Horne         return s->cpus[src_cpu].status;
670ca9fa2eSStafford Horne    }
680ca9fa2eSStafford Horne 
690ca9fa2eSStafford Horne }
700ca9fa2eSStafford Horne 
ompic_write(void * opaque,hwaddr addr,uint64_t data,unsigned size)710ca9fa2eSStafford Horne static void ompic_write(void *opaque, hwaddr addr, uint64_t data, unsigned size)
720ca9fa2eSStafford Horne {
730ca9fa2eSStafford Horne     OR1KOMPICState *s = opaque;
740ca9fa2eSStafford Horne     /* We can only write to control control, write control + update status */
750ca9fa2eSStafford Horne     if (OMPIC_REG(addr) == OMPIC_CONTROL) {
760ca9fa2eSStafford Horne         int src_cpu = OMPIC_SRC_CPU(addr);
770ca9fa2eSStafford Horne 
780ca9fa2eSStafford Horne         s->cpus[src_cpu].control = data;
790ca9fa2eSStafford Horne 
800ca9fa2eSStafford Horne         if (data & OMPIC_CTRL_IRQ_GEN) {
810ca9fa2eSStafford Horne             int dst_cpu = OMPIC_CTRL_DST(data);
820ca9fa2eSStafford Horne 
830ca9fa2eSStafford Horne             s->cpus[dst_cpu].status = OMPIC_STATUS_IRQ_PENDING |
840ca9fa2eSStafford Horne                 OMPIC_STATUS_SRC(src_cpu) |
850ca9fa2eSStafford Horne                 OMPIC_STATUS_DATA(data);
860ca9fa2eSStafford Horne 
870ca9fa2eSStafford Horne             qemu_irq_raise(s->cpus[dst_cpu].irq);
880ca9fa2eSStafford Horne         }
890ca9fa2eSStafford Horne         if (data & OMPIC_CTRL_IRQ_ACK) {
900ca9fa2eSStafford Horne             s->cpus[src_cpu].status &= ~OMPIC_STATUS_IRQ_PENDING;
910ca9fa2eSStafford Horne             qemu_irq_lower(s->cpus[src_cpu].irq);
920ca9fa2eSStafford Horne         }
930ca9fa2eSStafford Horne     }
940ca9fa2eSStafford Horne }
950ca9fa2eSStafford Horne 
960ca9fa2eSStafford Horne static const MemoryRegionOps ompic_ops = {
970ca9fa2eSStafford Horne     .read = ompic_read,
980ca9fa2eSStafford Horne     .write = ompic_write,
990ca9fa2eSStafford Horne     .endianness = DEVICE_NATIVE_ENDIAN,
1000ca9fa2eSStafford Horne     .impl = {
1010ca9fa2eSStafford Horne         .max_access_size = 8,
1020ca9fa2eSStafford Horne     },
1030ca9fa2eSStafford Horne };
1040ca9fa2eSStafford Horne 
or1k_ompic_init(Object * obj)1050ca9fa2eSStafford Horne static void or1k_ompic_init(Object *obj)
1060ca9fa2eSStafford Horne {
1070ca9fa2eSStafford Horne     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
1080ca9fa2eSStafford Horne     OR1KOMPICState *s = OR1K_OMPIC(obj);
1090ca9fa2eSStafford Horne 
1100ca9fa2eSStafford Horne     memory_region_init_io(&s->mr, OBJECT(s), &ompic_ops, s,
1110ca9fa2eSStafford Horne                           "or1k-ompic", OMPIC_ADDRSPACE_SZ);
1120ca9fa2eSStafford Horne     sysbus_init_mmio(sbd, &s->mr);
1130ca9fa2eSStafford Horne }
1140ca9fa2eSStafford Horne 
or1k_ompic_realize(DeviceState * dev,Error ** errp)1150ca9fa2eSStafford Horne static void or1k_ompic_realize(DeviceState *dev, Error **errp)
1160ca9fa2eSStafford Horne {
1170ca9fa2eSStafford Horne     OR1KOMPICState *s = OR1K_OMPIC(dev);
1180ca9fa2eSStafford Horne     SysBusDevice *sbd = SYS_BUS_DEVICE(dev);
1190ca9fa2eSStafford Horne     int i;
1200ca9fa2eSStafford Horne 
1210ca9fa2eSStafford Horne     if (s->num_cpus > OMPIC_MAX_CPUS) {
1220ca9fa2eSStafford Horne         error_setg(errp, "Exceeded maximum CPUs %d", s->num_cpus);
1230ca9fa2eSStafford Horne         return;
1240ca9fa2eSStafford Horne     }
1250ca9fa2eSStafford Horne     /* Init IRQ sources for all CPUs */
1260ca9fa2eSStafford Horne     for (i = 0; i < s->num_cpus; i++) {
1270ca9fa2eSStafford Horne         sysbus_init_irq(sbd, &s->cpus[i].irq);
1280ca9fa2eSStafford Horne     }
1290ca9fa2eSStafford Horne }
1300ca9fa2eSStafford Horne 
1310ca9fa2eSStafford Horne static Property or1k_ompic_properties[] = {
1320ca9fa2eSStafford Horne     DEFINE_PROP_UINT32("num-cpus", OR1KOMPICState, num_cpus, 1),
1330ca9fa2eSStafford Horne     DEFINE_PROP_END_OF_LIST(),
1340ca9fa2eSStafford Horne };
1350ca9fa2eSStafford Horne 
1360ca9fa2eSStafford Horne static const VMStateDescription vmstate_or1k_ompic_cpu = {
1370ca9fa2eSStafford Horne     .name = "or1k_ompic_cpu",
1380ca9fa2eSStafford Horne     .version_id = 1,
1390ca9fa2eSStafford Horne     .minimum_version_id = 1,
140*45b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
1410ca9fa2eSStafford Horne          VMSTATE_UINT32(status, OR1KOMPICCPUState),
1420ca9fa2eSStafford Horne          VMSTATE_UINT32(control, OR1KOMPICCPUState),
1430ca9fa2eSStafford Horne          VMSTATE_END_OF_LIST()
1440ca9fa2eSStafford Horne     }
1450ca9fa2eSStafford Horne };
1460ca9fa2eSStafford Horne 
1470ca9fa2eSStafford Horne static const VMStateDescription vmstate_or1k_ompic = {
1480ca9fa2eSStafford Horne     .name = TYPE_OR1K_OMPIC,
1490ca9fa2eSStafford Horne     .version_id = 1,
1500ca9fa2eSStafford Horne     .minimum_version_id = 1,
151*45b1f81dSRichard Henderson     .fields = (const VMStateField[]) {
1520ca9fa2eSStafford Horne          VMSTATE_STRUCT_ARRAY(cpus, OR1KOMPICState, OMPIC_MAX_CPUS, 1,
1530ca9fa2eSStafford Horne              vmstate_or1k_ompic_cpu, OR1KOMPICCPUState),
1540ca9fa2eSStafford Horne          VMSTATE_UINT32(num_cpus, OR1KOMPICState),
1550ca9fa2eSStafford Horne          VMSTATE_END_OF_LIST()
1560ca9fa2eSStafford Horne     }
1570ca9fa2eSStafford Horne };
1580ca9fa2eSStafford Horne 
or1k_ompic_class_init(ObjectClass * klass,void * data)1590ca9fa2eSStafford Horne static void or1k_ompic_class_init(ObjectClass *klass, void *data)
1600ca9fa2eSStafford Horne {
1610ca9fa2eSStafford Horne     DeviceClass *dc = DEVICE_CLASS(klass);
1620ca9fa2eSStafford Horne 
1634f67d30bSMarc-André Lureau     device_class_set_props(dc, or1k_ompic_properties);
1640ca9fa2eSStafford Horne     dc->realize = or1k_ompic_realize;
1650ca9fa2eSStafford Horne     dc->vmsd = &vmstate_or1k_ompic;
1660ca9fa2eSStafford Horne }
1670ca9fa2eSStafford Horne 
1680ca9fa2eSStafford Horne static const TypeInfo or1k_ompic_info = {
1690ca9fa2eSStafford Horne     .name          = TYPE_OR1K_OMPIC,
1700ca9fa2eSStafford Horne     .parent        = TYPE_SYS_BUS_DEVICE,
1710ca9fa2eSStafford Horne     .instance_size = sizeof(OR1KOMPICState),
1720ca9fa2eSStafford Horne     .instance_init = or1k_ompic_init,
1730ca9fa2eSStafford Horne     .class_init    = or1k_ompic_class_init,
1740ca9fa2eSStafford Horne };
1750ca9fa2eSStafford Horne 
or1k_ompic_register_types(void)1760ca9fa2eSStafford Horne static void or1k_ompic_register_types(void)
1770ca9fa2eSStafford Horne {
1780ca9fa2eSStafford Horne     type_register_static(&or1k_ompic_info);
1790ca9fa2eSStafford Horne }
1800ca9fa2eSStafford Horne 
1810ca9fa2eSStafford Horne type_init(or1k_ompic_register_types)
182