xref: /openbmc/qemu/hw/intc/exynos4210_combiner.c (revision 4f67d30b5e74e060b8dbe10528829b47345cd6e8)
17702e47cSPaolo Bonzini /*
27702e47cSPaolo Bonzini  * Samsung exynos4210 Interrupt Combiner
37702e47cSPaolo Bonzini  *
47702e47cSPaolo Bonzini  * Copyright (c) 2000 - 2011 Samsung Electronics Co., Ltd.
57702e47cSPaolo Bonzini  * All rights reserved.
67702e47cSPaolo Bonzini  *
77702e47cSPaolo Bonzini  * Evgeny Voevodin <e.voevodin@samsung.com>
87702e47cSPaolo Bonzini  *
97702e47cSPaolo Bonzini  * This program is free software; you can redistribute it and/or modify it
107702e47cSPaolo Bonzini  * under the terms of the GNU General Public License as published by the
117702e47cSPaolo Bonzini  * Free Software Foundation; either version 2 of the License, or (at your
127702e47cSPaolo Bonzini  * option) any later version.
137702e47cSPaolo Bonzini  *
147702e47cSPaolo Bonzini  * This program is distributed in the hope that it will be useful,
157702e47cSPaolo Bonzini  * but WITHOUT ANY WARRANTY; without even the implied warranty of
167702e47cSPaolo Bonzini  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.
177702e47cSPaolo Bonzini  * See the GNU General Public License for more details.
187702e47cSPaolo Bonzini  *
197702e47cSPaolo Bonzini  * You should have received a copy of the GNU General Public License along
207702e47cSPaolo Bonzini  * with this program; if not, see <http://www.gnu.org/licenses/>.
217702e47cSPaolo Bonzini  */
227702e47cSPaolo Bonzini 
237702e47cSPaolo Bonzini /*
247702e47cSPaolo Bonzini  * Exynos4210 Combiner represents an OR gate for SOC's IRQ lines. It combines
257702e47cSPaolo Bonzini  * IRQ sources into groups and provides signal output to GIC from each group. It
267702e47cSPaolo Bonzini  * is driven by common mask and enable/disable logic. Take a note that not all
277702e47cSPaolo Bonzini  * IRQs are passed to GIC through Combiner.
287702e47cSPaolo Bonzini  */
297702e47cSPaolo Bonzini 
308ef94f0bSPeter Maydell #include "qemu/osdep.h"
317702e47cSPaolo Bonzini #include "hw/sysbus.h"
32d6454270SMarkus Armbruster #include "migration/vmstate.h"
330b8fa32fSMarkus Armbruster #include "qemu/module.h"
347702e47cSPaolo Bonzini 
357702e47cSPaolo Bonzini #include "hw/arm/exynos4210.h"
36650d103dSMarkus Armbruster #include "hw/hw.h"
3764552b6bSMarkus Armbruster #include "hw/irq.h"
38a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
397702e47cSPaolo Bonzini 
407702e47cSPaolo Bonzini //#define DEBUG_COMBINER
417702e47cSPaolo Bonzini 
427702e47cSPaolo Bonzini #ifdef DEBUG_COMBINER
437702e47cSPaolo Bonzini #define DPRINTF(fmt, ...) \
447702e47cSPaolo Bonzini         do { fprintf(stdout, "COMBINER: [%s:%d] " fmt, __func__ , __LINE__, \
457702e47cSPaolo Bonzini                 ## __VA_ARGS__); } while (0)
467702e47cSPaolo Bonzini #else
477702e47cSPaolo Bonzini #define DPRINTF(fmt, ...) do {} while (0)
487702e47cSPaolo Bonzini #endif
497702e47cSPaolo Bonzini 
507702e47cSPaolo Bonzini #define    IIC_NGRP        64            /* Internal Interrupt Combiner
517702e47cSPaolo Bonzini                                             Groups number */
527702e47cSPaolo Bonzini #define    IIC_NIRQ        (IIC_NGRP * 8)/* Internal Interrupt Combiner
537702e47cSPaolo Bonzini                                             Interrupts number */
547702e47cSPaolo Bonzini #define IIC_REGION_SIZE    0x108         /* Size of memory mapped region */
557702e47cSPaolo Bonzini #define IIC_REGSET_SIZE    0x41
567702e47cSPaolo Bonzini 
577702e47cSPaolo Bonzini /*
587702e47cSPaolo Bonzini  * State for each output signal of internal combiner
597702e47cSPaolo Bonzini  */
607702e47cSPaolo Bonzini typedef struct CombinerGroupState {
617702e47cSPaolo Bonzini     uint8_t src_mask;            /* 1 - source enabled, 0 - disabled */
627702e47cSPaolo Bonzini     uint8_t src_pending;        /* Pending source interrupts before masking */
637702e47cSPaolo Bonzini } CombinerGroupState;
647702e47cSPaolo Bonzini 
65c03c6b9cSAndreas Färber #define TYPE_EXYNOS4210_COMBINER "exynos4210.combiner"
66c03c6b9cSAndreas Färber #define EXYNOS4210_COMBINER(obj) \
67c03c6b9cSAndreas Färber     OBJECT_CHECK(Exynos4210CombinerState, (obj), TYPE_EXYNOS4210_COMBINER)
68c03c6b9cSAndreas Färber 
697702e47cSPaolo Bonzini typedef struct Exynos4210CombinerState {
70c03c6b9cSAndreas Färber     SysBusDevice parent_obj;
71c03c6b9cSAndreas Färber 
727702e47cSPaolo Bonzini     MemoryRegion iomem;
737702e47cSPaolo Bonzini 
747702e47cSPaolo Bonzini     struct CombinerGroupState group[IIC_NGRP];
757702e47cSPaolo Bonzini     uint32_t reg_set[IIC_REGSET_SIZE];
767702e47cSPaolo Bonzini     uint32_t icipsr[2];
777702e47cSPaolo Bonzini     uint32_t external;          /* 1 means that this combiner is external */
787702e47cSPaolo Bonzini 
797702e47cSPaolo Bonzini     qemu_irq output_irq[IIC_NGRP];
807702e47cSPaolo Bonzini } Exynos4210CombinerState;
817702e47cSPaolo Bonzini 
827702e47cSPaolo Bonzini static const VMStateDescription vmstate_exynos4210_combiner_group_state = {
837702e47cSPaolo Bonzini     .name = "exynos4210.combiner.groupstate",
847702e47cSPaolo Bonzini     .version_id = 1,
857702e47cSPaolo Bonzini     .minimum_version_id = 1,
867702e47cSPaolo Bonzini     .fields = (VMStateField[]) {
877702e47cSPaolo Bonzini         VMSTATE_UINT8(src_mask, CombinerGroupState),
887702e47cSPaolo Bonzini         VMSTATE_UINT8(src_pending, CombinerGroupState),
897702e47cSPaolo Bonzini         VMSTATE_END_OF_LIST()
907702e47cSPaolo Bonzini     }
917702e47cSPaolo Bonzini };
927702e47cSPaolo Bonzini 
937702e47cSPaolo Bonzini static const VMStateDescription vmstate_exynos4210_combiner = {
947702e47cSPaolo Bonzini     .name = "exynos4210.combiner",
957702e47cSPaolo Bonzini     .version_id = 1,
967702e47cSPaolo Bonzini     .minimum_version_id = 1,
977702e47cSPaolo Bonzini     .fields = (VMStateField[]) {
987702e47cSPaolo Bonzini         VMSTATE_STRUCT_ARRAY(group, Exynos4210CombinerState, IIC_NGRP, 0,
997702e47cSPaolo Bonzini                 vmstate_exynos4210_combiner_group_state, CombinerGroupState),
1007702e47cSPaolo Bonzini         VMSTATE_UINT32_ARRAY(reg_set, Exynos4210CombinerState,
1017702e47cSPaolo Bonzini                 IIC_REGSET_SIZE),
1027702e47cSPaolo Bonzini         VMSTATE_UINT32_ARRAY(icipsr, Exynos4210CombinerState, 2),
1037702e47cSPaolo Bonzini         VMSTATE_UINT32(external, Exynos4210CombinerState),
1047702e47cSPaolo Bonzini         VMSTATE_END_OF_LIST()
1057702e47cSPaolo Bonzini     }
1067702e47cSPaolo Bonzini };
1077702e47cSPaolo Bonzini 
1087702e47cSPaolo Bonzini /*
1097702e47cSPaolo Bonzini  * Get Combiner input GPIO into irqs structure
1107702e47cSPaolo Bonzini  */
1117702e47cSPaolo Bonzini void exynos4210_combiner_get_gpioin(Exynos4210Irq *irqs, DeviceState *dev,
1127702e47cSPaolo Bonzini         int ext)
1137702e47cSPaolo Bonzini {
1147702e47cSPaolo Bonzini     int n;
1157702e47cSPaolo Bonzini     int bit;
1167702e47cSPaolo Bonzini     int max;
1177702e47cSPaolo Bonzini     qemu_irq *irq;
1187702e47cSPaolo Bonzini 
1197702e47cSPaolo Bonzini     max = ext ? EXYNOS4210_MAX_EXT_COMBINER_IN_IRQ :
1207702e47cSPaolo Bonzini         EXYNOS4210_MAX_INT_COMBINER_IN_IRQ;
1217702e47cSPaolo Bonzini     irq = ext ? irqs->ext_combiner_irq : irqs->int_combiner_irq;
1227702e47cSPaolo Bonzini 
1237702e47cSPaolo Bonzini     /*
1247702e47cSPaolo Bonzini      * Some IRQs of Int/External Combiner are going to two Combiners groups,
1257702e47cSPaolo Bonzini      * so let split them.
1267702e47cSPaolo Bonzini      */
1277702e47cSPaolo Bonzini     for (n = 0; n < max; n++) {
1287702e47cSPaolo Bonzini 
1297702e47cSPaolo Bonzini         bit = EXYNOS4210_COMBINER_GET_BIT_NUM(n);
1307702e47cSPaolo Bonzini 
1317702e47cSPaolo Bonzini         switch (n) {
1327702e47cSPaolo Bonzini         /* MDNIE_LCD1 INTG1 */
1337702e47cSPaolo Bonzini         case EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 0) ...
1347702e47cSPaolo Bonzini              EXYNOS4210_COMBINER_GET_IRQ_NUM(1, 3):
1357702e47cSPaolo Bonzini             irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
1367702e47cSPaolo Bonzini                     irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(0, bit + 4)]);
1377702e47cSPaolo Bonzini             continue;
1387702e47cSPaolo Bonzini 
1397702e47cSPaolo Bonzini         /* TMU INTG3 */
1407702e47cSPaolo Bonzini         case EXYNOS4210_COMBINER_GET_IRQ_NUM(3, 4):
1417702e47cSPaolo Bonzini             irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
1427702e47cSPaolo Bonzini                     irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(2, bit)]);
1437702e47cSPaolo Bonzini             continue;
1447702e47cSPaolo Bonzini 
1457702e47cSPaolo Bonzini         /* LCD1 INTG12 */
1467702e47cSPaolo Bonzini         case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 0) ...
1477702e47cSPaolo Bonzini              EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 3):
1487702e47cSPaolo Bonzini             irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
1497702e47cSPaolo Bonzini                     irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(11, bit + 4)]);
1507702e47cSPaolo Bonzini             continue;
1517702e47cSPaolo Bonzini 
1527702e47cSPaolo Bonzini         /* Multi-Core Timer INTG12 */
1537702e47cSPaolo Bonzini         case EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 4) ...
1547702e47cSPaolo Bonzini              EXYNOS4210_COMBINER_GET_IRQ_NUM(12, 8):
1557702e47cSPaolo Bonzini                irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
1567702e47cSPaolo Bonzini                        irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
1577702e47cSPaolo Bonzini             continue;
1587702e47cSPaolo Bonzini 
1597702e47cSPaolo Bonzini         /* Multi-Core Timer INTG35 */
1607702e47cSPaolo Bonzini         case EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 4) ...
1617702e47cSPaolo Bonzini              EXYNOS4210_COMBINER_GET_IRQ_NUM(35, 8):
1627702e47cSPaolo Bonzini             irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
1637702e47cSPaolo Bonzini                     irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
1647702e47cSPaolo Bonzini             continue;
1657702e47cSPaolo Bonzini 
1667702e47cSPaolo Bonzini         /* Multi-Core Timer INTG51 */
1677702e47cSPaolo Bonzini         case EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 4) ...
1687702e47cSPaolo Bonzini              EXYNOS4210_COMBINER_GET_IRQ_NUM(51, 8):
1697702e47cSPaolo Bonzini             irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
1707702e47cSPaolo Bonzini                     irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
1717702e47cSPaolo Bonzini             continue;
1727702e47cSPaolo Bonzini 
1737702e47cSPaolo Bonzini         /* Multi-Core Timer INTG53 */
1747702e47cSPaolo Bonzini         case EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 4) ...
1757702e47cSPaolo Bonzini              EXYNOS4210_COMBINER_GET_IRQ_NUM(53, 8):
1767702e47cSPaolo Bonzini             irq[n] = qemu_irq_split(qdev_get_gpio_in(dev, n),
1777702e47cSPaolo Bonzini                     irq[EXYNOS4210_COMBINER_GET_IRQ_NUM(1, bit + 4)]);
1787702e47cSPaolo Bonzini             continue;
1797702e47cSPaolo Bonzini         }
1807702e47cSPaolo Bonzini 
1817702e47cSPaolo Bonzini         irq[n] = qdev_get_gpio_in(dev, n);
1827702e47cSPaolo Bonzini     }
1837702e47cSPaolo Bonzini }
1847702e47cSPaolo Bonzini 
1857702e47cSPaolo Bonzini static uint64_t
1867702e47cSPaolo Bonzini exynos4210_combiner_read(void *opaque, hwaddr offset, unsigned size)
1877702e47cSPaolo Bonzini {
1887702e47cSPaolo Bonzini     struct Exynos4210CombinerState *s =
1897702e47cSPaolo Bonzini             (struct Exynos4210CombinerState *)opaque;
1907702e47cSPaolo Bonzini     uint32_t req_quad_base_n;    /* Base of registers quad. Multiply it by 4 and
1917702e47cSPaolo Bonzini                                    get a start of corresponding group quad */
1927702e47cSPaolo Bonzini     uint32_t grp_quad_base_n;    /* Base of group quad */
1937702e47cSPaolo Bonzini     uint32_t reg_n;              /* Register number inside the quad */
1947702e47cSPaolo Bonzini     uint32_t val;
1957702e47cSPaolo Bonzini 
1967702e47cSPaolo Bonzini     req_quad_base_n = offset >> 4;
1977702e47cSPaolo Bonzini     grp_quad_base_n = req_quad_base_n << 2;
1987702e47cSPaolo Bonzini     reg_n = (offset - (req_quad_base_n << 4)) >> 2;
1997702e47cSPaolo Bonzini 
2007702e47cSPaolo Bonzini     if (req_quad_base_n >= IIC_NGRP) {
2017702e47cSPaolo Bonzini         /* Read of ICIPSR register */
2027702e47cSPaolo Bonzini         return s->icipsr[reg_n];
2037702e47cSPaolo Bonzini     }
2047702e47cSPaolo Bonzini 
2057702e47cSPaolo Bonzini     val = 0;
2067702e47cSPaolo Bonzini 
2077702e47cSPaolo Bonzini     switch (reg_n) {
2087702e47cSPaolo Bonzini     /* IISTR */
2097702e47cSPaolo Bonzini     case 2:
2107702e47cSPaolo Bonzini         val |= s->group[grp_quad_base_n].src_pending;
2117702e47cSPaolo Bonzini         val |= s->group[grp_quad_base_n + 1].src_pending << 8;
2127702e47cSPaolo Bonzini         val |= s->group[grp_quad_base_n + 2].src_pending << 16;
2137702e47cSPaolo Bonzini         val |= s->group[grp_quad_base_n + 3].src_pending << 24;
2147702e47cSPaolo Bonzini         break;
2157702e47cSPaolo Bonzini     /* IIMSR */
2167702e47cSPaolo Bonzini     case 3:
2177702e47cSPaolo Bonzini         val |= s->group[grp_quad_base_n].src_mask &
2187702e47cSPaolo Bonzini         s->group[grp_quad_base_n].src_pending;
2197702e47cSPaolo Bonzini         val |= (s->group[grp_quad_base_n + 1].src_mask &
2207702e47cSPaolo Bonzini                 s->group[grp_quad_base_n + 1].src_pending) << 8;
2217702e47cSPaolo Bonzini         val |= (s->group[grp_quad_base_n + 2].src_mask &
2227702e47cSPaolo Bonzini                 s->group[grp_quad_base_n + 2].src_pending) << 16;
2237702e47cSPaolo Bonzini         val |= (s->group[grp_quad_base_n + 3].src_mask &
2247702e47cSPaolo Bonzini                 s->group[grp_quad_base_n + 3].src_pending) << 24;
2257702e47cSPaolo Bonzini         break;
2267702e47cSPaolo Bonzini     default:
2277702e47cSPaolo Bonzini         if (offset >> 2 >= IIC_REGSET_SIZE) {
2287702e47cSPaolo Bonzini             hw_error("exynos4210.combiner: overflow of reg_set by 0x"
2297702e47cSPaolo Bonzini                     TARGET_FMT_plx "offset\n", offset);
2307702e47cSPaolo Bonzini         }
2317702e47cSPaolo Bonzini         val = s->reg_set[offset >> 2];
2327702e47cSPaolo Bonzini         return 0;
2337702e47cSPaolo Bonzini     }
2347702e47cSPaolo Bonzini     return val;
2357702e47cSPaolo Bonzini }
2367702e47cSPaolo Bonzini 
2377702e47cSPaolo Bonzini static void exynos4210_combiner_update(void *opaque, uint8_t group_n)
2387702e47cSPaolo Bonzini {
2397702e47cSPaolo Bonzini     struct Exynos4210CombinerState *s =
2407702e47cSPaolo Bonzini             (struct Exynos4210CombinerState *)opaque;
2417702e47cSPaolo Bonzini 
2427702e47cSPaolo Bonzini     /* Send interrupt if needed */
2437702e47cSPaolo Bonzini     if (s->group[group_n].src_mask & s->group[group_n].src_pending) {
2447702e47cSPaolo Bonzini #ifdef DEBUG_COMBINER
2457702e47cSPaolo Bonzini         if (group_n != 26) {
2467702e47cSPaolo Bonzini             /* skip uart */
2477702e47cSPaolo Bonzini             DPRINTF("%s raise IRQ[%d]\n", s->external ? "EXT" : "INT", group_n);
2487702e47cSPaolo Bonzini         }
2497702e47cSPaolo Bonzini #endif
2507702e47cSPaolo Bonzini 
2517702e47cSPaolo Bonzini         /* Set Combiner interrupt pending status after masking */
2527702e47cSPaolo Bonzini         if (group_n >= 32) {
2537702e47cSPaolo Bonzini             s->icipsr[1] |= 1 << (group_n - 32);
2547702e47cSPaolo Bonzini         } else {
2557702e47cSPaolo Bonzini             s->icipsr[0] |= 1 << group_n;
2567702e47cSPaolo Bonzini         }
2577702e47cSPaolo Bonzini 
2587702e47cSPaolo Bonzini         qemu_irq_raise(s->output_irq[group_n]);
2597702e47cSPaolo Bonzini     } else {
2607702e47cSPaolo Bonzini #ifdef DEBUG_COMBINER
2617702e47cSPaolo Bonzini         if (group_n != 26) {
2627702e47cSPaolo Bonzini             /* skip uart */
2637702e47cSPaolo Bonzini             DPRINTF("%s lower IRQ[%d]\n", s->external ? "EXT" : "INT", group_n);
2647702e47cSPaolo Bonzini         }
2657702e47cSPaolo Bonzini #endif
2667702e47cSPaolo Bonzini 
2677702e47cSPaolo Bonzini         /* Set Combiner interrupt pending status after masking */
2687702e47cSPaolo Bonzini         if (group_n >= 32) {
2697702e47cSPaolo Bonzini             s->icipsr[1] &= ~(1 << (group_n - 32));
2707702e47cSPaolo Bonzini         } else {
2717702e47cSPaolo Bonzini             s->icipsr[0] &= ~(1 << group_n);
2727702e47cSPaolo Bonzini         }
2737702e47cSPaolo Bonzini 
2747702e47cSPaolo Bonzini         qemu_irq_lower(s->output_irq[group_n]);
2757702e47cSPaolo Bonzini     }
2767702e47cSPaolo Bonzini }
2777702e47cSPaolo Bonzini 
2787702e47cSPaolo Bonzini static void exynos4210_combiner_write(void *opaque, hwaddr offset,
2797702e47cSPaolo Bonzini         uint64_t val, unsigned size)
2807702e47cSPaolo Bonzini {
2817702e47cSPaolo Bonzini     struct Exynos4210CombinerState *s =
2827702e47cSPaolo Bonzini             (struct Exynos4210CombinerState *)opaque;
2837702e47cSPaolo Bonzini     uint32_t req_quad_base_n;    /* Base of registers quad. Multiply it by 4 and
2847702e47cSPaolo Bonzini                                    get a start of corresponding group quad */
2857702e47cSPaolo Bonzini     uint32_t grp_quad_base_n;    /* Base of group quad */
2867702e47cSPaolo Bonzini     uint32_t reg_n;              /* Register number inside the quad */
2877702e47cSPaolo Bonzini 
2887702e47cSPaolo Bonzini     req_quad_base_n = offset >> 4;
2897702e47cSPaolo Bonzini     grp_quad_base_n = req_quad_base_n << 2;
2907702e47cSPaolo Bonzini     reg_n = (offset - (req_quad_base_n << 4)) >> 2;
2917702e47cSPaolo Bonzini 
2927702e47cSPaolo Bonzini     if (req_quad_base_n >= IIC_NGRP) {
2937702e47cSPaolo Bonzini         hw_error("exynos4210.combiner: unallowed write access at offset 0x"
2947702e47cSPaolo Bonzini                 TARGET_FMT_plx "\n", offset);
2957702e47cSPaolo Bonzini         return;
2967702e47cSPaolo Bonzini     }
2977702e47cSPaolo Bonzini 
2987702e47cSPaolo Bonzini     if (reg_n > 1) {
2997702e47cSPaolo Bonzini         hw_error("exynos4210.combiner: unallowed write access at offset 0x"
3007702e47cSPaolo Bonzini                 TARGET_FMT_plx "\n", offset);
3017702e47cSPaolo Bonzini         return;
3027702e47cSPaolo Bonzini     }
3037702e47cSPaolo Bonzini 
3047702e47cSPaolo Bonzini     if (offset >> 2 >= IIC_REGSET_SIZE) {
3057702e47cSPaolo Bonzini         hw_error("exynos4210.combiner: overflow of reg_set by 0x"
3067702e47cSPaolo Bonzini                 TARGET_FMT_plx "offset\n", offset);
3077702e47cSPaolo Bonzini     }
3087702e47cSPaolo Bonzini     s->reg_set[offset >> 2] = val;
3097702e47cSPaolo Bonzini 
3107702e47cSPaolo Bonzini     switch (reg_n) {
3117702e47cSPaolo Bonzini     /* IIESR */
3127702e47cSPaolo Bonzini     case 0:
3137702e47cSPaolo Bonzini         /* FIXME: what if irq is pending, allowed by mask, and we allow it
3147702e47cSPaolo Bonzini          * again. Interrupt will rise again! */
3157702e47cSPaolo Bonzini 
3167702e47cSPaolo Bonzini         DPRINTF("%s enable IRQ for groups %d, %d, %d, %d\n",
3177702e47cSPaolo Bonzini                 s->external ? "EXT" : "INT",
3187702e47cSPaolo Bonzini                 grp_quad_base_n,
3197702e47cSPaolo Bonzini                 grp_quad_base_n + 1,
3207702e47cSPaolo Bonzini                 grp_quad_base_n + 2,
3217702e47cSPaolo Bonzini                 grp_quad_base_n + 3);
3227702e47cSPaolo Bonzini 
3237702e47cSPaolo Bonzini         /* Enable interrupt sources */
3247702e47cSPaolo Bonzini         s->group[grp_quad_base_n].src_mask |= val & 0xFF;
3257702e47cSPaolo Bonzini         s->group[grp_quad_base_n + 1].src_mask |= (val & 0xFF00) >> 8;
3267702e47cSPaolo Bonzini         s->group[grp_quad_base_n + 2].src_mask |= (val & 0xFF0000) >> 16;
3277702e47cSPaolo Bonzini         s->group[grp_quad_base_n + 3].src_mask |= (val & 0xFF000000) >> 24;
3287702e47cSPaolo Bonzini 
3297702e47cSPaolo Bonzini         exynos4210_combiner_update(s, grp_quad_base_n);
3307702e47cSPaolo Bonzini         exynos4210_combiner_update(s, grp_quad_base_n + 1);
3317702e47cSPaolo Bonzini         exynos4210_combiner_update(s, grp_quad_base_n + 2);
3327702e47cSPaolo Bonzini         exynos4210_combiner_update(s, grp_quad_base_n + 3);
3337702e47cSPaolo Bonzini         break;
3347702e47cSPaolo Bonzini         /* IIECR */
3357702e47cSPaolo Bonzini     case 1:
3367702e47cSPaolo Bonzini         DPRINTF("%s disable IRQ for groups %d, %d, %d, %d\n",
3377702e47cSPaolo Bonzini                 s->external ? "EXT" : "INT",
3387702e47cSPaolo Bonzini                 grp_quad_base_n,
3397702e47cSPaolo Bonzini                 grp_quad_base_n + 1,
3407702e47cSPaolo Bonzini                 grp_quad_base_n + 2,
3417702e47cSPaolo Bonzini                 grp_quad_base_n + 3);
3427702e47cSPaolo Bonzini 
3437702e47cSPaolo Bonzini         /* Disable interrupt sources */
3447702e47cSPaolo Bonzini         s->group[grp_quad_base_n].src_mask &= ~(val & 0xFF);
3457702e47cSPaolo Bonzini         s->group[grp_quad_base_n + 1].src_mask &= ~((val & 0xFF00) >> 8);
3467702e47cSPaolo Bonzini         s->group[grp_quad_base_n + 2].src_mask &= ~((val & 0xFF0000) >> 16);
3477702e47cSPaolo Bonzini         s->group[grp_quad_base_n + 3].src_mask &= ~((val & 0xFF000000) >> 24);
3487702e47cSPaolo Bonzini 
3497702e47cSPaolo Bonzini         exynos4210_combiner_update(s, grp_quad_base_n);
3507702e47cSPaolo Bonzini         exynos4210_combiner_update(s, grp_quad_base_n + 1);
3517702e47cSPaolo Bonzini         exynos4210_combiner_update(s, grp_quad_base_n + 2);
3527702e47cSPaolo Bonzini         exynos4210_combiner_update(s, grp_quad_base_n + 3);
3537702e47cSPaolo Bonzini         break;
3547702e47cSPaolo Bonzini     default:
3557702e47cSPaolo Bonzini         hw_error("exynos4210.combiner: unallowed write access at offset 0x"
3567702e47cSPaolo Bonzini                 TARGET_FMT_plx "\n", offset);
3577702e47cSPaolo Bonzini         break;
3587702e47cSPaolo Bonzini     }
3597702e47cSPaolo Bonzini }
3607702e47cSPaolo Bonzini 
3617702e47cSPaolo Bonzini /* Get combiner group and bit from irq number */
3627702e47cSPaolo Bonzini static uint8_t get_combiner_group_and_bit(int irq, uint8_t *bit)
3637702e47cSPaolo Bonzini {
3647702e47cSPaolo Bonzini     *bit = irq - ((irq >> 3) << 3);
3657702e47cSPaolo Bonzini     return irq >> 3;
3667702e47cSPaolo Bonzini }
3677702e47cSPaolo Bonzini 
3687702e47cSPaolo Bonzini /* Process a change in an external IRQ input.  */
3697702e47cSPaolo Bonzini static void exynos4210_combiner_handler(void *opaque, int irq, int level)
3707702e47cSPaolo Bonzini {
3717702e47cSPaolo Bonzini     struct Exynos4210CombinerState *s =
3727702e47cSPaolo Bonzini             (struct Exynos4210CombinerState *)opaque;
3737702e47cSPaolo Bonzini     uint8_t bit_n, group_n;
3747702e47cSPaolo Bonzini 
3757702e47cSPaolo Bonzini     group_n = get_combiner_group_and_bit(irq, &bit_n);
3767702e47cSPaolo Bonzini 
3777702e47cSPaolo Bonzini     if (s->external && group_n >= EXYNOS4210_MAX_EXT_COMBINER_OUT_IRQ) {
3787702e47cSPaolo Bonzini         DPRINTF("%s unallowed IRQ group 0x%x\n", s->external ? "EXT" : "INT"
3797702e47cSPaolo Bonzini                 , group_n);
3807702e47cSPaolo Bonzini         return;
3817702e47cSPaolo Bonzini     }
3827702e47cSPaolo Bonzini 
3837702e47cSPaolo Bonzini     if (level) {
3847702e47cSPaolo Bonzini         s->group[group_n].src_pending |= 1 << bit_n;
3857702e47cSPaolo Bonzini     } else {
3867702e47cSPaolo Bonzini         s->group[group_n].src_pending &= ~(1 << bit_n);
3877702e47cSPaolo Bonzini     }
3887702e47cSPaolo Bonzini 
3897702e47cSPaolo Bonzini     exynos4210_combiner_update(s, group_n);
3907702e47cSPaolo Bonzini }
3917702e47cSPaolo Bonzini 
3927702e47cSPaolo Bonzini static void exynos4210_combiner_reset(DeviceState *d)
3937702e47cSPaolo Bonzini {
3947702e47cSPaolo Bonzini     struct Exynos4210CombinerState *s = (struct Exynos4210CombinerState *)d;
3957702e47cSPaolo Bonzini 
3967702e47cSPaolo Bonzini     memset(&s->group, 0, sizeof(s->group));
3977702e47cSPaolo Bonzini     memset(&s->reg_set, 0, sizeof(s->reg_set));
3987702e47cSPaolo Bonzini 
3997702e47cSPaolo Bonzini     s->reg_set[0xC0 >> 2] = 0x01010101;
4007702e47cSPaolo Bonzini     s->reg_set[0xC4 >> 2] = 0x01010101;
4017702e47cSPaolo Bonzini     s->reg_set[0xD0 >> 2] = 0x01010101;
4027702e47cSPaolo Bonzini     s->reg_set[0xD4 >> 2] = 0x01010101;
4037702e47cSPaolo Bonzini }
4047702e47cSPaolo Bonzini 
4057702e47cSPaolo Bonzini static const MemoryRegionOps exynos4210_combiner_ops = {
4067702e47cSPaolo Bonzini     .read = exynos4210_combiner_read,
4077702e47cSPaolo Bonzini     .write = exynos4210_combiner_write,
4087702e47cSPaolo Bonzini     .endianness = DEVICE_NATIVE_ENDIAN,
4097702e47cSPaolo Bonzini };
4107702e47cSPaolo Bonzini 
4117702e47cSPaolo Bonzini /*
4127702e47cSPaolo Bonzini  * Internal Combiner initialization.
4137702e47cSPaolo Bonzini  */
414d3d5a6feSxiaoqiang.zhao static void exynos4210_combiner_init(Object *obj)
4157702e47cSPaolo Bonzini {
416d3d5a6feSxiaoqiang.zhao     DeviceState *dev = DEVICE(obj);
417d3d5a6feSxiaoqiang.zhao     Exynos4210CombinerState *s = EXYNOS4210_COMBINER(obj);
418d3d5a6feSxiaoqiang.zhao     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
4197702e47cSPaolo Bonzini     unsigned int i;
4207702e47cSPaolo Bonzini 
4217702e47cSPaolo Bonzini     /* Allocate general purpose input signals and connect a handler to each of
4227702e47cSPaolo Bonzini      * them */
423c03c6b9cSAndreas Färber     qdev_init_gpio_in(dev, exynos4210_combiner_handler, IIC_NIRQ);
4247702e47cSPaolo Bonzini 
4257702e47cSPaolo Bonzini     /* Connect SysBusDev irqs to device specific irqs */
426fce0a826SPeter Maydell     for (i = 0; i < IIC_NGRP; i++) {
427c03c6b9cSAndreas Färber         sysbus_init_irq(sbd, &s->output_irq[i]);
4287702e47cSPaolo Bonzini     }
4297702e47cSPaolo Bonzini 
430d3d5a6feSxiaoqiang.zhao     memory_region_init_io(&s->iomem, obj, &exynos4210_combiner_ops, s,
4317702e47cSPaolo Bonzini                           "exynos4210-combiner", IIC_REGION_SIZE);
432c03c6b9cSAndreas Färber     sysbus_init_mmio(sbd, &s->iomem);
4337702e47cSPaolo Bonzini }
4347702e47cSPaolo Bonzini 
4357702e47cSPaolo Bonzini static Property exynos4210_combiner_properties[] = {
4367702e47cSPaolo Bonzini     DEFINE_PROP_UINT32("external", Exynos4210CombinerState, external, 0),
4377702e47cSPaolo Bonzini     DEFINE_PROP_END_OF_LIST(),
4387702e47cSPaolo Bonzini };
4397702e47cSPaolo Bonzini 
4407702e47cSPaolo Bonzini static void exynos4210_combiner_class_init(ObjectClass *klass, void *data)
4417702e47cSPaolo Bonzini {
4427702e47cSPaolo Bonzini     DeviceClass *dc = DEVICE_CLASS(klass);
4437702e47cSPaolo Bonzini 
4447702e47cSPaolo Bonzini     dc->reset = exynos4210_combiner_reset;
445*4f67d30bSMarc-André Lureau     device_class_set_props(dc, exynos4210_combiner_properties);
4467702e47cSPaolo Bonzini     dc->vmsd = &vmstate_exynos4210_combiner;
4477702e47cSPaolo Bonzini }
4487702e47cSPaolo Bonzini 
4497702e47cSPaolo Bonzini static const TypeInfo exynos4210_combiner_info = {
450c03c6b9cSAndreas Färber     .name          = TYPE_EXYNOS4210_COMBINER,
4517702e47cSPaolo Bonzini     .parent        = TYPE_SYS_BUS_DEVICE,
4527702e47cSPaolo Bonzini     .instance_size = sizeof(Exynos4210CombinerState),
453d3d5a6feSxiaoqiang.zhao     .instance_init = exynos4210_combiner_init,
4547702e47cSPaolo Bonzini     .class_init    = exynos4210_combiner_class_init,
4557702e47cSPaolo Bonzini };
4567702e47cSPaolo Bonzini 
4577702e47cSPaolo Bonzini static void exynos4210_combiner_register_types(void)
4587702e47cSPaolo Bonzini {
4597702e47cSPaolo Bonzini     type_register_static(&exynos4210_combiner_info);
4607702e47cSPaolo Bonzini }
4617702e47cSPaolo Bonzini 
4627702e47cSPaolo Bonzini type_init(exynos4210_combiner_register_types)
463