1cc28296dSAndrew Baumann /* 2cc28296dSAndrew Baumann * Rasperry Pi 2 emulation ARM control logic module. 3cc28296dSAndrew Baumann * Copyright (c) 2015, Microsoft 4cc28296dSAndrew Baumann * Written by Andrew Baumann 5cc28296dSAndrew Baumann * 6cc28296dSAndrew Baumann * Based on bcm2835_ic.c (Raspberry Pi emulation) (c) 2012 Gregory Estrade 7cc28296dSAndrew Baumann * This code is licensed under the GNU GPLv2 and later. 8cc28296dSAndrew Baumann * 9cc28296dSAndrew Baumann * At present, only implements interrupt routing, and mailboxes (i.e., 1067d80321SZoltán Baldaszti * not PMU interrupt, or AXI counters). 1167d80321SZoltán Baldaszti * 1267d80321SZoltán Baldaszti * ARM Local Timer IRQ Copyright (c) 2019. Zoltán Baldaszti 13cc28296dSAndrew Baumann * 14cc28296dSAndrew Baumann * Ref: 15cc28296dSAndrew Baumann * https://www.raspberrypi.org/documentation/hardware/raspberrypi/bcm2836/QA7_rev3.4.pdf 16cc28296dSAndrew Baumann */ 17cc28296dSAndrew Baumann 18c964b660SPeter Maydell #include "qemu/osdep.h" 19cc28296dSAndrew Baumann #include "hw/intc/bcm2836_control.h" 2064552b6bSMarkus Armbruster #include "hw/irq.h" 21*d6454270SMarkus Armbruster #include "migration/vmstate.h" 2203dd024fSPaolo Bonzini #include "qemu/log.h" 230b8fa32fSMarkus Armbruster #include "qemu/module.h" 24cc28296dSAndrew Baumann 25cc28296dSAndrew Baumann #define REG_GPU_ROUTE 0x0c 2667d80321SZoltán Baldaszti #define REG_LOCALTIMERROUTING 0x24 2767d80321SZoltán Baldaszti #define REG_LOCALTIMERCONTROL 0x34 2867d80321SZoltán Baldaszti #define REG_LOCALTIMERACK 0x38 29cc28296dSAndrew Baumann #define REG_TIMERCONTROL 0x40 30cc28296dSAndrew Baumann #define REG_MBOXCONTROL 0x50 31cc28296dSAndrew Baumann #define REG_IRQSRC 0x60 32cc28296dSAndrew Baumann #define REG_FIQSRC 0x70 33cc28296dSAndrew Baumann #define REG_MBOX0_WR 0x80 34cc28296dSAndrew Baumann #define REG_MBOX0_RDCLR 0xc0 35cc28296dSAndrew Baumann #define REG_LIMIT 0x100 36cc28296dSAndrew Baumann 37cc28296dSAndrew Baumann #define IRQ_BIT(cntrl, num) (((cntrl) & (1 << (num))) != 0) 38cc28296dSAndrew Baumann #define FIQ_BIT(cntrl, num) (((cntrl) & (1 << ((num) + 4))) != 0) 39cc28296dSAndrew Baumann 40cc28296dSAndrew Baumann #define IRQ_CNTPSIRQ 0 41cc28296dSAndrew Baumann #define IRQ_CNTPNSIRQ 1 42cc28296dSAndrew Baumann #define IRQ_CNTHPIRQ 2 43cc28296dSAndrew Baumann #define IRQ_CNTVIRQ 3 44cc28296dSAndrew Baumann #define IRQ_MAILBOX0 4 45cc28296dSAndrew Baumann #define IRQ_MAILBOX1 5 46cc28296dSAndrew Baumann #define IRQ_MAILBOX2 6 47cc28296dSAndrew Baumann #define IRQ_MAILBOX3 7 48cc28296dSAndrew Baumann #define IRQ_GPU 8 49cc28296dSAndrew Baumann #define IRQ_PMU 9 50cc28296dSAndrew Baumann #define IRQ_AXI 10 51cc28296dSAndrew Baumann #define IRQ_TIMER 11 52cc28296dSAndrew Baumann #define IRQ_MAX IRQ_TIMER 53cc28296dSAndrew Baumann 5467d80321SZoltán Baldaszti #define LOCALTIMER_FREQ 38400000 5567d80321SZoltán Baldaszti #define LOCALTIMER_INTFLAG (1 << 31) 5667d80321SZoltán Baldaszti #define LOCALTIMER_RELOAD (1 << 30) 5767d80321SZoltán Baldaszti #define LOCALTIMER_INTENABLE (1 << 29) 5867d80321SZoltán Baldaszti #define LOCALTIMER_ENABLE (1 << 28) 5967d80321SZoltán Baldaszti #define LOCALTIMER_VALUE(x) ((x) & 0xfffffff) 6067d80321SZoltán Baldaszti 61cc28296dSAndrew Baumann static void deliver_local(BCM2836ControlState *s, uint8_t core, uint8_t irq, 62cc28296dSAndrew Baumann uint32_t controlreg, uint8_t controlidx) 63cc28296dSAndrew Baumann { 64cc28296dSAndrew Baumann if (FIQ_BIT(controlreg, controlidx)) { 65cc28296dSAndrew Baumann /* deliver a FIQ */ 66cc28296dSAndrew Baumann s->fiqsrc[core] |= (uint32_t)1 << irq; 67cc28296dSAndrew Baumann } else if (IRQ_BIT(controlreg, controlidx)) { 68cc28296dSAndrew Baumann /* deliver an IRQ */ 69cc28296dSAndrew Baumann s->irqsrc[core] |= (uint32_t)1 << irq; 70cc28296dSAndrew Baumann } else { 71cc28296dSAndrew Baumann /* the interrupt is masked */ 72cc28296dSAndrew Baumann } 73cc28296dSAndrew Baumann } 74cc28296dSAndrew Baumann 75cc28296dSAndrew Baumann /* Update interrupts. */ 76cc28296dSAndrew Baumann static void bcm2836_control_update(BCM2836ControlState *s) 77cc28296dSAndrew Baumann { 78cc28296dSAndrew Baumann int i, j; 79cc28296dSAndrew Baumann 80cc28296dSAndrew Baumann /* reset pending IRQs/FIQs */ 81cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES; i++) { 82cc28296dSAndrew Baumann s->irqsrc[i] = s->fiqsrc[i] = 0; 83cc28296dSAndrew Baumann } 84cc28296dSAndrew Baumann 85cc28296dSAndrew Baumann /* apply routing logic, update status regs */ 86cc28296dSAndrew Baumann if (s->gpu_irq) { 87cc28296dSAndrew Baumann assert(s->route_gpu_irq < BCM2836_NCORES); 88cc28296dSAndrew Baumann s->irqsrc[s->route_gpu_irq] |= (uint32_t)1 << IRQ_GPU; 89cc28296dSAndrew Baumann } 90cc28296dSAndrew Baumann 91cc28296dSAndrew Baumann if (s->gpu_fiq) { 92cc28296dSAndrew Baumann assert(s->route_gpu_fiq < BCM2836_NCORES); 93cc28296dSAndrew Baumann s->fiqsrc[s->route_gpu_fiq] |= (uint32_t)1 << IRQ_GPU; 94cc28296dSAndrew Baumann } 95cc28296dSAndrew Baumann 9667d80321SZoltán Baldaszti /* 9767d80321SZoltán Baldaszti * handle the control module 'local timer' interrupt for one of the 9867d80321SZoltán Baldaszti * cores' IRQ/FIQ; this is distinct from the per-CPU timer 9967d80321SZoltán Baldaszti * interrupts handled below. 10067d80321SZoltán Baldaszti */ 10167d80321SZoltán Baldaszti if ((s->local_timer_control & LOCALTIMER_INTENABLE) && 10267d80321SZoltán Baldaszti (s->local_timer_control & LOCALTIMER_INTFLAG)) { 10367d80321SZoltán Baldaszti if (s->route_localtimer & 4) { 10467d80321SZoltán Baldaszti s->fiqsrc[(s->route_localtimer & 3)] |= (uint32_t)1 << IRQ_TIMER; 10567d80321SZoltán Baldaszti } else { 10667d80321SZoltán Baldaszti s->irqsrc[(s->route_localtimer & 3)] |= (uint32_t)1 << IRQ_TIMER; 10767d80321SZoltán Baldaszti } 10867d80321SZoltán Baldaszti } 10967d80321SZoltán Baldaszti 110cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES; i++) { 111cc28296dSAndrew Baumann /* handle local timer interrupts for this core */ 112cc28296dSAndrew Baumann if (s->timerirqs[i]) { 113cc28296dSAndrew Baumann assert(s->timerirqs[i] < (1 << (IRQ_CNTVIRQ + 1))); /* sane mask? */ 114cc28296dSAndrew Baumann for (j = 0; j <= IRQ_CNTVIRQ; j++) { 115cc28296dSAndrew Baumann if ((s->timerirqs[i] & (1 << j)) != 0) { 116cc28296dSAndrew Baumann /* local interrupt j is set */ 117cc28296dSAndrew Baumann deliver_local(s, i, j, s->timercontrol[i], j); 118cc28296dSAndrew Baumann } 119cc28296dSAndrew Baumann } 120cc28296dSAndrew Baumann } 121cc28296dSAndrew Baumann 122cc28296dSAndrew Baumann /* handle mailboxes for this core */ 123cc28296dSAndrew Baumann for (j = 0; j < BCM2836_MBPERCORE; j++) { 124cc28296dSAndrew Baumann if (s->mailboxes[i * BCM2836_MBPERCORE + j] != 0) { 125cc28296dSAndrew Baumann /* mailbox j is set */ 126cc28296dSAndrew Baumann deliver_local(s, i, j + IRQ_MAILBOX0, s->mailboxcontrol[i], j); 127cc28296dSAndrew Baumann } 128cc28296dSAndrew Baumann } 129cc28296dSAndrew Baumann } 130cc28296dSAndrew Baumann 131cc28296dSAndrew Baumann /* call set_irq appropriately for each output */ 132cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES; i++) { 133cc28296dSAndrew Baumann qemu_set_irq(s->irq[i], s->irqsrc[i] != 0); 134cc28296dSAndrew Baumann qemu_set_irq(s->fiq[i], s->fiqsrc[i] != 0); 135cc28296dSAndrew Baumann } 136cc28296dSAndrew Baumann } 137cc28296dSAndrew Baumann 138cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq(void *opaque, int core, int local_irq, 139cc28296dSAndrew Baumann int level) 140cc28296dSAndrew Baumann { 141cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 142cc28296dSAndrew Baumann 143cc28296dSAndrew Baumann assert(core >= 0 && core < BCM2836_NCORES); 144cc28296dSAndrew Baumann assert(local_irq >= 0 && local_irq <= IRQ_CNTVIRQ); 145cc28296dSAndrew Baumann 146cc28296dSAndrew Baumann s->timerirqs[core] = deposit32(s->timerirqs[core], local_irq, 1, !!level); 147cc28296dSAndrew Baumann 148cc28296dSAndrew Baumann bcm2836_control_update(s); 149cc28296dSAndrew Baumann } 150cc28296dSAndrew Baumann 151cc28296dSAndrew Baumann /* XXX: the following wrapper functions are a kludgy workaround, 152cc28296dSAndrew Baumann * needed because I can't seem to pass useful information in the "irq" 153cc28296dSAndrew Baumann * parameter when using named interrupts. Feel free to clean this up! 154cc28296dSAndrew Baumann */ 155cc28296dSAndrew Baumann 156cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq0(void *opaque, int core, int level) 157cc28296dSAndrew Baumann { 158cc28296dSAndrew Baumann bcm2836_control_set_local_irq(opaque, core, 0, level); 159cc28296dSAndrew Baumann } 160cc28296dSAndrew Baumann 161cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq1(void *opaque, int core, int level) 162cc28296dSAndrew Baumann { 163cc28296dSAndrew Baumann bcm2836_control_set_local_irq(opaque, core, 1, level); 164cc28296dSAndrew Baumann } 165cc28296dSAndrew Baumann 166cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq2(void *opaque, int core, int level) 167cc28296dSAndrew Baumann { 168cc28296dSAndrew Baumann bcm2836_control_set_local_irq(opaque, core, 2, level); 169cc28296dSAndrew Baumann } 170cc28296dSAndrew Baumann 171cc28296dSAndrew Baumann static void bcm2836_control_set_local_irq3(void *opaque, int core, int level) 172cc28296dSAndrew Baumann { 173cc28296dSAndrew Baumann bcm2836_control_set_local_irq(opaque, core, 3, level); 174cc28296dSAndrew Baumann } 175cc28296dSAndrew Baumann 176cc28296dSAndrew Baumann static void bcm2836_control_set_gpu_irq(void *opaque, int irq, int level) 177cc28296dSAndrew Baumann { 178cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 179cc28296dSAndrew Baumann 180cc28296dSAndrew Baumann s->gpu_irq = level; 181cc28296dSAndrew Baumann 182cc28296dSAndrew Baumann bcm2836_control_update(s); 183cc28296dSAndrew Baumann } 184cc28296dSAndrew Baumann 185cc28296dSAndrew Baumann static void bcm2836_control_set_gpu_fiq(void *opaque, int irq, int level) 186cc28296dSAndrew Baumann { 187cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 188cc28296dSAndrew Baumann 189cc28296dSAndrew Baumann s->gpu_fiq = level; 190cc28296dSAndrew Baumann 191cc28296dSAndrew Baumann bcm2836_control_update(s); 192cc28296dSAndrew Baumann } 193cc28296dSAndrew Baumann 19467d80321SZoltán Baldaszti static void bcm2836_control_local_timer_set_next(void *opaque) 19567d80321SZoltán Baldaszti { 19667d80321SZoltán Baldaszti BCM2836ControlState *s = opaque; 19767d80321SZoltán Baldaszti uint64_t next_event; 19867d80321SZoltán Baldaszti 19967d80321SZoltán Baldaszti assert(LOCALTIMER_VALUE(s->local_timer_control) > 0); 20067d80321SZoltán Baldaszti 20167d80321SZoltán Baldaszti next_event = qemu_clock_get_ns(QEMU_CLOCK_VIRTUAL) + 20267d80321SZoltán Baldaszti muldiv64(LOCALTIMER_VALUE(s->local_timer_control), 20367d80321SZoltán Baldaszti NANOSECONDS_PER_SECOND, LOCALTIMER_FREQ); 20467d80321SZoltán Baldaszti timer_mod(&s->timer, next_event); 20567d80321SZoltán Baldaszti } 20667d80321SZoltán Baldaszti 20767d80321SZoltán Baldaszti static void bcm2836_control_local_timer_tick(void *opaque) 20867d80321SZoltán Baldaszti { 20967d80321SZoltán Baldaszti BCM2836ControlState *s = opaque; 21067d80321SZoltán Baldaszti 21167d80321SZoltán Baldaszti bcm2836_control_local_timer_set_next(s); 21267d80321SZoltán Baldaszti 21367d80321SZoltán Baldaszti s->local_timer_control |= LOCALTIMER_INTFLAG; 21467d80321SZoltán Baldaszti bcm2836_control_update(s); 21567d80321SZoltán Baldaszti } 21667d80321SZoltán Baldaszti 21767d80321SZoltán Baldaszti static void bcm2836_control_local_timer_control(void *opaque, uint32_t val) 21867d80321SZoltán Baldaszti { 21967d80321SZoltán Baldaszti BCM2836ControlState *s = opaque; 22067d80321SZoltán Baldaszti 22167d80321SZoltán Baldaszti s->local_timer_control = val; 22267d80321SZoltán Baldaszti if (val & LOCALTIMER_ENABLE) { 22367d80321SZoltán Baldaszti bcm2836_control_local_timer_set_next(s); 22467d80321SZoltán Baldaszti } else { 22567d80321SZoltán Baldaszti timer_del(&s->timer); 22667d80321SZoltán Baldaszti } 22767d80321SZoltán Baldaszti } 22867d80321SZoltán Baldaszti 22967d80321SZoltán Baldaszti static void bcm2836_control_local_timer_ack(void *opaque, uint32_t val) 23067d80321SZoltán Baldaszti { 23167d80321SZoltán Baldaszti BCM2836ControlState *s = opaque; 23267d80321SZoltán Baldaszti 23367d80321SZoltán Baldaszti if (val & LOCALTIMER_INTFLAG) { 23467d80321SZoltán Baldaszti s->local_timer_control &= ~LOCALTIMER_INTFLAG; 23567d80321SZoltán Baldaszti } 23667d80321SZoltán Baldaszti if ((val & LOCALTIMER_RELOAD) && 23767d80321SZoltán Baldaszti (s->local_timer_control & LOCALTIMER_ENABLE)) { 23867d80321SZoltán Baldaszti bcm2836_control_local_timer_set_next(s); 23967d80321SZoltán Baldaszti } 24067d80321SZoltán Baldaszti } 24167d80321SZoltán Baldaszti 242cc28296dSAndrew Baumann static uint64_t bcm2836_control_read(void *opaque, hwaddr offset, unsigned size) 243cc28296dSAndrew Baumann { 244cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 245cc28296dSAndrew Baumann 246cc28296dSAndrew Baumann if (offset == REG_GPU_ROUTE) { 247cc28296dSAndrew Baumann assert(s->route_gpu_fiq < BCM2836_NCORES 248cc28296dSAndrew Baumann && s->route_gpu_irq < BCM2836_NCORES); 249cc28296dSAndrew Baumann return ((uint32_t)s->route_gpu_fiq << 2) | s->route_gpu_irq; 25067d80321SZoltán Baldaszti } else if (offset == REG_LOCALTIMERROUTING) { 25167d80321SZoltán Baldaszti return s->route_localtimer; 25267d80321SZoltán Baldaszti } else if (offset == REG_LOCALTIMERCONTROL) { 25367d80321SZoltán Baldaszti return s->local_timer_control; 25467d80321SZoltán Baldaszti } else if (offset == REG_LOCALTIMERACK) { 25567d80321SZoltán Baldaszti return 0; 256cc28296dSAndrew Baumann } else if (offset >= REG_TIMERCONTROL && offset < REG_MBOXCONTROL) { 257cc28296dSAndrew Baumann return s->timercontrol[(offset - REG_TIMERCONTROL) >> 2]; 258cc28296dSAndrew Baumann } else if (offset >= REG_MBOXCONTROL && offset < REG_IRQSRC) { 259cc28296dSAndrew Baumann return s->mailboxcontrol[(offset - REG_MBOXCONTROL) >> 2]; 260cc28296dSAndrew Baumann } else if (offset >= REG_IRQSRC && offset < REG_FIQSRC) { 261cc28296dSAndrew Baumann return s->irqsrc[(offset - REG_IRQSRC) >> 2]; 262cc28296dSAndrew Baumann } else if (offset >= REG_FIQSRC && offset < REG_MBOX0_WR) { 263cc28296dSAndrew Baumann return s->fiqsrc[(offset - REG_FIQSRC) >> 2]; 264cc28296dSAndrew Baumann } else if (offset >= REG_MBOX0_RDCLR && offset < REG_LIMIT) { 265cc28296dSAndrew Baumann return s->mailboxes[(offset - REG_MBOX0_RDCLR) >> 2]; 266cc28296dSAndrew Baumann } else { 267cc28296dSAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", 268cc28296dSAndrew Baumann __func__, offset); 269cc28296dSAndrew Baumann return 0; 270cc28296dSAndrew Baumann } 271cc28296dSAndrew Baumann } 272cc28296dSAndrew Baumann 273cc28296dSAndrew Baumann static void bcm2836_control_write(void *opaque, hwaddr offset, 274cc28296dSAndrew Baumann uint64_t val, unsigned size) 275cc28296dSAndrew Baumann { 276cc28296dSAndrew Baumann BCM2836ControlState *s = opaque; 277cc28296dSAndrew Baumann 278cc28296dSAndrew Baumann if (offset == REG_GPU_ROUTE) { 279cc28296dSAndrew Baumann s->route_gpu_irq = val & 0x3; 280cc28296dSAndrew Baumann s->route_gpu_fiq = (val >> 2) & 0x3; 28167d80321SZoltán Baldaszti } else if (offset == REG_LOCALTIMERROUTING) { 28267d80321SZoltán Baldaszti s->route_localtimer = val & 7; 28367d80321SZoltán Baldaszti } else if (offset == REG_LOCALTIMERCONTROL) { 28467d80321SZoltán Baldaszti bcm2836_control_local_timer_control(s, val); 28567d80321SZoltán Baldaszti } else if (offset == REG_LOCALTIMERACK) { 28667d80321SZoltán Baldaszti bcm2836_control_local_timer_ack(s, val); 287cc28296dSAndrew Baumann } else if (offset >= REG_TIMERCONTROL && offset < REG_MBOXCONTROL) { 288cc28296dSAndrew Baumann s->timercontrol[(offset - REG_TIMERCONTROL) >> 2] = val & 0xff; 289cc28296dSAndrew Baumann } else if (offset >= REG_MBOXCONTROL && offset < REG_IRQSRC) { 290cc28296dSAndrew Baumann s->mailboxcontrol[(offset - REG_MBOXCONTROL) >> 2] = val & 0xff; 291cc28296dSAndrew Baumann } else if (offset >= REG_MBOX0_WR && offset < REG_MBOX0_RDCLR) { 292cc28296dSAndrew Baumann s->mailboxes[(offset - REG_MBOX0_WR) >> 2] |= val; 293cc28296dSAndrew Baumann } else if (offset >= REG_MBOX0_RDCLR && offset < REG_LIMIT) { 294cc28296dSAndrew Baumann s->mailboxes[(offset - REG_MBOX0_RDCLR) >> 2] &= ~val; 295cc28296dSAndrew Baumann } else { 296cc28296dSAndrew Baumann qemu_log_mask(LOG_GUEST_ERROR, "%s: Bad offset %"HWADDR_PRIx"\n", 297cc28296dSAndrew Baumann __func__, offset); 298cc28296dSAndrew Baumann return; 299cc28296dSAndrew Baumann } 300cc28296dSAndrew Baumann 301cc28296dSAndrew Baumann bcm2836_control_update(s); 302cc28296dSAndrew Baumann } 303cc28296dSAndrew Baumann 304cc28296dSAndrew Baumann static const MemoryRegionOps bcm2836_control_ops = { 305cc28296dSAndrew Baumann .read = bcm2836_control_read, 306cc28296dSAndrew Baumann .write = bcm2836_control_write, 307cc28296dSAndrew Baumann .endianness = DEVICE_NATIVE_ENDIAN, 308cc28296dSAndrew Baumann .valid.min_access_size = 4, 309cc28296dSAndrew Baumann .valid.max_access_size = 4, 310cc28296dSAndrew Baumann }; 311cc28296dSAndrew Baumann 312cc28296dSAndrew Baumann static void bcm2836_control_reset(DeviceState *d) 313cc28296dSAndrew Baumann { 314cc28296dSAndrew Baumann BCM2836ControlState *s = BCM2836_CONTROL(d); 315cc28296dSAndrew Baumann int i; 316cc28296dSAndrew Baumann 317cc28296dSAndrew Baumann s->route_gpu_irq = s->route_gpu_fiq = 0; 318cc28296dSAndrew Baumann 31967d80321SZoltán Baldaszti timer_del(&s->timer); 32067d80321SZoltán Baldaszti s->route_localtimer = 0; 32167d80321SZoltán Baldaszti s->local_timer_control = 0; 32267d80321SZoltán Baldaszti 323cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES; i++) { 324cc28296dSAndrew Baumann s->timercontrol[i] = 0; 325cc28296dSAndrew Baumann s->mailboxcontrol[i] = 0; 326cc28296dSAndrew Baumann } 327cc28296dSAndrew Baumann 328cc28296dSAndrew Baumann for (i = 0; i < BCM2836_NCORES * BCM2836_MBPERCORE; i++) { 329cc28296dSAndrew Baumann s->mailboxes[i] = 0; 330cc28296dSAndrew Baumann } 331cc28296dSAndrew Baumann } 332cc28296dSAndrew Baumann 333cc28296dSAndrew Baumann static void bcm2836_control_init(Object *obj) 334cc28296dSAndrew Baumann { 335cc28296dSAndrew Baumann BCM2836ControlState *s = BCM2836_CONTROL(obj); 336cc28296dSAndrew Baumann DeviceState *dev = DEVICE(obj); 337cc28296dSAndrew Baumann 338cc28296dSAndrew Baumann memory_region_init_io(&s->iomem, obj, &bcm2836_control_ops, s, 339cc28296dSAndrew Baumann TYPE_BCM2836_CONTROL, REG_LIMIT); 340cc28296dSAndrew Baumann sysbus_init_mmio(SYS_BUS_DEVICE(s), &s->iomem); 341cc28296dSAndrew Baumann 342cc28296dSAndrew Baumann /* inputs from each CPU core */ 343cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_local_irq0, "cntpsirq", 344cc28296dSAndrew Baumann BCM2836_NCORES); 345cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_local_irq1, "cntpnsirq", 346cc28296dSAndrew Baumann BCM2836_NCORES); 347cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_local_irq2, "cnthpirq", 348cc28296dSAndrew Baumann BCM2836_NCORES); 349cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_local_irq3, "cntvirq", 350cc28296dSAndrew Baumann BCM2836_NCORES); 351cc28296dSAndrew Baumann 352cc28296dSAndrew Baumann /* IRQ and FIQ inputs from upstream bcm2835 controller */ 353cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_gpu_irq, "gpu-irq", 1); 354cc28296dSAndrew Baumann qdev_init_gpio_in_named(dev, bcm2836_control_set_gpu_fiq, "gpu-fiq", 1); 355cc28296dSAndrew Baumann 356cc28296dSAndrew Baumann /* outputs to CPU cores */ 357cc28296dSAndrew Baumann qdev_init_gpio_out_named(dev, s->irq, "irq", BCM2836_NCORES); 358cc28296dSAndrew Baumann qdev_init_gpio_out_named(dev, s->fiq, "fiq", BCM2836_NCORES); 35967d80321SZoltán Baldaszti 36067d80321SZoltán Baldaszti /* create a qemu virtual timer */ 36167d80321SZoltán Baldaszti timer_init_ns(&s->timer, QEMU_CLOCK_VIRTUAL, 36267d80321SZoltán Baldaszti bcm2836_control_local_timer_tick, s); 363cc28296dSAndrew Baumann } 364cc28296dSAndrew Baumann 365cc28296dSAndrew Baumann static const VMStateDescription vmstate_bcm2836_control = { 366cc28296dSAndrew Baumann .name = TYPE_BCM2836_CONTROL, 36767d80321SZoltán Baldaszti .version_id = 2, 368cc28296dSAndrew Baumann .minimum_version_id = 1, 369cc28296dSAndrew Baumann .fields = (VMStateField[]) { 370cc28296dSAndrew Baumann VMSTATE_UINT32_ARRAY(mailboxes, BCM2836ControlState, 371cc28296dSAndrew Baumann BCM2836_NCORES * BCM2836_MBPERCORE), 372cc28296dSAndrew Baumann VMSTATE_UINT8(route_gpu_irq, BCM2836ControlState), 373cc28296dSAndrew Baumann VMSTATE_UINT8(route_gpu_fiq, BCM2836ControlState), 374cc28296dSAndrew Baumann VMSTATE_UINT32_ARRAY(timercontrol, BCM2836ControlState, BCM2836_NCORES), 375cc28296dSAndrew Baumann VMSTATE_UINT32_ARRAY(mailboxcontrol, BCM2836ControlState, 376cc28296dSAndrew Baumann BCM2836_NCORES), 37767d80321SZoltán Baldaszti VMSTATE_TIMER_V(timer, BCM2836ControlState, 2), 37867d80321SZoltán Baldaszti VMSTATE_UINT32_V(local_timer_control, BCM2836ControlState, 2), 37967d80321SZoltán Baldaszti VMSTATE_UINT8_V(route_localtimer, BCM2836ControlState, 2), 380cc28296dSAndrew Baumann VMSTATE_END_OF_LIST() 381cc28296dSAndrew Baumann } 382cc28296dSAndrew Baumann }; 383cc28296dSAndrew Baumann 384cc28296dSAndrew Baumann static void bcm2836_control_class_init(ObjectClass *klass, void *data) 385cc28296dSAndrew Baumann { 386cc28296dSAndrew Baumann DeviceClass *dc = DEVICE_CLASS(klass); 387cc28296dSAndrew Baumann 388cc28296dSAndrew Baumann dc->reset = bcm2836_control_reset; 389cc28296dSAndrew Baumann dc->vmsd = &vmstate_bcm2836_control; 390cc28296dSAndrew Baumann } 391cc28296dSAndrew Baumann 392cc28296dSAndrew Baumann static TypeInfo bcm2836_control_info = { 393cc28296dSAndrew Baumann .name = TYPE_BCM2836_CONTROL, 394cc28296dSAndrew Baumann .parent = TYPE_SYS_BUS_DEVICE, 395cc28296dSAndrew Baumann .instance_size = sizeof(BCM2836ControlState), 396cc28296dSAndrew Baumann .class_init = bcm2836_control_class_init, 397cc28296dSAndrew Baumann .instance_init = bcm2836_control_init, 398cc28296dSAndrew Baumann }; 399cc28296dSAndrew Baumann 400cc28296dSAndrew Baumann static void bcm2836_control_register_types(void) 401cc28296dSAndrew Baumann { 402cc28296dSAndrew Baumann type_register_static(&bcm2836_control_info); 403cc28296dSAndrew Baumann } 404cc28296dSAndrew Baumann 405cc28296dSAndrew Baumann type_init(bcm2836_control_register_types) 406