17702e47cSPaolo Bonzini /*
27702e47cSPaolo Bonzini * ARM GIC support - common bits of emulated and KVM kernel model
37702e47cSPaolo Bonzini *
47702e47cSPaolo Bonzini * Copyright (c) 2012 Linaro Limited
57702e47cSPaolo Bonzini * Written by Peter Maydell
67702e47cSPaolo Bonzini *
77702e47cSPaolo Bonzini * This program is free software; you can redistribute it and/or modify
87702e47cSPaolo Bonzini * it under the terms of the GNU General Public License as published by
97702e47cSPaolo Bonzini * the Free Software Foundation, either version 2 of the License, or
107702e47cSPaolo Bonzini * (at your option) any later version.
117702e47cSPaolo Bonzini *
127702e47cSPaolo Bonzini * This program is distributed in the hope that it will be useful,
137702e47cSPaolo Bonzini * but WITHOUT ANY WARRANTY; without even the implied warranty of
147702e47cSPaolo Bonzini * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
157702e47cSPaolo Bonzini * GNU General Public License for more details.
167702e47cSPaolo Bonzini *
177702e47cSPaolo Bonzini * You should have received a copy of the GNU General Public License along
187702e47cSPaolo Bonzini * with this program; if not, see <http://www.gnu.org/licenses/>.
197702e47cSPaolo Bonzini */
207702e47cSPaolo Bonzini
218ef94f0bSPeter Maydell #include "qemu/osdep.h"
22da34e65cSMarkus Armbruster #include "qapi/error.h"
230b8fa32fSMarkus Armbruster #include "qemu/module.h"
240c40daf0SPhilippe Mathieu-Daudé #include "qemu/error-report.h"
2547b43a1fSPaolo Bonzini #include "gic_internal.h"
268ff41f39SPeter Maydell #include "hw/arm/linux-boot-if.h"
27a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
28d6454270SMarkus Armbruster #include "migration/vmstate.h"
290c40daf0SPhilippe Mathieu-Daudé #include "sysemu/kvm.h"
307702e47cSPaolo Bonzini
gic_pre_save(void * opaque)3144b1ff31SDr. David Alan Gilbert static int gic_pre_save(void *opaque)
327702e47cSPaolo Bonzini {
337702e47cSPaolo Bonzini GICState *s = (GICState *)opaque;
347702e47cSPaolo Bonzini ARMGICCommonClass *c = ARM_GIC_COMMON_GET_CLASS(s);
357702e47cSPaolo Bonzini
367702e47cSPaolo Bonzini if (c->pre_save) {
377702e47cSPaolo Bonzini c->pre_save(s);
387702e47cSPaolo Bonzini }
3944b1ff31SDr. David Alan Gilbert
4044b1ff31SDr. David Alan Gilbert return 0;
417702e47cSPaolo Bonzini }
427702e47cSPaolo Bonzini
gic_post_load(void * opaque,int version_id)437702e47cSPaolo Bonzini static int gic_post_load(void *opaque, int version_id)
447702e47cSPaolo Bonzini {
457702e47cSPaolo Bonzini GICState *s = (GICState *)opaque;
467702e47cSPaolo Bonzini ARMGICCommonClass *c = ARM_GIC_COMMON_GET_CLASS(s);
477702e47cSPaolo Bonzini
487702e47cSPaolo Bonzini if (c->post_load) {
497702e47cSPaolo Bonzini c->post_load(s);
507702e47cSPaolo Bonzini }
517702e47cSPaolo Bonzini return 0;
527702e47cSPaolo Bonzini }
537702e47cSPaolo Bonzini
gic_virt_state_needed(void * opaque)545773c049SLuc Michel static bool gic_virt_state_needed(void *opaque)
555773c049SLuc Michel {
565773c049SLuc Michel GICState *s = (GICState *)opaque;
575773c049SLuc Michel
585773c049SLuc Michel return s->virt_extn;
595773c049SLuc Michel }
605773c049SLuc Michel
617702e47cSPaolo Bonzini static const VMStateDescription vmstate_gic_irq_state = {
627702e47cSPaolo Bonzini .name = "arm_gic_irq_state",
637702e47cSPaolo Bonzini .version_id = 1,
647702e47cSPaolo Bonzini .minimum_version_id = 1,
6545b1f81dSRichard Henderson .fields = (const VMStateField[]) {
667702e47cSPaolo Bonzini VMSTATE_UINT8(enabled, gic_irq_state),
677702e47cSPaolo Bonzini VMSTATE_UINT8(pending, gic_irq_state),
687702e47cSPaolo Bonzini VMSTATE_UINT8(active, gic_irq_state),
697702e47cSPaolo Bonzini VMSTATE_UINT8(level, gic_irq_state),
707702e47cSPaolo Bonzini VMSTATE_BOOL(model, gic_irq_state),
7104050c5cSChristoffer Dall VMSTATE_BOOL(edge_trigger, gic_irq_state),
72c27a5ba9SFabian Aggeler VMSTATE_UINT8(group, gic_irq_state),
737702e47cSPaolo Bonzini VMSTATE_END_OF_LIST()
747702e47cSPaolo Bonzini }
757702e47cSPaolo Bonzini };
767702e47cSPaolo Bonzini
775773c049SLuc Michel static const VMStateDescription vmstate_gic_virt_state = {
785773c049SLuc Michel .name = "arm_gic_virt_state",
795773c049SLuc Michel .version_id = 1,
805773c049SLuc Michel .minimum_version_id = 1,
815773c049SLuc Michel .needed = gic_virt_state_needed,
8245b1f81dSRichard Henderson .fields = (const VMStateField[]) {
835773c049SLuc Michel /* Virtual interface */
845773c049SLuc Michel VMSTATE_UINT32_ARRAY(h_hcr, GICState, GIC_NCPU),
855773c049SLuc Michel VMSTATE_UINT32_ARRAY(h_misr, GICState, GIC_NCPU),
865773c049SLuc Michel VMSTATE_UINT32_2DARRAY(h_lr, GICState, GIC_MAX_LR, GIC_NCPU),
875773c049SLuc Michel VMSTATE_UINT32_ARRAY(h_apr, GICState, GIC_NCPU),
885773c049SLuc Michel
895773c049SLuc Michel /* Virtual CPU interfaces */
905773c049SLuc Michel VMSTATE_UINT32_SUB_ARRAY(cpu_ctlr, GICState, GIC_NCPU, GIC_NCPU),
915773c049SLuc Michel VMSTATE_UINT16_SUB_ARRAY(priority_mask, GICState, GIC_NCPU, GIC_NCPU),
925773c049SLuc Michel VMSTATE_UINT16_SUB_ARRAY(running_priority, GICState, GIC_NCPU, GIC_NCPU),
935773c049SLuc Michel VMSTATE_UINT16_SUB_ARRAY(current_pending, GICState, GIC_NCPU, GIC_NCPU),
945773c049SLuc Michel VMSTATE_UINT8_SUB_ARRAY(bpr, GICState, GIC_NCPU, GIC_NCPU),
955773c049SLuc Michel VMSTATE_UINT8_SUB_ARRAY(abpr, GICState, GIC_NCPU, GIC_NCPU),
965773c049SLuc Michel
975773c049SLuc Michel VMSTATE_END_OF_LIST()
985773c049SLuc Michel }
995773c049SLuc Michel };
1005773c049SLuc Michel
1017702e47cSPaolo Bonzini static const VMStateDescription vmstate_gic = {
1027702e47cSPaolo Bonzini .name = "arm_gic",
10372889c8aSPeter Maydell .version_id = 12,
10472889c8aSPeter Maydell .minimum_version_id = 12,
1057702e47cSPaolo Bonzini .pre_save = gic_pre_save,
1067702e47cSPaolo Bonzini .post_load = gic_post_load,
10745b1f81dSRichard Henderson .fields = (const VMStateField[]) {
108679aa175SFabian Aggeler VMSTATE_UINT32(ctlr, GICState),
1095773c049SLuc Michel VMSTATE_UINT32_SUB_ARRAY(cpu_ctlr, GICState, 0, GIC_NCPU),
1107702e47cSPaolo Bonzini VMSTATE_STRUCT_ARRAY(irq_state, GICState, GIC_MAXIRQ, 1,
1117702e47cSPaolo Bonzini vmstate_gic_irq_state, gic_irq_state),
1127702e47cSPaolo Bonzini VMSTATE_UINT8_ARRAY(irq_target, GICState, GIC_MAXIRQ),
11383728796SAndreas Färber VMSTATE_UINT8_2DARRAY(priority1, GICState, GIC_INTERNAL, GIC_NCPU),
1147702e47cSPaolo Bonzini VMSTATE_UINT8_ARRAY(priority2, GICState, GIC_MAXIRQ - GIC_INTERNAL),
11540d22500SChristoffer Dall VMSTATE_UINT8_2DARRAY(sgi_pending, GICState, GIC_NR_SGIS, GIC_NCPU),
1165773c049SLuc Michel VMSTATE_UINT16_SUB_ARRAY(priority_mask, GICState, 0, GIC_NCPU),
1175773c049SLuc Michel VMSTATE_UINT16_SUB_ARRAY(running_priority, GICState, 0, GIC_NCPU),
1185773c049SLuc Michel VMSTATE_UINT16_SUB_ARRAY(current_pending, GICState, 0, GIC_NCPU),
1195773c049SLuc Michel VMSTATE_UINT8_SUB_ARRAY(bpr, GICState, 0, GIC_NCPU),
1205773c049SLuc Michel VMSTATE_UINT8_SUB_ARRAY(abpr, GICState, 0, GIC_NCPU),
121a9d477c4SChristoffer Dall VMSTATE_UINT32_2DARRAY(apr, GICState, GIC_NR_APRS, GIC_NCPU),
12251fd06e0SPeter Maydell VMSTATE_UINT32_2DARRAY(nsapr, GICState, GIC_NR_APRS, GIC_NCPU),
1237702e47cSPaolo Bonzini VMSTATE_END_OF_LIST()
1245773c049SLuc Michel },
12545b1f81dSRichard Henderson .subsections = (const VMStateDescription * const []) {
1265773c049SLuc Michel &vmstate_gic_virt_state,
1275773c049SLuc Michel NULL
1287702e47cSPaolo Bonzini }
1297702e47cSPaolo Bonzini };
1307702e47cSPaolo Bonzini
gic_init_irqs_and_mmio(GICState * s,qemu_irq_handler handler,const MemoryRegionOps * ops,const MemoryRegionOps * virt_ops)1317926c210SPavel Fedin void gic_init_irqs_and_mmio(GICState *s, qemu_irq_handler handler,
1325773c049SLuc Michel const MemoryRegionOps *ops,
1335773c049SLuc Michel const MemoryRegionOps *virt_ops)
1347926c210SPavel Fedin {
1357926c210SPavel Fedin SysBusDevice *sbd = SYS_BUS_DEVICE(s);
1367926c210SPavel Fedin int i = s->num_irq - GIC_INTERNAL;
1377926c210SPavel Fedin
1387926c210SPavel Fedin /* For the GIC, also expose incoming GPIO lines for PPIs for each CPU.
1397926c210SPavel Fedin * GPIO array layout is thus:
1407926c210SPavel Fedin * [0..N-1] SPIs
1417926c210SPavel Fedin * [N..N+31] PPIs for CPU 0
1427926c210SPavel Fedin * [N+32..N+63] PPIs for CPU 1
1437926c210SPavel Fedin * ...
1447926c210SPavel Fedin */
1457926c210SPavel Fedin i += (GIC_INTERNAL * s->num_cpu);
1467926c210SPavel Fedin qdev_init_gpio_in(DEVICE(s), handler, i);
1477926c210SPavel Fedin
1487926c210SPavel Fedin for (i = 0; i < s->num_cpu; i++) {
1497926c210SPavel Fedin sysbus_init_irq(sbd, &s->parent_irq[i]);
1507926c210SPavel Fedin }
1517926c210SPavel Fedin for (i = 0; i < s->num_cpu; i++) {
1527926c210SPavel Fedin sysbus_init_irq(sbd, &s->parent_fiq[i]);
1537926c210SPavel Fedin }
1546a228959SPeter Maydell for (i = 0; i < s->num_cpu; i++) {
1556a228959SPeter Maydell sysbus_init_irq(sbd, &s->parent_virq[i]);
1566a228959SPeter Maydell }
1576a228959SPeter Maydell for (i = 0; i < s->num_cpu; i++) {
1586a228959SPeter Maydell sysbus_init_irq(sbd, &s->parent_vfiq[i]);
1596a228959SPeter Maydell }
1605773c049SLuc Michel if (s->virt_extn) {
1615773c049SLuc Michel for (i = 0; i < s->num_cpu; i++) {
1625773c049SLuc Michel sysbus_init_irq(sbd, &s->maintenance_irq[i]);
1635773c049SLuc Michel }
1645773c049SLuc Michel }
1657926c210SPavel Fedin
1667926c210SPavel Fedin /* Distributor */
1677926c210SPavel Fedin memory_region_init_io(&s->iomem, OBJECT(s), ops, s, "gic_dist", 0x1000);
1687926c210SPavel Fedin sysbus_init_mmio(sbd, &s->iomem);
1697926c210SPavel Fedin
1707926c210SPavel Fedin /* This is the main CPU interface "for this core". It is always
1717926c210SPavel Fedin * present because it is required by both software emulation and KVM.
1727926c210SPavel Fedin */
1737926c210SPavel Fedin memory_region_init_io(&s->cpuiomem[0], OBJECT(s), ops ? &ops[1] : NULL,
174a55c910eSPeter Maydell s, "gic_cpu", s->revision == 2 ? 0x2000 : 0x100);
1757926c210SPavel Fedin sysbus_init_mmio(sbd, &s->cpuiomem[0]);
1765773c049SLuc Michel
1775773c049SLuc Michel if (s->virt_extn) {
1785773c049SLuc Michel memory_region_init_io(&s->vifaceiomem[0], OBJECT(s), virt_ops,
1795773c049SLuc Michel s, "gic_viface", 0x1000);
1805773c049SLuc Michel sysbus_init_mmio(sbd, &s->vifaceiomem[0]);
1815773c049SLuc Michel
1825773c049SLuc Michel memory_region_init_io(&s->vcpuiomem, OBJECT(s),
1835773c049SLuc Michel virt_ops ? &virt_ops[1] : NULL,
1845773c049SLuc Michel s, "gic_vcpu", 0x2000);
1855773c049SLuc Michel sysbus_init_mmio(sbd, &s->vcpuiomem);
1865773c049SLuc Michel }
1877926c210SPavel Fedin }
1887926c210SPavel Fedin
arm_gic_common_realize(DeviceState * dev,Error ** errp)1897702e47cSPaolo Bonzini static void arm_gic_common_realize(DeviceState *dev, Error **errp)
1907702e47cSPaolo Bonzini {
1917702e47cSPaolo Bonzini GICState *s = ARM_GIC_COMMON(dev);
1927702e47cSPaolo Bonzini int num_irq = s->num_irq;
1937702e47cSPaolo Bonzini
19483728796SAndreas Färber if (s->num_cpu > GIC_NCPU) {
1957702e47cSPaolo Bonzini error_setg(errp, "requested %u CPUs exceeds GIC maximum %d",
19683728796SAndreas Färber s->num_cpu, GIC_NCPU);
1977702e47cSPaolo Bonzini return;
1987702e47cSPaolo Bonzini }
1997702e47cSPaolo Bonzini if (s->num_irq > GIC_MAXIRQ) {
2007702e47cSPaolo Bonzini error_setg(errp,
2017702e47cSPaolo Bonzini "requested %u interrupt lines exceeds GIC maximum %d",
2027702e47cSPaolo Bonzini num_irq, GIC_MAXIRQ);
2037702e47cSPaolo Bonzini return;
2047702e47cSPaolo Bonzini }
2057702e47cSPaolo Bonzini /* ITLinesNumber is represented as (N / 32) - 1 (see
2067702e47cSPaolo Bonzini * gic_dist_readb) so this is an implementation imposed
2077702e47cSPaolo Bonzini * restriction, not an architectural one:
2087702e47cSPaolo Bonzini */
2097702e47cSPaolo Bonzini if (s->num_irq < 32 || (s->num_irq % 32)) {
2107702e47cSPaolo Bonzini error_setg(errp,
2117702e47cSPaolo Bonzini "%d interrupt lines unsupported: not divisible by 32",
2127702e47cSPaolo Bonzini num_irq);
2137702e47cSPaolo Bonzini return;
2147702e47cSPaolo Bonzini }
2155543d1abSFabian Aggeler
2165543d1abSFabian Aggeler if (s->security_extn &&
2177c14b3acSMichael Davidsaver (s->revision == REV_11MPCORE)) {
2185543d1abSFabian Aggeler error_setg(errp, "this GIC revision does not implement "
2195543d1abSFabian Aggeler "the security extensions");
2205543d1abSFabian Aggeler return;
2215543d1abSFabian Aggeler }
2225773c049SLuc Michel
2235773c049SLuc Michel if (s->virt_extn) {
2245773c049SLuc Michel if (s->revision != 2) {
2255773c049SLuc Michel error_setg(errp, "GIC virtualization extensions are only "
2265773c049SLuc Michel "supported by revision 2");
2275773c049SLuc Michel return;
2285773c049SLuc Michel }
2295773c049SLuc Michel
2305773c049SLuc Michel /* For now, set the number of implemented LRs to 4, as found in most
2315773c049SLuc Michel * real GICv2. This could be promoted as a QOM property if we need to
2325773c049SLuc Michel * emulate a variant with another num_lrs.
2335773c049SLuc Michel */
2345773c049SLuc Michel s->num_lrs = 4;
2355773c049SLuc Michel }
2365773c049SLuc Michel }
2375773c049SLuc Michel
arm_gic_common_reset_irq_state(GICState * s,int cidx,int resetprio)238674e44c9SPhilippe Mathieu-Daudé static inline void arm_gic_common_reset_irq_state(GICState *s, int cidx,
2395773c049SLuc Michel int resetprio)
2405773c049SLuc Michel {
2415773c049SLuc Michel int i, j;
2425773c049SLuc Michel
243674e44c9SPhilippe Mathieu-Daudé for (i = cidx; i < cidx + s->num_cpu; i++) {
2445773c049SLuc Michel if (s->revision == REV_11MPCORE) {
2455773c049SLuc Michel s->priority_mask[i] = 0xf0;
2465773c049SLuc Michel } else {
2475773c049SLuc Michel s->priority_mask[i] = resetprio;
2485773c049SLuc Michel }
2495773c049SLuc Michel s->current_pending[i] = 1023;
2505773c049SLuc Michel s->running_priority[i] = 0x100;
2515773c049SLuc Michel s->cpu_ctlr[i] = 0;
2525773c049SLuc Michel s->bpr[i] = gic_is_vcpu(i) ? GIC_VIRT_MIN_BPR : GIC_MIN_BPR;
2535773c049SLuc Michel s->abpr[i] = gic_is_vcpu(i) ? GIC_VIRT_MIN_ABPR : GIC_MIN_ABPR;
2545773c049SLuc Michel
2555773c049SLuc Michel if (!gic_is_vcpu(i)) {
2565773c049SLuc Michel for (j = 0; j < GIC_INTERNAL; j++) {
2575773c049SLuc Michel s->priority1[j][i] = resetprio;
2585773c049SLuc Michel }
2595773c049SLuc Michel for (j = 0; j < GIC_NR_SGIS; j++) {
2605773c049SLuc Michel s->sgi_pending[j][i] = 0;
2615773c049SLuc Michel }
2625773c049SLuc Michel }
2635773c049SLuc Michel }
2647702e47cSPaolo Bonzini }
2657702e47cSPaolo Bonzini
arm_gic_common_reset_hold(Object * obj,ResetType type)266*ad80e367SPeter Maydell static void arm_gic_common_reset_hold(Object *obj, ResetType type)
2677702e47cSPaolo Bonzini {
268fe3c6174SPeter Maydell GICState *s = ARM_GIC_COMMON(obj);
26912dc273eSPeter Maydell int i, j;
2708ff41f39SPeter Maydell int resetprio;
2718ff41f39SPeter Maydell
2728ff41f39SPeter Maydell /* If we're resetting a TZ-aware GIC as if secure firmware
2738ff41f39SPeter Maydell * had set it up ready to start a kernel in non-secure,
2748ff41f39SPeter Maydell * we need to set interrupt priorities to a "zero for the
2758ff41f39SPeter Maydell * NS view" value. This is particularly critical for the
2768ff41f39SPeter Maydell * priority_mask[] values, because if they are zero then NS
2778ff41f39SPeter Maydell * code cannot ever rewrite the priority to anything else.
2788ff41f39SPeter Maydell */
2798ff41f39SPeter Maydell if (s->security_extn && s->irq_reset_nonsecure) {
2808ff41f39SPeter Maydell resetprio = 0x80;
2818ff41f39SPeter Maydell } else {
2828ff41f39SPeter Maydell resetprio = 0;
2838ff41f39SPeter Maydell }
2848ff41f39SPeter Maydell
2857702e47cSPaolo Bonzini memset(s->irq_state, 0, GIC_MAXIRQ * sizeof(gic_irq_state));
2865773c049SLuc Michel arm_gic_common_reset_irq_state(s, 0, resetprio);
2875773c049SLuc Michel
2885773c049SLuc Michel if (s->virt_extn) {
2895773c049SLuc Michel /* vCPU states are stored at indexes GIC_NCPU .. GIC_NCPU+num_cpu.
2905773c049SLuc Michel * The exposed vCPU interface does not have security extensions.
2915773c049SLuc Michel */
2925773c049SLuc Michel arm_gic_common_reset_irq_state(s, GIC_NCPU, 0);
2937702e47cSPaolo Bonzini }
2945773c049SLuc Michel
29593b5f6f1SAdam Lackorzynski for (i = 0; i < GIC_NR_SGIS; i++) {
29667ce697aSLuc Michel GIC_DIST_SET_ENABLED(i, ALL_CPU_MASK);
29767ce697aSLuc Michel GIC_DIST_SET_EDGE_TRIGGER(i);
2987702e47cSPaolo Bonzini }
29912dc273eSPeter Maydell
30012dc273eSPeter Maydell for (i = 0; i < ARRAY_SIZE(s->priority2); i++) {
3018ff41f39SPeter Maydell s->priority2[i] = resetprio;
30212dc273eSPeter Maydell }
30312dc273eSPeter Maydell
3047702e47cSPaolo Bonzini for (i = 0; i < GIC_MAXIRQ; i++) {
30512dc273eSPeter Maydell /* For uniprocessor GICs all interrupts always target the sole CPU */
30612dc273eSPeter Maydell if (s->num_cpu == 1) {
3077702e47cSPaolo Bonzini s->irq_target[i] = 1;
30812dc273eSPeter Maydell } else {
30912dc273eSPeter Maydell s->irq_target[i] = 0;
3107702e47cSPaolo Bonzini }
3117702e47cSPaolo Bonzini }
3128ff41f39SPeter Maydell if (s->security_extn && s->irq_reset_nonsecure) {
3138ff41f39SPeter Maydell for (i = 0; i < GIC_MAXIRQ; i++) {
31467ce697aSLuc Michel GIC_DIST_SET_GROUP(i, ALL_CPU_MASK);
3158ff41f39SPeter Maydell }
3168ff41f39SPeter Maydell }
3178ff41f39SPeter Maydell
3185773c049SLuc Michel if (s->virt_extn) {
3195773c049SLuc Michel for (i = 0; i < s->num_lrs; i++) {
3205773c049SLuc Michel for (j = 0; j < s->num_cpu; j++) {
3215773c049SLuc Michel s->h_lr[i][j] = 0;
3225773c049SLuc Michel }
3235773c049SLuc Michel }
3245773c049SLuc Michel
3255773c049SLuc Michel for (i = 0; i < s->num_cpu; i++) {
3265773c049SLuc Michel s->h_hcr[i] = 0;
3275773c049SLuc Michel s->h_misr[i] = 0;
3285773c049SLuc Michel }
3295773c049SLuc Michel }
3305773c049SLuc Michel
331679aa175SFabian Aggeler s->ctlr = 0;
3327702e47cSPaolo Bonzini }
3337702e47cSPaolo Bonzini
arm_gic_common_linux_init(ARMLinuxBootIf * obj,bool secure_boot)3348ff41f39SPeter Maydell static void arm_gic_common_linux_init(ARMLinuxBootIf *obj,
3358ff41f39SPeter Maydell bool secure_boot)
3368ff41f39SPeter Maydell {
3378ff41f39SPeter Maydell GICState *s = ARM_GIC_COMMON(obj);
3388ff41f39SPeter Maydell
3398ff41f39SPeter Maydell if (s->security_extn && !secure_boot) {
3408ff41f39SPeter Maydell /* We're directly booting a kernel into NonSecure. If this GIC
3418ff41f39SPeter Maydell * implements the security extensions then we must configure it
3428ff41f39SPeter Maydell * to have all the interrupts be NonSecure (this is a job that
3438ff41f39SPeter Maydell * is done by the Secure boot firmware in real hardware, and in
3448ff41f39SPeter Maydell * this mode QEMU is acting as a minimalist firmware-and-bootloader
3458ff41f39SPeter Maydell * equivalent).
3468ff41f39SPeter Maydell */
3478ff41f39SPeter Maydell s->irq_reset_nonsecure = true;
3488ff41f39SPeter Maydell }
3498ff41f39SPeter Maydell }
3508ff41f39SPeter Maydell
3517702e47cSPaolo Bonzini static Property arm_gic_common_properties[] = {
3527702e47cSPaolo Bonzini DEFINE_PROP_UINT32("num-cpu", GICState, num_cpu, 1),
3537702e47cSPaolo Bonzini DEFINE_PROP_UINT32("num-irq", GICState, num_irq, 32),
3547702e47cSPaolo Bonzini /* Revision can be 1 or 2 for GIC architecture specification
3557702e47cSPaolo Bonzini * versions 1 or 2, or 0 to indicate the legacy 11MPCore GIC.
3567702e47cSPaolo Bonzini */
3577702e47cSPaolo Bonzini DEFINE_PROP_UINT32("revision", GICState, revision, 1),
3585543d1abSFabian Aggeler /* True if the GIC should implement the security extensions */
3595543d1abSFabian Aggeler DEFINE_PROP_BOOL("has-security-extensions", GICState, security_extn, 0),
3605773c049SLuc Michel /* True if the GIC should implement the virtualization extensions */
3615773c049SLuc Michel DEFINE_PROP_BOOL("has-virtualization-extensions", GICState, virt_extn, 0),
36211411489SSai Pavan Boddu DEFINE_PROP_UINT32("num-priority-bits", GICState, n_prio_bits, 8),
3637702e47cSPaolo Bonzini DEFINE_PROP_END_OF_LIST(),
3647702e47cSPaolo Bonzini };
3657702e47cSPaolo Bonzini
arm_gic_common_class_init(ObjectClass * klass,void * data)3667702e47cSPaolo Bonzini static void arm_gic_common_class_init(ObjectClass *klass, void *data)
3677702e47cSPaolo Bonzini {
3687702e47cSPaolo Bonzini DeviceClass *dc = DEVICE_CLASS(klass);
369fe3c6174SPeter Maydell ResettableClass *rc = RESETTABLE_CLASS(klass);
3708ff41f39SPeter Maydell ARMLinuxBootIfClass *albifc = ARM_LINUX_BOOT_IF_CLASS(klass);
3717702e47cSPaolo Bonzini
372fe3c6174SPeter Maydell rc->phases.hold = arm_gic_common_reset_hold;
3737702e47cSPaolo Bonzini dc->realize = arm_gic_common_realize;
3744f67d30bSMarc-André Lureau device_class_set_props(dc, arm_gic_common_properties);
3757702e47cSPaolo Bonzini dc->vmsd = &vmstate_gic;
3768ff41f39SPeter Maydell albifc->arm_linux_init = arm_gic_common_linux_init;
3777702e47cSPaolo Bonzini }
3787702e47cSPaolo Bonzini
3797702e47cSPaolo Bonzini static const TypeInfo arm_gic_common_type = {
3807702e47cSPaolo Bonzini .name = TYPE_ARM_GIC_COMMON,
3817702e47cSPaolo Bonzini .parent = TYPE_SYS_BUS_DEVICE,
3827702e47cSPaolo Bonzini .instance_size = sizeof(GICState),
3837702e47cSPaolo Bonzini .class_size = sizeof(ARMGICCommonClass),
3847702e47cSPaolo Bonzini .class_init = arm_gic_common_class_init,
3857702e47cSPaolo Bonzini .abstract = true,
3868ff41f39SPeter Maydell .interfaces = (InterfaceInfo []) {
3878ff41f39SPeter Maydell { TYPE_ARM_LINUX_BOOT_IF },
3888ff41f39SPeter Maydell { },
3898ff41f39SPeter Maydell },
3907702e47cSPaolo Bonzini };
3917702e47cSPaolo Bonzini
register_types(void)3927702e47cSPaolo Bonzini static void register_types(void)
3937702e47cSPaolo Bonzini {
3947702e47cSPaolo Bonzini type_register_static(&arm_gic_common_type);
3957702e47cSPaolo Bonzini }
3967702e47cSPaolo Bonzini
type_init(register_types)3977702e47cSPaolo Bonzini type_init(register_types)
3980c40daf0SPhilippe Mathieu-Daudé
3990c40daf0SPhilippe Mathieu-Daudé const char *gic_class_name(void)
4000c40daf0SPhilippe Mathieu-Daudé {
4010c40daf0SPhilippe Mathieu-Daudé return kvm_irqchip_in_kernel() ? "kvm-arm-gic" : "arm_gic";
4020c40daf0SPhilippe Mathieu-Daudé }
403