xref: /openbmc/qemu/hw/ide/macio.c (revision 73f5d5bfb7b1f53c830bdd41cc20aefe12ab4827)
159f2a787SGerd Hoffmann /*
259f2a787SGerd Hoffmann  * QEMU IDE Emulation: MacIO support.
359f2a787SGerd Hoffmann  *
459f2a787SGerd Hoffmann  * Copyright (c) 2003 Fabrice Bellard
559f2a787SGerd Hoffmann  * Copyright (c) 2006 Openedhand Ltd.
659f2a787SGerd Hoffmann  *
759f2a787SGerd Hoffmann  * Permission is hereby granted, free of charge, to any person obtaining a copy
859f2a787SGerd Hoffmann  * of this software and associated documentation files (the "Software"), to deal
959f2a787SGerd Hoffmann  * in the Software without restriction, including without limitation the rights
1059f2a787SGerd Hoffmann  * to use, copy, modify, merge, publish, distribute, sublicense, and/or sell
1159f2a787SGerd Hoffmann  * copies of the Software, and to permit persons to whom the Software is
1259f2a787SGerd Hoffmann  * furnished to do so, subject to the following conditions:
1359f2a787SGerd Hoffmann  *
1459f2a787SGerd Hoffmann  * The above copyright notice and this permission notice shall be included in
1559f2a787SGerd Hoffmann  * all copies or substantial portions of the Software.
1659f2a787SGerd Hoffmann  *
1759f2a787SGerd Hoffmann  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
1859f2a787SGerd Hoffmann  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
1959f2a787SGerd Hoffmann  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
2059f2a787SGerd Hoffmann  * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
2159f2a787SGerd Hoffmann  * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
2259f2a787SGerd Hoffmann  * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN
2359f2a787SGerd Hoffmann  * THE SOFTWARE.
2459f2a787SGerd Hoffmann  */
250b8fa32fSMarkus Armbruster 
2653239262SPeter Maydell #include "qemu/osdep.h"
27da9f1172SPhilippe Mathieu-Daudé #include "hw/irq.h"
280d09e41aSPaolo Bonzini #include "hw/ppc/mac_dbdma.h"
29a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
30d6454270SMarkus Armbruster #include "migration/vmstate.h"
310b8fa32fSMarkus Armbruster #include "qemu/module.h"
329b164a46SMark Cave-Ayland #include "hw/misc/macio/macio.h"
334be74634SMarkus Armbruster #include "sysemu/block-backend.h"
349c17d615SPaolo Bonzini #include "sysemu/dma.h"
3559f2a787SGerd Hoffmann 
360316482eSPhilippe Mathieu-Daudé #include "ide-internal.h"
3759f2a787SGerd Hoffmann 
3833ce36bbSAlexander Graf /* debug MACIO */
3933ce36bbSAlexander Graf // #define DEBUG_MACIO
4033ce36bbSAlexander Graf 
4133ce36bbSAlexander Graf #ifdef DEBUG_MACIO
4233ce36bbSAlexander Graf static const int debug_macio = 1;
4333ce36bbSAlexander Graf #else
4433ce36bbSAlexander Graf static const int debug_macio = 0;
4533ce36bbSAlexander Graf #endif
4633ce36bbSAlexander Graf 
4733ce36bbSAlexander Graf #define MACIO_DPRINTF(fmt, ...) do { \
4833ce36bbSAlexander Graf         if (debug_macio) { \
4933ce36bbSAlexander Graf             printf(fmt , ## __VA_ARGS__); \
5033ce36bbSAlexander Graf         } \
5133ce36bbSAlexander Graf     } while (0)
5233ce36bbSAlexander Graf 
5333ce36bbSAlexander Graf 
5459f2a787SGerd Hoffmann /***********************************************************/
5559f2a787SGerd Hoffmann /* MacIO based PowerPC IDE */
5659f2a787SGerd Hoffmann 
5702c7c992SBlue Swirl #define MACIO_PAGE_SIZE 4096
5802c7c992SBlue Swirl 
pmac_ide_atapi_transfer_cb(void * opaque,int ret)5959f2a787SGerd Hoffmann static void pmac_ide_atapi_transfer_cb(void *opaque, int ret)
6059f2a787SGerd Hoffmann {
6159f2a787SGerd Hoffmann     DBDMA_io *io = opaque;
6259f2a787SGerd Hoffmann     MACIOIDEState *m = io->opaque;
632c50207fSPhilippe Mathieu-Daudé     IDEState *s = ide_bus_active_if(&m->bus);
640389b8f8SMark Cave-Ayland     int64_t offset;
654827ac1eSMark Cave-Ayland 
66b01d44cdSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_atapi_transfer_cb\n");
6759f2a787SGerd Hoffmann 
6859f2a787SGerd Hoffmann     if (ret < 0) {
69b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
70be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
7159f2a787SGerd Hoffmann         ide_atapi_io_error(s, ret);
72a597e79cSChristoph Hellwig         goto done;
7359f2a787SGerd Hoffmann     }
7459f2a787SGerd Hoffmann 
75cae32357SAlexander Graf     if (!m->dma_active) {
76cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
77cae32357SAlexander Graf                       s->nsector, io->len, s->status);
78cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
79cae32357SAlexander Graf         io->processing = false;
80cae32357SAlexander Graf         return;
81cae32357SAlexander Graf     }
82cae32357SAlexander Graf 
834827ac1eSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
84b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
85be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
8659f2a787SGerd Hoffmann         ide_atapi_cmd_ok(s);
87cae32357SAlexander Graf         m->dma_active = false;
88a597e79cSChristoph Hellwig         goto done;
8959f2a787SGerd Hoffmann     }
9059f2a787SGerd Hoffmann 
914827ac1eSMark Cave-Ayland     if (io->len == 0) {
924827ac1eSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
934827ac1eSMark Cave-Ayland         goto done;
9480fc95d8SAlexander Graf     }
9580fc95d8SAlexander Graf 
964827ac1eSMark Cave-Ayland     if (s->lba == -1) {
974827ac1eSMark Cave-Ayland         /* Non-block ATAPI transfer - just copy to RAM */
984827ac1eSMark Cave-Ayland         s->io_buffer_size = MIN(s->io_buffer_size, io->len);
99ddd495e5SMark Cave-Ayland         dma_memory_write(&address_space_memory, io->addr, s->io_buffer,
100ba06fe8aSPhilippe Mathieu-Daudé                          s->io_buffer_size, MEMTXATTRS_UNSPECIFIED);
10116275edbSMark Cave-Ayland         io->len = 0;
1024827ac1eSMark Cave-Ayland         ide_atapi_cmd_ok(s);
1034827ac1eSMark Cave-Ayland         m->dma_active = false;
1044827ac1eSMark Cave-Ayland         goto done;
10580fc95d8SAlexander Graf     }
10680fc95d8SAlexander Graf 
1070389b8f8SMark Cave-Ayland     /* Calculate current offset */
10897225170SMark Cave-Ayland     offset = ((int64_t)s->lba << 11) + s->io_buffer_index;
1090389b8f8SMark Cave-Ayland 
110be1e3439SMark Cave-Ayland     qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1,
111be1e3439SMark Cave-Ayland                      &address_space_memory);
112be1e3439SMark Cave-Ayland     qemu_sglist_add(&s->sg, io->addr, io->len);
113be1e3439SMark Cave-Ayland     s->io_buffer_size -= io->len;
114be1e3439SMark Cave-Ayland     s->io_buffer_index += io->len;
115be1e3439SMark Cave-Ayland     io->len = 0;
116be1e3439SMark Cave-Ayland 
117be1e3439SMark Cave-Ayland     s->bus->dma->aiocb = dma_blk_read(s->blk, &s->sg, offset, 0x1,
118be1e3439SMark Cave-Ayland                                       pmac_ide_atapi_transfer_cb, io);
119a597e79cSChristoph Hellwig     return;
120a597e79cSChristoph Hellwig 
121a597e79cSChristoph Hellwig done:
122b88b3c8bSAlberto Garcia     if (ret < 0) {
123b88b3c8bSAlberto Garcia         block_acct_failed(blk_get_stats(s->blk), &s->acct);
124b88b3c8bSAlberto Garcia     } else {
1254be74634SMarkus Armbruster         block_acct_done(blk_get_stats(s->blk), &s->acct);
126b88b3c8bSAlberto Garcia     }
12703c1280bSMark Cave-Ayland 
12803c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
12959f2a787SGerd Hoffmann     io->dma_end(opaque);
13059f2a787SGerd Hoffmann }
13159f2a787SGerd Hoffmann 
pmac_ide_transfer_cb(void * opaque,int ret)13259f2a787SGerd Hoffmann static void pmac_ide_transfer_cb(void *opaque, int ret)
13359f2a787SGerd Hoffmann {
13459f2a787SGerd Hoffmann     DBDMA_io *io = opaque;
13559f2a787SGerd Hoffmann     MACIOIDEState *m = io->opaque;
1362c50207fSPhilippe Mathieu-Daudé     IDEState *s = ide_bus_active_if(&m->bus);
1370389b8f8SMark Cave-Ayland     int64_t offset;
138bd4214fcSMark Cave-Ayland 
139bd4214fcSMark Cave-Ayland     MACIO_DPRINTF("pmac_ide_transfer_cb\n");
14059f2a787SGerd Hoffmann 
14159f2a787SGerd Hoffmann     if (ret < 0) {
142b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("DMA error: %d\n", ret);
143be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
14459f2a787SGerd Hoffmann         ide_dma_error(s);
145a597e79cSChristoph Hellwig         goto done;
14659f2a787SGerd Hoffmann     }
14759f2a787SGerd Hoffmann 
148cae32357SAlexander Graf     if (!m->dma_active) {
149cae32357SAlexander Graf         MACIO_DPRINTF("waiting for data (%#x - %#x - %x)\n",
150cae32357SAlexander Graf                       s->nsector, io->len, s->status);
151cae32357SAlexander Graf         /* data not ready yet, wait for the channel to get restarted */
152cae32357SAlexander Graf         io->processing = false;
153cae32357SAlexander Graf         return;
154cae32357SAlexander Graf     }
155cae32357SAlexander Graf 
156bd4214fcSMark Cave-Ayland     if (s->io_buffer_size <= 0) {
157b01d44cdSMark Cave-Ayland         MACIO_DPRINTF("End of IDE transfer\n");
158be1e3439SMark Cave-Ayland         qemu_sglist_destroy(&s->sg);
15959f2a787SGerd Hoffmann         s->status = READY_STAT | SEEK_STAT;
1600cfe719dSPhilippe Mathieu-Daudé         ide_bus_set_irq(s->bus);
161cae32357SAlexander Graf         m->dma_active = false;
162a597e79cSChristoph Hellwig         goto done;
16359f2a787SGerd Hoffmann     }
16459f2a787SGerd Hoffmann 
165bd4214fcSMark Cave-Ayland     if (io->len == 0) {
166bd4214fcSMark Cave-Ayland         MACIO_DPRINTF("End of DMA transfer\n");
167bd4214fcSMark Cave-Ayland         goto done;
168bd4214fcSMark Cave-Ayland     }
16959f2a787SGerd Hoffmann 
170bd4214fcSMark Cave-Ayland     /* Calculate number of sectors */
1710389b8f8SMark Cave-Ayland     offset = (ide_get_sector(s) << 9) + s->io_buffer_index;
17280fc95d8SAlexander Graf 
173be1e3439SMark Cave-Ayland     qemu_sglist_init(&s->sg, DEVICE(m), io->len / MACIO_PAGE_SIZE + 1,
174be1e3439SMark Cave-Ayland                      &address_space_memory);
175be1e3439SMark Cave-Ayland     qemu_sglist_add(&s->sg, io->addr, io->len);
176be1e3439SMark Cave-Ayland     s->io_buffer_size -= io->len;
177be1e3439SMark Cave-Ayland     s->io_buffer_index += io->len;
178be1e3439SMark Cave-Ayland     io->len = 0;
179be1e3439SMark Cave-Ayland 
18080fc95d8SAlexander Graf     switch (s->dma_cmd) {
18180fc95d8SAlexander Graf     case IDE_DMA_READ:
182be1e3439SMark Cave-Ayland         s->bus->dma->aiocb = dma_blk_read(s->blk, &s->sg, offset, 0x1,
183be1e3439SMark Cave-Ayland                                           pmac_ide_atapi_transfer_cb, io);
18480fc95d8SAlexander Graf         break;
18580fc95d8SAlexander Graf     case IDE_DMA_WRITE:
186be1e3439SMark Cave-Ayland         s->bus->dma->aiocb = dma_blk_write(s->blk, &s->sg, offset, 0x1,
187be1e3439SMark Cave-Ayland                                            pmac_ide_transfer_cb, io);
18880fc95d8SAlexander Graf         break;
18980fc95d8SAlexander Graf     case IDE_DMA_TRIM:
190be1e3439SMark Cave-Ayland         s->bus->dma->aiocb = dma_blk_io(blk_get_aio_context(s->blk), &s->sg,
191eb69953eSMark Cave-Ayland                                         offset, 0x1, ide_issue_trim, s,
192be1e3439SMark Cave-Ayland                                         pmac_ide_transfer_cb, io,
193be1e3439SMark Cave-Ayland                                         DMA_DIRECTION_TO_DEVICE);
194d353fb72SChristoph Hellwig         break;
195502356eeSPavel Butsykin     default:
196502356eeSPavel Butsykin         abort();
1974e1e0051SChristoph Hellwig     }
1983e300fa6SAlexander Graf 
199a597e79cSChristoph Hellwig     return;
200b9b2008bSPaolo Bonzini 
201a597e79cSChristoph Hellwig done:
202a597e79cSChristoph Hellwig     if (s->dma_cmd == IDE_DMA_READ || s->dma_cmd == IDE_DMA_WRITE) {
203b88b3c8bSAlberto Garcia         if (ret < 0) {
204b88b3c8bSAlberto Garcia             block_acct_failed(blk_get_stats(s->blk), &s->acct);
205b88b3c8bSAlberto Garcia         } else {
2064be74634SMarkus Armbruster             block_acct_done(blk_get_stats(s->blk), &s->acct);
207a597e79cSChristoph Hellwig         }
208b88b3c8bSAlberto Garcia     }
20903c1280bSMark Cave-Ayland 
21003c1280bSMark Cave-Ayland     ide_set_inactive(s, false);
211bd4214fcSMark Cave-Ayland     io->dma_end(opaque);
21259f2a787SGerd Hoffmann }
21359f2a787SGerd Hoffmann 
pmac_ide_transfer(DBDMA_io * io)21459f2a787SGerd Hoffmann static void pmac_ide_transfer(DBDMA_io *io)
21559f2a787SGerd Hoffmann {
21659f2a787SGerd Hoffmann     MACIOIDEState *m = io->opaque;
2172c50207fSPhilippe Mathieu-Daudé     IDEState *s = ide_bus_active_if(&m->bus);
21859f2a787SGerd Hoffmann 
21933ce36bbSAlexander Graf     MACIO_DPRINTF("\n");
22033ce36bbSAlexander Graf 
221cd8722bbSMarkus Armbruster     if (s->drive_kind == IDE_CD) {
2224be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
2235366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
2244827ac1eSMark Cave-Ayland 
22559f2a787SGerd Hoffmann         pmac_ide_atapi_transfer_cb(io, 0);
22659f2a787SGerd Hoffmann         return;
22759f2a787SGerd Hoffmann     }
22859f2a787SGerd Hoffmann 
229a597e79cSChristoph Hellwig     switch (s->dma_cmd) {
230a597e79cSChristoph Hellwig     case IDE_DMA_READ:
2314be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
2325366d0c8SBenoît Canet                          BLOCK_ACCT_READ);
233a597e79cSChristoph Hellwig         break;
234a597e79cSChristoph Hellwig     case IDE_DMA_WRITE:
2354be74634SMarkus Armbruster         block_acct_start(blk_get_stats(s->blk), &s->acct, io->len,
2365366d0c8SBenoît Canet                          BLOCK_ACCT_WRITE);
237a597e79cSChristoph Hellwig         break;
238a597e79cSChristoph Hellwig     default:
239a597e79cSChristoph Hellwig         break;
240a597e79cSChristoph Hellwig     }
241a597e79cSChristoph Hellwig 
24259f2a787SGerd Hoffmann     pmac_ide_transfer_cb(io, 0);
24359f2a787SGerd Hoffmann }
24459f2a787SGerd Hoffmann 
pmac_ide_flush(DBDMA_io * io)24559f2a787SGerd Hoffmann static void pmac_ide_flush(DBDMA_io *io)
24659f2a787SGerd Hoffmann {
24759f2a787SGerd Hoffmann     MACIOIDEState *m = io->opaque;
2482c50207fSPhilippe Mathieu-Daudé     IDEState *s = ide_bus_active_if(&m->bus);
24959f2a787SGerd Hoffmann 
25003c1280bSMark Cave-Ayland     if (s->bus->dma->aiocb) {
2510d0437aaSFam Zheng         blk_drain(s->blk);
252922453bcSStefan Hajnoczi     }
25359f2a787SGerd Hoffmann }
25459f2a787SGerd Hoffmann 
25559f2a787SGerd Hoffmann /* PowerMac IDE memory IO */
pmac_ide_read(void * opaque,hwaddr addr,unsigned size)2565abdf670SMark Cave-Ayland static uint64_t pmac_ide_read(void *opaque, hwaddr addr, unsigned size)
25759f2a787SGerd Hoffmann {
25859f2a787SGerd Hoffmann     MACIOIDEState *d = opaque;
2595abdf670SMark Cave-Ayland     uint64_t retval = 0xffffffff;
2605abdf670SMark Cave-Ayland     int reg = addr >> 4;
26159f2a787SGerd Hoffmann 
2625abdf670SMark Cave-Ayland     switch (reg) {
2635abdf670SMark Cave-Ayland     case 0x0:
264758c925eSLev Kujawski         if (size == 1) {
265758c925eSLev Kujawski             retval = ide_data_readw(&d->bus, 0) & 0xFF;
266758c925eSLev Kujawski         } else if (size == 2) {
26759f2a787SGerd Hoffmann             retval = ide_data_readw(&d->bus, 0);
2685abdf670SMark Cave-Ayland         } else if (size == 4) {
26959f2a787SGerd Hoffmann             retval = ide_data_readl(&d->bus, 0);
2705abdf670SMark Cave-Ayland         }
2715abdf670SMark Cave-Ayland         break;
2725abdf670SMark Cave-Ayland     case 0x1 ... 0x7:
2735abdf670SMark Cave-Ayland         if (size == 1) {
2745abdf670SMark Cave-Ayland             retval = ide_ioport_read(&d->bus, reg);
2755abdf670SMark Cave-Ayland         }
2765abdf670SMark Cave-Ayland         break;
2775abdf670SMark Cave-Ayland     case 0x8:
2785abdf670SMark Cave-Ayland     case 0x16:
2795abdf670SMark Cave-Ayland         if (size == 1) {
2805abdf670SMark Cave-Ayland             retval = ide_status_read(&d->bus, 0);
2815abdf670SMark Cave-Ayland         }
2825abdf670SMark Cave-Ayland         break;
2835abdf670SMark Cave-Ayland     case 0x20:
2845abdf670SMark Cave-Ayland         if (size == 4) {
2854f7265ffSBenjamin Herrenschmidt             retval = d->timing_reg;
2865abdf670SMark Cave-Ayland         }
2875abdf670SMark Cave-Ayland         break;
2885abdf670SMark Cave-Ayland     case 0x30:
2894f7265ffSBenjamin Herrenschmidt         /* This is an interrupt state register that only exists
2904f7265ffSBenjamin Herrenschmidt          * in the KeyLargo and later variants. Bit 0x8000_0000
2914f7265ffSBenjamin Herrenschmidt          * latches the DMA interrupt and has to be written to
2924f7265ffSBenjamin Herrenschmidt          * clear. Bit 0x4000_0000 is an image of the disk
2934f7265ffSBenjamin Herrenschmidt          * interrupt. MacOS X relies on this and will hang if
2944f7265ffSBenjamin Herrenschmidt          * we don't provide at least the disk interrupt
2954f7265ffSBenjamin Herrenschmidt          */
2965abdf670SMark Cave-Ayland         if (size == 4) {
2974f7265ffSBenjamin Herrenschmidt             retval = d->irq_reg;
29859f2a787SGerd Hoffmann         }
2995abdf670SMark Cave-Ayland         break;
3005abdf670SMark Cave-Ayland     }
3015abdf670SMark Cave-Ayland 
30259f2a787SGerd Hoffmann     return retval;
30359f2a787SGerd Hoffmann }
30459f2a787SGerd Hoffmann 
3055abdf670SMark Cave-Ayland 
pmac_ide_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)3065abdf670SMark Cave-Ayland static void pmac_ide_write(void *opaque, hwaddr addr, uint64_t val,
3075abdf670SMark Cave-Ayland                            unsigned size)
3085abdf670SMark Cave-Ayland {
3095abdf670SMark Cave-Ayland     MACIOIDEState *d = opaque;
3105abdf670SMark Cave-Ayland     int reg = addr >> 4;
3115abdf670SMark Cave-Ayland 
3125abdf670SMark Cave-Ayland     switch (reg) {
3135abdf670SMark Cave-Ayland     case 0x0:
3145abdf670SMark Cave-Ayland         if (size == 2) {
3155abdf670SMark Cave-Ayland             ide_data_writew(&d->bus, 0, val);
3165abdf670SMark Cave-Ayland         } else if (size == 4) {
3175abdf670SMark Cave-Ayland             ide_data_writel(&d->bus, 0, val);
3185abdf670SMark Cave-Ayland         }
3195abdf670SMark Cave-Ayland         break;
3205abdf670SMark Cave-Ayland     case 0x1 ... 0x7:
3215abdf670SMark Cave-Ayland         if (size == 1) {
3225abdf670SMark Cave-Ayland             ide_ioport_write(&d->bus, reg, val);
3235abdf670SMark Cave-Ayland         }
3245abdf670SMark Cave-Ayland         break;
3255abdf670SMark Cave-Ayland     case 0x8:
3265abdf670SMark Cave-Ayland     case 0x16:
3275abdf670SMark Cave-Ayland         if (size == 1) {
32898d98912SJohn Snow             ide_ctrl_write(&d->bus, 0, val);
3295abdf670SMark Cave-Ayland         }
3305abdf670SMark Cave-Ayland         break;
3315abdf670SMark Cave-Ayland     case 0x20:
3325abdf670SMark Cave-Ayland         if (size == 4) {
3335abdf670SMark Cave-Ayland             d->timing_reg = val;
3345abdf670SMark Cave-Ayland         }
3355abdf670SMark Cave-Ayland         break;
3365abdf670SMark Cave-Ayland     case 0x30:
3375abdf670SMark Cave-Ayland         if (size == 4) {
3385abdf670SMark Cave-Ayland             if (val & 0x80000000u) {
3395abdf670SMark Cave-Ayland                 d->irq_reg &= 0x7fffffff;
3405abdf670SMark Cave-Ayland             }
3415abdf670SMark Cave-Ayland         }
3425abdf670SMark Cave-Ayland         break;
3435abdf670SMark Cave-Ayland     }
3445abdf670SMark Cave-Ayland }
3455abdf670SMark Cave-Ayland 
346a348f108SStefan Weil static const MemoryRegionOps pmac_ide_ops = {
3475abdf670SMark Cave-Ayland     .read = pmac_ide_read,
3485abdf670SMark Cave-Ayland     .write = pmac_ide_write,
3495abdf670SMark Cave-Ayland     .valid.min_access_size = 1,
3505abdf670SMark Cave-Ayland     .valid.max_access_size = 4,
3515abdf670SMark Cave-Ayland     .endianness = DEVICE_LITTLE_ENDIAN,
35259f2a787SGerd Hoffmann };
35359f2a787SGerd Hoffmann 
35444bfa332SJuan Quintela static const VMStateDescription vmstate_pmac = {
35544bfa332SJuan Quintela     .name = "ide",
356c2a0125aSMark Cave-Ayland     .version_id = 5,
35744bfa332SJuan Quintela     .minimum_version_id = 0,
3588595c054SRichard Henderson     .fields = (const VMStateField[]) {
35944bfa332SJuan Quintela         VMSTATE_IDE_BUS(bus, MACIOIDEState),
36044bfa332SJuan Quintela         VMSTATE_IDE_DRIVES(bus.ifs, MACIOIDEState),
361bb37a8e8SMark Cave-Ayland         VMSTATE_BOOL(dma_active, MACIOIDEState),
362c2a0125aSMark Cave-Ayland         VMSTATE_UINT32(timing_reg, MACIOIDEState),
363c2a0125aSMark Cave-Ayland         VMSTATE_UINT32(irq_reg, MACIOIDEState),
36444bfa332SJuan Quintela         VMSTATE_END_OF_LIST()
36559f2a787SGerd Hoffmann     }
36644bfa332SJuan Quintela };
36759f2a787SGerd Hoffmann 
macio_ide_reset(DeviceState * dev)36807a7484eSAndreas Färber static void macio_ide_reset(DeviceState *dev)
36959f2a787SGerd Hoffmann {
37007a7484eSAndreas Färber     MACIOIDEState *d = MACIO_IDE(dev);
37159f2a787SGerd Hoffmann 
3724a643563SBlue Swirl     ide_bus_reset(&d->bus);
37359f2a787SGerd Hoffmann }
37459f2a787SGerd Hoffmann 
ide_nop_int(const IDEDMA * dma,bool is_write)375ae0cebd7SPhilippe Mathieu-Daudé static int ide_nop_int(const IDEDMA *dma, bool is_write)
3764aa3510fSAlexander Graf {
3774aa3510fSAlexander Graf     return 0;
3784aa3510fSAlexander Graf }
3794aa3510fSAlexander Graf 
ide_nop_int32(const IDEDMA * dma,int32_t l)380ae0cebd7SPhilippe Mathieu-Daudé static int32_t ide_nop_int32(const IDEDMA *dma, int32_t l)
3813251bdcfSJohn Snow {
3823251bdcfSJohn Snow     return 0;
3833251bdcfSJohn Snow }
3843251bdcfSJohn Snow 
ide_dbdma_start(const IDEDMA * dma,IDEState * s,BlockCompletionFunc * cb)385ae0cebd7SPhilippe Mathieu-Daudé static void ide_dbdma_start(const IDEDMA *dma, IDEState *s,
386097310b5SMarkus Armbruster                             BlockCompletionFunc *cb)
3874aa3510fSAlexander Graf {
3884aa3510fSAlexander Graf     MACIOIDEState *m = container_of(dma, MACIOIDEState, dma);
3894827ac1eSMark Cave-Ayland 
3904827ac1eSMark Cave-Ayland     s->io_buffer_index = 0;
391bd4214fcSMark Cave-Ayland     if (s->drive_kind == IDE_CD) {
3924827ac1eSMark Cave-Ayland         s->io_buffer_size = s->packet_transfer_size;
393bd4214fcSMark Cave-Ayland     } else {
394b01d44cdSMark Cave-Ayland         s->io_buffer_size = s->nsector * BDRV_SECTOR_SIZE;
395bd4214fcSMark Cave-Ayland     }
3964827ac1eSMark Cave-Ayland 
3974827ac1eSMark Cave-Ayland     MACIO_DPRINTF("\n\n------------ IDE transfer\n");
3984827ac1eSMark Cave-Ayland     MACIO_DPRINTF("buffer_size: %x   buffer_index: %x\n",
3994827ac1eSMark Cave-Ayland                   s->io_buffer_size, s->io_buffer_index);
4004827ac1eSMark Cave-Ayland     MACIO_DPRINTF("lba: %x    size: %x\n", s->lba, s->io_buffer_size);
4014827ac1eSMark Cave-Ayland     MACIO_DPRINTF("-------------------------\n");
4024827ac1eSMark Cave-Ayland 
403cae32357SAlexander Graf     m->dma_active = true;
4044aa3510fSAlexander Graf     DBDMA_kick(m->dbdma);
4054aa3510fSAlexander Graf }
4064aa3510fSAlexander Graf 
4074aa3510fSAlexander Graf static const IDEDMAOps dbdma_ops = {
4084aa3510fSAlexander Graf     .start_dma      = ide_dbdma_start,
4093251bdcfSJohn Snow     .prepare_buf    = ide_nop_int32,
4104aa3510fSAlexander Graf     .rw_buf         = ide_nop_int,
4114aa3510fSAlexander Graf };
4124aa3510fSAlexander Graf 
macio_ide_realizefn(DeviceState * dev,Error ** errp)41307a7484eSAndreas Färber static void macio_ide_realizefn(DeviceState *dev, Error **errp)
41459f2a787SGerd Hoffmann {
41507a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(dev);
41659f2a787SGerd Hoffmann 
417*efb35934SMark Cave-Ayland     ide_bus_init_output_irq(&s->bus,
418*efb35934SMark Cave-Ayland                             qdev_get_gpio_in(dev, MACIO_IDE_PMAC_IDE_IRQ));
4194aa3510fSAlexander Graf 
4204aa3510fSAlexander Graf     /* Register DMA callbacks */
4214aa3510fSAlexander Graf     s->dma.ops = &dbdma_ops;
4224aa3510fSAlexander Graf     s->bus.dma = &s->dma;
42359f2a787SGerd Hoffmann }
42407a7484eSAndreas Färber 
pmac_ide_irq(void * opaque,int n,int level)4254f7265ffSBenjamin Herrenschmidt static void pmac_ide_irq(void *opaque, int n, int level)
4264f7265ffSBenjamin Herrenschmidt {
4274f7265ffSBenjamin Herrenschmidt     MACIOIDEState *s = opaque;
4284f7265ffSBenjamin Herrenschmidt     uint32_t mask = 0x80000000u >> n;
4294f7265ffSBenjamin Herrenschmidt 
4304f7265ffSBenjamin Herrenschmidt     /* We need to reflect the IRQ state in the irq register */
4314f7265ffSBenjamin Herrenschmidt     if (level) {
4324f7265ffSBenjamin Herrenschmidt         s->irq_reg |= mask;
4334f7265ffSBenjamin Herrenschmidt     } else {
4344f7265ffSBenjamin Herrenschmidt         s->irq_reg &= ~mask;
4354f7265ffSBenjamin Herrenschmidt     }
4364f7265ffSBenjamin Herrenschmidt 
4374f7265ffSBenjamin Herrenschmidt     if (n) {
4384f7265ffSBenjamin Herrenschmidt         qemu_set_irq(s->real_ide_irq, level);
4394f7265ffSBenjamin Herrenschmidt     } else {
4404f7265ffSBenjamin Herrenschmidt         qemu_set_irq(s->real_dma_irq, level);
4414f7265ffSBenjamin Herrenschmidt     }
4424f7265ffSBenjamin Herrenschmidt }
4434f7265ffSBenjamin Herrenschmidt 
macio_ide_initfn(Object * obj)44407a7484eSAndreas Färber static void macio_ide_initfn(Object *obj)
44507a7484eSAndreas Färber {
44607a7484eSAndreas Färber     SysBusDevice *d = SYS_BUS_DEVICE(obj);
44707a7484eSAndreas Färber     MACIOIDEState *s = MACIO_IDE(obj);
44807a7484eSAndreas Färber 
44982c74ac4SPeter Maydell     ide_bus_init(&s->bus, sizeof(s->bus), DEVICE(obj), 0, 2);
4501437c94bSPaolo Bonzini     memory_region_init_io(&s->mem, obj, &pmac_ide_ops, s, "pmac-ide", 0x1000);
45107a7484eSAndreas Färber     sysbus_init_mmio(d, &s->mem);
4524f7265ffSBenjamin Herrenschmidt     sysbus_init_irq(d, &s->real_ide_irq);
4534f7265ffSBenjamin Herrenschmidt     sysbus_init_irq(d, &s->real_dma_irq);
454*efb35934SMark Cave-Ayland 
455*efb35934SMark Cave-Ayland     qdev_init_gpio_in(DEVICE(obj), pmac_ide_irq, MACIO_IDE_PMAC_NIRQS);
456e451b85fSMark Cave-Ayland 
457e451b85fSMark Cave-Ayland     object_property_add_link(obj, "dbdma", TYPE_MAC_DBDMA,
458e451b85fSMark Cave-Ayland                              (Object **) &s->dbdma,
459d2623129SMarkus Armbruster                              qdev_prop_allow_set_link_before_realize, 0);
46007a7484eSAndreas Färber }
46107a7484eSAndreas Färber 
4620fc84331SMark Cave-Ayland static Property macio_ide_properties[] = {
4630fc84331SMark Cave-Ayland     DEFINE_PROP_UINT32("channel", MACIOIDEState, channel, 0),
4645c8e3d17SMark Cave-Ayland     DEFINE_PROP_UINT32("addr", MACIOIDEState, addr, -1),
4650fc84331SMark Cave-Ayland     DEFINE_PROP_END_OF_LIST(),
4660fc84331SMark Cave-Ayland };
4670fc84331SMark Cave-Ayland 
macio_ide_class_init(ObjectClass * oc,void * data)46807a7484eSAndreas Färber static void macio_ide_class_init(ObjectClass *oc, void *data)
46907a7484eSAndreas Färber {
47007a7484eSAndreas Färber     DeviceClass *dc = DEVICE_CLASS(oc);
47107a7484eSAndreas Färber 
47207a7484eSAndreas Färber     dc->realize = macio_ide_realizefn;
47307a7484eSAndreas Färber     device_class_set_legacy_reset(dc, macio_ide_reset);
4744f67d30bSMarc-André Lureau     device_class_set_props(dc, macio_ide_properties);
47507a7484eSAndreas Färber     dc->vmsd = &vmstate_pmac;
4763469d9bcSLaurent Vivier     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
47707a7484eSAndreas Färber }
47807a7484eSAndreas Färber 
47907a7484eSAndreas Färber static const TypeInfo macio_ide_type_info = {
48007a7484eSAndreas Färber     .name = TYPE_MACIO_IDE,
48107a7484eSAndreas Färber     .parent = TYPE_SYS_BUS_DEVICE,
48207a7484eSAndreas Färber     .instance_size = sizeof(MACIOIDEState),
48307a7484eSAndreas Färber     .instance_init = macio_ide_initfn,
48407a7484eSAndreas Färber     .class_init = macio_ide_class_init,
48507a7484eSAndreas Färber };
48607a7484eSAndreas Färber 
macio_ide_register_types(void)48707a7484eSAndreas Färber static void macio_ide_register_types(void)
48807a7484eSAndreas Färber {
48907a7484eSAndreas Färber     type_register_static(&macio_ide_type_info);
49007a7484eSAndreas Färber }
49107a7484eSAndreas Färber 
49214eefd0eSAlexander Graf /* hd_table must contain 2 block drivers */
macio_ide_init_drives(MACIOIDEState * s,DriveInfo ** hd_table)49307a7484eSAndreas Färber void macio_ide_init_drives(MACIOIDEState *s, DriveInfo **hd_table)
49407a7484eSAndreas Färber {
49507a7484eSAndreas Färber     int i;
49607a7484eSAndreas Färber 
49707a7484eSAndreas Färber     for (i = 0; i < 2; i++) {
49807a7484eSAndreas Färber         if (hd_table[i]) {
499b6a5ab27SPhilippe Mathieu-Daudé             ide_bus_create_drive(&s->bus, i, hd_table[i]);
50007a7484eSAndreas Färber         }
50107a7484eSAndreas Färber     }
50207a7484eSAndreas Färber }
50307a7484eSAndreas Färber 
macio_ide_register_dma(MACIOIDEState * s)504e451b85fSMark Cave-Ayland void macio_ide_register_dma(MACIOIDEState *s)
50507a7484eSAndreas Färber {
506*efb35934SMark Cave-Ayland     DBDMA_register_channel(s->dbdma, s->channel,
507*efb35934SMark Cave-Ayland                            qdev_get_gpio_in(DEVICE(s), MACIO_IDE_PMAC_DMA_IRQ),
50807a7484eSAndreas Färber                            pmac_ide_transfer, pmac_ide_flush, s);
50907a7484eSAndreas Färber }
51007a7484eSAndreas Färber 
51107a7484eSAndreas Färber type_init(macio_ide_register_types)
512