xref: /openbmc/qemu/hw/ide/ahci.c (revision 423be09ab9492735924e73a2d36069784441ebc6)
1f6ad2e32SAlexander Graf /*
2f6ad2e32SAlexander Graf  * QEMU AHCI Emulation
3f6ad2e32SAlexander Graf  *
4f6ad2e32SAlexander Graf  * Copyright (c) 2010 qiaochong@loongson.cn
5f6ad2e32SAlexander Graf  * Copyright (c) 2010 Roland Elek <elek.roland@gmail.com>
6f6ad2e32SAlexander Graf  * Copyright (c) 2010 Sebastian Herbszt <herbszt@gmx.de>
7f6ad2e32SAlexander Graf  * Copyright (c) 2010 Alexander Graf <agraf@suse.de>
8f6ad2e32SAlexander Graf  *
9f6ad2e32SAlexander Graf  * This library is free software; you can redistribute it and/or
10f6ad2e32SAlexander Graf  * modify it under the terms of the GNU Lesser General Public
11f6ad2e32SAlexander Graf  * License as published by the Free Software Foundation; either
1261f3c91aSChetan Pant  * version 2.1 of the License, or (at your option) any later version.
13f6ad2e32SAlexander Graf  *
14f6ad2e32SAlexander Graf  * This library is distributed in the hope that it will be useful,
15f6ad2e32SAlexander Graf  * but WITHOUT ANY WARRANTY; without even the implied warranty of
16f6ad2e32SAlexander Graf  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the GNU
17f6ad2e32SAlexander Graf  * Lesser General Public License for more details.
18f6ad2e32SAlexander Graf  *
19f6ad2e32SAlexander Graf  * You should have received a copy of the GNU Lesser General Public
20f6ad2e32SAlexander Graf  * License along with this library; if not, see <http://www.gnu.org/licenses/>.
21f6ad2e32SAlexander Graf  *
22f6ad2e32SAlexander Graf  */
23f6ad2e32SAlexander Graf 
2453239262SPeter Maydell #include "qemu/osdep.h"
25da9f1172SPhilippe Mathieu-Daudé #include "hw/irq.h"
26a9c94277SMarkus Armbruster #include "hw/pci/msi.h"
27a9c94277SMarkus Armbruster #include "hw/pci/pci.h"
28a27bd6c7SMarkus Armbruster #include "hw/qdev-properties.h"
29d6454270SMarkus Armbruster #include "migration/vmstate.h"
30f6ad2e32SAlexander Graf 
31d49b6836SMarkus Armbruster #include "qemu/error-report.h"
3206e35065SJohn Snow #include "qemu/log.h"
33db725815SMarkus Armbruster #include "qemu/main-loop.h"
340b8fa32fSMarkus Armbruster #include "qemu/module.h"
354be74634SMarkus Armbruster #include "sysemu/block-backend.h"
369c17d615SPaolo Bonzini #include "sysemu/dma.h"
37a9c94277SMarkus Armbruster #include "hw/ide/pci.h"
38d407be08SPhilippe Mathieu-Daudé #include "hw/ide/ahci-pci.h"
39fbb5945eSPhilippe Mathieu-Daudé #include "hw/ide/ahci-sysbus.h"
402f73edacSBALATON Zoltan #include "ahci-internal.h"
410316482eSPhilippe Mathieu-Daudé #include "ide-internal.h"
42f6ad2e32SAlexander Graf 
43e4baa9f0SJohn Snow #include "trace.h"
44f6ad2e32SAlexander Graf 
45f6ad2e32SAlexander Graf static void check_cmd(AHCIState *s, int port);
46e2a5d9b3SNiklas Cassel static void handle_cmd(AHCIState *s, int port, uint8_t slot);
47f6ad2e32SAlexander Graf static void ahci_reset_port(AHCIState *s, int port);
482967dc82SNiklas Cassel static bool ahci_write_fis_d2h(AHCIDevice *ad, bool d2h_fis_i);
49e2a5d9b3SNiklas Cassel static void ahci_clear_cmd_issue(AHCIDevice *ad, uint8_t slot);
5087e62065SAlexander Graf static void ahci_init_d2h(AHCIDevice *ad);
51ae0cebd7SPhilippe Mathieu-Daudé static int ahci_dma_prepare_buf(const IDEDMA *dma, int32_t limit);
52a13ab5a3SJohn Snow static bool ahci_map_clb_address(AHCIDevice *ad);
53a13ab5a3SJohn Snow static bool ahci_map_fis_address(AHCIDevice *ad);
54fc3d8e11SJohn Snow static void ahci_unmap_clb_address(AHCIDevice *ad);
55fc3d8e11SJohn Snow static void ahci_unmap_fis_address(AHCIDevice *ad);
56659142ecSJohn Snow 
57da868a46SJohn Snow static const char *AHCIHostReg_lookup[AHCI_HOST_REG__COUNT] = {
58da868a46SJohn Snow     [AHCI_HOST_REG_CAP]        = "CAP",
59da868a46SJohn Snow     [AHCI_HOST_REG_CTL]        = "GHC",
60da868a46SJohn Snow     [AHCI_HOST_REG_IRQ_STAT]   = "IS",
61da868a46SJohn Snow     [AHCI_HOST_REG_PORTS_IMPL] = "PI",
62da868a46SJohn Snow     [AHCI_HOST_REG_VERSION]    = "VS",
63da868a46SJohn Snow     [AHCI_HOST_REG_CCC_CTL]    = "CCC_CTL",
64da868a46SJohn Snow     [AHCI_HOST_REG_CCC_PORTS]  = "CCC_PORTS",
65da868a46SJohn Snow     [AHCI_HOST_REG_EM_LOC]     = "EM_LOC",
66da868a46SJohn Snow     [AHCI_HOST_REG_EM_CTL]     = "EM_CTL",
67da868a46SJohn Snow     [AHCI_HOST_REG_CAP2]       = "CAP2",
68da868a46SJohn Snow     [AHCI_HOST_REG_BOHC]       = "BOHC",
69da868a46SJohn Snow };
70da868a46SJohn Snow 
714e6e1de4SJohn Snow static const char *AHCIPortReg_lookup[AHCI_PORT_REG__COUNT] = {
724e6e1de4SJohn Snow     [AHCI_PORT_REG_LST_ADDR]    = "PxCLB",
734e6e1de4SJohn Snow     [AHCI_PORT_REG_LST_ADDR_HI] = "PxCLBU",
744e6e1de4SJohn Snow     [AHCI_PORT_REG_FIS_ADDR]    = "PxFB",
754e6e1de4SJohn Snow     [AHCI_PORT_REG_FIS_ADDR_HI] = "PxFBU",
764e6e1de4SJohn Snow     [AHCI_PORT_REG_IRQ_STAT]    = "PxIS",
774e6e1de4SJohn Snow     [AHCI_PORT_REG_IRQ_MASK]    = "PXIE",
784e6e1de4SJohn Snow     [AHCI_PORT_REG_CMD]         = "PxCMD",
794e6e1de4SJohn Snow     [7]                         = "Reserved",
804e6e1de4SJohn Snow     [AHCI_PORT_REG_TFDATA]      = "PxTFD",
814e6e1de4SJohn Snow     [AHCI_PORT_REG_SIG]         = "PxSIG",
824e6e1de4SJohn Snow     [AHCI_PORT_REG_SCR_STAT]    = "PxSSTS",
834e6e1de4SJohn Snow     [AHCI_PORT_REG_SCR_CTL]     = "PxSCTL",
844e6e1de4SJohn Snow     [AHCI_PORT_REG_SCR_ERR]     = "PxSERR",
854e6e1de4SJohn Snow     [AHCI_PORT_REG_SCR_ACT]     = "PxSACT",
864e6e1de4SJohn Snow     [AHCI_PORT_REG_CMD_ISSUE]   = "PxCI",
874e6e1de4SJohn Snow     [AHCI_PORT_REG_SCR_NOTIF]   = "PxSNTF",
884e6e1de4SJohn Snow     [AHCI_PORT_REG_FIS_CTL]     = "PxFBS",
894e6e1de4SJohn Snow     [AHCI_PORT_REG_DEV_SLEEP]   = "PxDEVSLP",
904e6e1de4SJohn Snow     [18 ... 27]                 = "Reserved",
914e6e1de4SJohn Snow     [AHCI_PORT_REG_VENDOR_1 ...
924e6e1de4SJohn Snow      AHCI_PORT_REG_VENDOR_4]    = "PxVS",
934e6e1de4SJohn Snow };
944e6e1de4SJohn Snow 
955fa0feecSJohn Snow static const char *AHCIPortIRQ_lookup[AHCI_PORT_IRQ__COUNT] = {
965fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_DHRS] = "DHRS",
975fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_PSS]  = "PSS",
985fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_DSS]  = "DSS",
995fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_SDBS] = "SDBS",
1005fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_UFS]  = "UFS",
1015fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_DPS]  = "DPS",
1025fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_PCS]  = "PCS",
1035fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_DMPS] = "DMPS",
1045fa0feecSJohn Snow     [8 ... 21]               = "RESERVED",
1055fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_PRCS] = "PRCS",
1065fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_IPMS] = "IPMS",
1075fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_OFS]  = "OFS",
1085fa0feecSJohn Snow     [25]                     = "RESERVED",
1095fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_INFS] = "INFS",
1105fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_IFS]  = "IFS",
1115fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_HBDS] = "HBDS",
1125fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_HBFS] = "HBFS",
1135fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_TFES] = "TFES",
1145fa0feecSJohn Snow     [AHCI_PORT_IRQ_BIT_CPDS] = "CPDS"
1155fa0feecSJohn Snow };
116f6ad2e32SAlexander Graf 
ahci_port_read(AHCIState * s,int port,int offset)117f6ad2e32SAlexander Graf static uint32_t ahci_port_read(AHCIState *s, int port, int offset)
118f6ad2e32SAlexander Graf {
119f6ad2e32SAlexander Graf     uint32_t val;
120536551d7SJohn Snow     AHCIPortRegs *pr = &s->dev[port].port_regs;
121536551d7SJohn Snow     enum AHCIPortReg regnum = offset / sizeof(uint32_t);
122536551d7SJohn Snow     assert(regnum < (AHCI_PORT_ADDR_OFFSET_LEN / sizeof(uint32_t)));
123f6ad2e32SAlexander Graf 
124536551d7SJohn Snow     switch (regnum) {
125536551d7SJohn Snow     case AHCI_PORT_REG_LST_ADDR:
126f6ad2e32SAlexander Graf         val = pr->lst_addr;
127f6ad2e32SAlexander Graf         break;
128536551d7SJohn Snow     case AHCI_PORT_REG_LST_ADDR_HI:
129f6ad2e32SAlexander Graf         val = pr->lst_addr_hi;
130f6ad2e32SAlexander Graf         break;
131536551d7SJohn Snow     case AHCI_PORT_REG_FIS_ADDR:
132f6ad2e32SAlexander Graf         val = pr->fis_addr;
133f6ad2e32SAlexander Graf         break;
134536551d7SJohn Snow     case AHCI_PORT_REG_FIS_ADDR_HI:
135f6ad2e32SAlexander Graf         val = pr->fis_addr_hi;
136f6ad2e32SAlexander Graf         break;
137536551d7SJohn Snow     case AHCI_PORT_REG_IRQ_STAT:
138f6ad2e32SAlexander Graf         val = pr->irq_stat;
139f6ad2e32SAlexander Graf         break;
140536551d7SJohn Snow     case AHCI_PORT_REG_IRQ_MASK:
141f6ad2e32SAlexander Graf         val = pr->irq_mask;
142f6ad2e32SAlexander Graf         break;
143536551d7SJohn Snow     case AHCI_PORT_REG_CMD:
144f6ad2e32SAlexander Graf         val = pr->cmd;
145f6ad2e32SAlexander Graf         break;
146536551d7SJohn Snow     case AHCI_PORT_REG_TFDATA:
147fac7aa7fSJohn Snow         val = pr->tfdata;
148f6ad2e32SAlexander Graf         break;
149536551d7SJohn Snow     case AHCI_PORT_REG_SIG:
150f6ad2e32SAlexander Graf         val = pr->sig;
151f6ad2e32SAlexander Graf         break;
152536551d7SJohn Snow     case AHCI_PORT_REG_SCR_STAT:
1534be74634SMarkus Armbruster         if (s->dev[port].port.ifs[0].blk) {
154f6ad2e32SAlexander Graf             val = SATA_SCR_SSTATUS_DET_DEV_PRESENT_PHY_UP |
155f6ad2e32SAlexander Graf                   SATA_SCR_SSTATUS_SPD_GEN1 | SATA_SCR_SSTATUS_IPM_ACTIVE;
156f6ad2e32SAlexander Graf         } else {
157f6ad2e32SAlexander Graf             val = SATA_SCR_SSTATUS_DET_NODEV;
158f6ad2e32SAlexander Graf         }
159f6ad2e32SAlexander Graf         break;
160536551d7SJohn Snow     case AHCI_PORT_REG_SCR_CTL:
161f6ad2e32SAlexander Graf         val = pr->scr_ctl;
162f6ad2e32SAlexander Graf         break;
163536551d7SJohn Snow     case AHCI_PORT_REG_SCR_ERR:
164f6ad2e32SAlexander Graf         val = pr->scr_err;
165f6ad2e32SAlexander Graf         break;
166536551d7SJohn Snow     case AHCI_PORT_REG_SCR_ACT:
167f6ad2e32SAlexander Graf         val = pr->scr_act;
168f6ad2e32SAlexander Graf         break;
169536551d7SJohn Snow     case AHCI_PORT_REG_CMD_ISSUE:
170f6ad2e32SAlexander Graf         val = pr->cmd_issue;
171f6ad2e32SAlexander Graf         break;
172f6ad2e32SAlexander Graf     default:
173e5389163SJohn Snow         trace_ahci_port_read_default(s, port, AHCIPortReg_lookup[regnum],
174e5389163SJohn Snow                                      offset);
175f6ad2e32SAlexander Graf         val = 0;
176f6ad2e32SAlexander Graf     }
177f6ad2e32SAlexander Graf 
178e5389163SJohn Snow     trace_ahci_port_read(s, port, AHCIPortReg_lookup[regnum], offset, val);
179e4baa9f0SJohn Snow     return val;
180f6ad2e32SAlexander Graf }
181f6ad2e32SAlexander Graf 
ahci_irq_raise(AHCIState * s)182dc5a43edSJohn Snow static void ahci_irq_raise(AHCIState *s)
183f6ad2e32SAlexander Graf {
184bb639f82SAlistair Francis     DeviceState *dev_state = s->container;
185bb639f82SAlistair Francis     PCIDevice *pci_dev = (PCIDevice *) object_dynamic_cast(OBJECT(dev_state),
186bb639f82SAlistair Francis                                                            TYPE_PCI_DEVICE);
187f6ad2e32SAlexander Graf 
188e4baa9f0SJohn Snow     trace_ahci_irq_raise(s);
189f6ad2e32SAlexander Graf 
190bd164307SRob Herring     if (pci_dev && msi_enabled(pci_dev)) {
1910d3aea56SAndreas Färber         msi_notify(pci_dev, 0);
192f6ad2e32SAlexander Graf     } else {
193f6ad2e32SAlexander Graf         qemu_irq_raise(s->irq);
194f6ad2e32SAlexander Graf     }
195f6ad2e32SAlexander Graf }
196f6ad2e32SAlexander Graf 
ahci_irq_lower(AHCIState * s)197dc5a43edSJohn Snow static void ahci_irq_lower(AHCIState *s)
198f6ad2e32SAlexander Graf {
199bb639f82SAlistair Francis     DeviceState *dev_state = s->container;
200bb639f82SAlistair Francis     PCIDevice *pci_dev = (PCIDevice *) object_dynamic_cast(OBJECT(dev_state),
201bb639f82SAlistair Francis                                                            TYPE_PCI_DEVICE);
202f6ad2e32SAlexander Graf 
203e4baa9f0SJohn Snow     trace_ahci_irq_lower(s);
204f6ad2e32SAlexander Graf 
205bd164307SRob Herring     if (!pci_dev || !msi_enabled(pci_dev)) {
206f6ad2e32SAlexander Graf         qemu_irq_lower(s->irq);
207f6ad2e32SAlexander Graf     }
208f6ad2e32SAlexander Graf }
209f6ad2e32SAlexander Graf 
ahci_check_irq(AHCIState * s)210f6ad2e32SAlexander Graf static void ahci_check_irq(AHCIState *s)
211f6ad2e32SAlexander Graf {
212f6ad2e32SAlexander Graf     int i;
213e4baa9f0SJohn Snow     uint32_t old_irq = s->control_regs.irqstatus;
214f6ad2e32SAlexander Graf 
215b8676728SAlexander Graf     s->control_regs.irqstatus = 0;
2162c4b9d0eSAlexander Graf     for (i = 0; i < s->ports; i++) {
217f6ad2e32SAlexander Graf         AHCIPortRegs *pr = &s->dev[i].port_regs;
218f6ad2e32SAlexander Graf         if (pr->irq_stat & pr->irq_mask) {
219f6ad2e32SAlexander Graf             s->control_regs.irqstatus |= (1 << i);
220f6ad2e32SAlexander Graf         }
221f6ad2e32SAlexander Graf     }
222e4baa9f0SJohn Snow     trace_ahci_check_irq(s, old_irq, s->control_regs.irqstatus);
223f6ad2e32SAlexander Graf     if (s->control_regs.irqstatus &&
224f6ad2e32SAlexander Graf         (s->control_regs.ghc & HOST_CTL_IRQ_EN)) {
225dc5a43edSJohn Snow             ahci_irq_raise(s);
226f6ad2e32SAlexander Graf     } else {
227dc5a43edSJohn Snow         ahci_irq_lower(s);
228f6ad2e32SAlexander Graf     }
229f6ad2e32SAlexander Graf }
230f6ad2e32SAlexander Graf 
ahci_trigger_irq(AHCIState * s,AHCIDevice * d,enum AHCIPortIRQ irqbit)231f6ad2e32SAlexander Graf static void ahci_trigger_irq(AHCIState *s, AHCIDevice *d,
2325fa0feecSJohn Snow                              enum AHCIPortIRQ irqbit)
233f6ad2e32SAlexander Graf {
234159a9df0SJohn Snow     g_assert((unsigned)irqbit < 32);
2355fa0feecSJohn Snow     uint32_t irq = 1U << irqbit;
2365fa0feecSJohn Snow     uint32_t irqstat = d->port_regs.irq_stat | irq;
237f6ad2e32SAlexander Graf 
2385fa0feecSJohn Snow     trace_ahci_trigger_irq(s, d->port_no,
2395fa0feecSJohn Snow                            AHCIPortIRQ_lookup[irqbit], irq,
2405fa0feecSJohn Snow                            d->port_regs.irq_stat, irqstat,
2415fa0feecSJohn Snow                            irqstat & d->port_regs.irq_mask);
2425fa0feecSJohn Snow 
2435fa0feecSJohn Snow     d->port_regs.irq_stat = irqstat;
244f6ad2e32SAlexander Graf     ahci_check_irq(s);
245f6ad2e32SAlexander Graf }
246f6ad2e32SAlexander Graf 
map_page(AddressSpace * as,uint8_t ** ptr,uint64_t addr,uint32_t wanted)2475a18e67dSLe Tan static void map_page(AddressSpace *as, uint8_t **ptr, uint64_t addr,
2485a18e67dSLe Tan                      uint32_t wanted)
249f6ad2e32SAlexander Graf {
250a8170e5eSAvi Kivity     hwaddr len = wanted;
251f6ad2e32SAlexander Graf 
252f6ad2e32SAlexander Graf     if (*ptr) {
2535a18e67dSLe Tan         dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len);
254f6ad2e32SAlexander Graf     }
255f6ad2e32SAlexander Graf 
256a1d4b0a3SPhilippe Mathieu-Daudé     *ptr = dma_memory_map(as, addr, &len, DMA_DIRECTION_FROM_DEVICE,
257a1d4b0a3SPhilippe Mathieu-Daudé                           MEMTXATTRS_UNSPECIFIED);
2581d1c4bdbSPhilippe Mathieu-Daudé     if (len < wanted && *ptr) {
2595a18e67dSLe Tan         dma_memory_unmap(as, *ptr, len, DMA_DIRECTION_FROM_DEVICE, len);
260f6ad2e32SAlexander Graf         *ptr = NULL;
261f6ad2e32SAlexander Graf     }
262f6ad2e32SAlexander Graf }
263f6ad2e32SAlexander Graf 
264cd6cb73bSJohn Snow /**
265cd6cb73bSJohn Snow  * Check the cmd register to see if we should start or stop
266cd6cb73bSJohn Snow  * the DMA or FIS RX engines.
267cd6cb73bSJohn Snow  *
268d5904749SJohn Snow  * @ad: Device to dis/engage.
269cd6cb73bSJohn Snow  *
270cd6cb73bSJohn Snow  * @return 0 on success, -1 on error.
271cd6cb73bSJohn Snow  */
ahci_cond_start_engines(AHCIDevice * ad)272d5904749SJohn Snow static int ahci_cond_start_engines(AHCIDevice *ad)
273cd6cb73bSJohn Snow {
274cd6cb73bSJohn Snow     AHCIPortRegs *pr = &ad->port_regs;
275d5904749SJohn Snow     bool cmd_start = pr->cmd & PORT_CMD_START;
276d5904749SJohn Snow     bool cmd_on    = pr->cmd & PORT_CMD_LIST_ON;
277d5904749SJohn Snow     bool fis_start = pr->cmd & PORT_CMD_FIS_RX;
278d5904749SJohn Snow     bool fis_on    = pr->cmd & PORT_CMD_FIS_ON;
279cd6cb73bSJohn Snow 
280d5904749SJohn Snow     if (cmd_start && !cmd_on) {
281f32a2f33SJohn Snow         if (!ahci_map_clb_address(ad)) {
282d5904749SJohn Snow             pr->cmd &= ~PORT_CMD_START;
283cd6cb73bSJohn Snow             error_report("AHCI: Failed to start DMA engine: "
284cd6cb73bSJohn Snow                          "bad command list buffer address");
285cd6cb73bSJohn Snow             return -1;
286cd6cb73bSJohn Snow         }
287d5904749SJohn Snow     } else if (!cmd_start && cmd_on) {
288cd6cb73bSJohn Snow         ahci_unmap_clb_address(ad);
289cd6cb73bSJohn Snow     }
290cd6cb73bSJohn Snow 
291d5904749SJohn Snow     if (fis_start && !fis_on) {
292f32a2f33SJohn Snow         if (!ahci_map_fis_address(ad)) {
293d5904749SJohn Snow             pr->cmd &= ~PORT_CMD_FIS_RX;
294cd6cb73bSJohn Snow             error_report("AHCI: Failed to start FIS receive engine: "
295cd6cb73bSJohn Snow                          "bad FIS receive buffer address");
296cd6cb73bSJohn Snow             return -1;
297cd6cb73bSJohn Snow         }
298d5904749SJohn Snow     } else if (!fis_start && fis_on) {
299cd6cb73bSJohn Snow         ahci_unmap_fis_address(ad);
300cd6cb73bSJohn Snow     }
301cd6cb73bSJohn Snow 
302cd6cb73bSJohn Snow     return 0;
303cd6cb73bSJohn Snow }
304cd6cb73bSJohn Snow 
ahci_port_write(AHCIState * s,int port,int offset,uint32_t val)305f6ad2e32SAlexander Graf static void ahci_port_write(AHCIState *s, int port, int offset, uint32_t val)
306f6ad2e32SAlexander Graf {
307f6ad2e32SAlexander Graf     AHCIPortRegs *pr = &s->dev[port].port_regs;
308f647f458SJohn Snow     enum AHCIPortReg regnum = offset / sizeof(uint32_t);
309f647f458SJohn Snow     assert(regnum < (AHCI_PORT_ADDR_OFFSET_LEN / sizeof(uint32_t)));
31006e35065SJohn Snow     trace_ahci_port_write(s, port, AHCIPortReg_lookup[regnum], offset, val);
311f6ad2e32SAlexander Graf 
312f647f458SJohn Snow     switch (regnum) {
313f647f458SJohn Snow     case AHCI_PORT_REG_LST_ADDR:
314f6ad2e32SAlexander Graf         pr->lst_addr = val;
315f6ad2e32SAlexander Graf         break;
316f647f458SJohn Snow     case AHCI_PORT_REG_LST_ADDR_HI:
317f6ad2e32SAlexander Graf         pr->lst_addr_hi = val;
318f6ad2e32SAlexander Graf         break;
319f647f458SJohn Snow     case AHCI_PORT_REG_FIS_ADDR:
320f6ad2e32SAlexander Graf         pr->fis_addr = val;
321f6ad2e32SAlexander Graf         break;
322f647f458SJohn Snow     case AHCI_PORT_REG_FIS_ADDR_HI:
323f6ad2e32SAlexander Graf         pr->fis_addr_hi = val;
324f6ad2e32SAlexander Graf         break;
325f647f458SJohn Snow     case AHCI_PORT_REG_IRQ_STAT:
326f6ad2e32SAlexander Graf         pr->irq_stat &= ~val;
327b8676728SAlexander Graf         ahci_check_irq(s);
328f6ad2e32SAlexander Graf         break;
329f647f458SJohn Snow     case AHCI_PORT_REG_IRQ_MASK:
330f6ad2e32SAlexander Graf         pr->irq_mask = val & 0xfdc000ff;
331f6ad2e32SAlexander Graf         ahci_check_irq(s);
332f6ad2e32SAlexander Graf         break;
333f647f458SJohn Snow     case AHCI_PORT_REG_CMD:
334d73b84d0SNiklas Cassel         if ((pr->cmd & PORT_CMD_START) && !(val & PORT_CMD_START)) {
335d73b84d0SNiklas Cassel             pr->scr_act = 0;
336d73b84d0SNiklas Cassel             pr->cmd_issue = 0;
337d73b84d0SNiklas Cassel         }
338d73b84d0SNiklas Cassel 
339fc3d8e11SJohn Snow         /* Block any Read-only fields from being set;
34009b61db7SStefan Fritsch          * including LIST_ON and FIS_ON.
34109b61db7SStefan Fritsch          * The spec requires to set ICC bits to zero after the ICC change
34209b61db7SStefan Fritsch          * is done. We don't support ICC state changes, therefore always
34309b61db7SStefan Fritsch          * force the ICC bits to zero.
34409b61db7SStefan Fritsch          */
34509b61db7SStefan Fritsch         pr->cmd = (pr->cmd & PORT_CMD_RO_MASK) |
34609b61db7SStefan Fritsch             (val & ~(PORT_CMD_RO_MASK | PORT_CMD_ICC_MASK));
347f6ad2e32SAlexander Graf 
348d5904749SJohn Snow         /* Check FIS RX and CLB engines */
349d5904749SJohn Snow         ahci_cond_start_engines(&s->dev[port]);
350f6ad2e32SAlexander Graf 
35187e62065SAlexander Graf         /* XXX usually the FIS would be pending on the bus here and
35287e62065SAlexander Graf            issuing deferred until the OS enables FIS receival.
35387e62065SAlexander Graf            Instead, we only submit it once - which works in most
35487e62065SAlexander Graf            cases, but is a hack. */
35587e62065SAlexander Graf         if ((pr->cmd & PORT_CMD_FIS_ON) &&
35687e62065SAlexander Graf             !s->dev[port].init_d2h_sent) {
35787e62065SAlexander Graf             ahci_init_d2h(&s->dev[port]);
35887e62065SAlexander Graf         }
35987e62065SAlexander Graf 
360f6ad2e32SAlexander Graf         check_cmd(s, port);
361f6ad2e32SAlexander Graf         break;
362f647f458SJohn Snow     case AHCI_PORT_REG_TFDATA:
363f647f458SJohn Snow     case AHCI_PORT_REG_SIG:
364f647f458SJohn Snow     case AHCI_PORT_REG_SCR_STAT:
365fac7aa7fSJohn Snow         /* Read Only */
366f6ad2e32SAlexander Graf         break;
367f647f458SJohn Snow     case AHCI_PORT_REG_SCR_CTL:
368f6ad2e32SAlexander Graf         if (((pr->scr_ctl & AHCI_SCR_SCTL_DET) == 1) &&
369f6ad2e32SAlexander Graf             ((val & AHCI_SCR_SCTL_DET) == 0)) {
370f6ad2e32SAlexander Graf             ahci_reset_port(s, port);
371f6ad2e32SAlexander Graf         }
372f6ad2e32SAlexander Graf         pr->scr_ctl = val;
373f6ad2e32SAlexander Graf         break;
374f647f458SJohn Snow     case AHCI_PORT_REG_SCR_ERR:
375f6ad2e32SAlexander Graf         pr->scr_err &= ~val;
376f6ad2e32SAlexander Graf         break;
377f647f458SJohn Snow     case AHCI_PORT_REG_SCR_ACT:
378f6ad2e32SAlexander Graf         /* RW1 */
379f6ad2e32SAlexander Graf         pr->scr_act |= val;
380f6ad2e32SAlexander Graf         break;
381f647f458SJohn Snow     case AHCI_PORT_REG_CMD_ISSUE:
382f6ad2e32SAlexander Graf         pr->cmd_issue |= val;
383f6ad2e32SAlexander Graf         check_cmd(s, port);
384f6ad2e32SAlexander Graf         break;
385f6ad2e32SAlexander Graf     default:
38606e35065SJohn Snow         trace_ahci_port_write_unimpl(s, port, AHCIPortReg_lookup[regnum],
38706e35065SJohn Snow                                      offset, val);
38806e35065SJohn Snow         qemu_log_mask(LOG_UNIMP, "Attempted write to unimplemented register: "
38906e35065SJohn Snow                       "AHCI port %d register %s, offset 0x%x: 0x%"PRIx32,
39006e35065SJohn Snow                       port, AHCIPortReg_lookup[regnum], offset, val);
391f6ad2e32SAlexander Graf         break;
392f6ad2e32SAlexander Graf     }
393f6ad2e32SAlexander Graf }
394f6ad2e32SAlexander Graf 
ahci_mem_read_32(void * opaque,hwaddr addr)395e9ebb2f7SJohn Snow static uint64_t ahci_mem_read_32(void *opaque, hwaddr addr)
396f6ad2e32SAlexander Graf {
39767e576c2SAvi Kivity     AHCIState *s = opaque;
398f6ad2e32SAlexander Graf     uint32_t val = 0;
399f6ad2e32SAlexander Graf 
400f6ad2e32SAlexander Graf     if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
401215c41aaSJohn Snow         enum AHCIHostReg regnum = addr / 4;
402215c41aaSJohn Snow         assert(regnum < AHCI_HOST_REG__COUNT);
403215c41aaSJohn Snow 
404215c41aaSJohn Snow         switch (regnum) {
405215c41aaSJohn Snow         case AHCI_HOST_REG_CAP:
406f6ad2e32SAlexander Graf             val = s->control_regs.cap;
407f6ad2e32SAlexander Graf             break;
408215c41aaSJohn Snow         case AHCI_HOST_REG_CTL:
409f6ad2e32SAlexander Graf             val = s->control_regs.ghc;
410f6ad2e32SAlexander Graf             break;
411215c41aaSJohn Snow         case AHCI_HOST_REG_IRQ_STAT:
412f6ad2e32SAlexander Graf             val = s->control_regs.irqstatus;
413f6ad2e32SAlexander Graf             break;
414215c41aaSJohn Snow         case AHCI_HOST_REG_PORTS_IMPL:
415f6ad2e32SAlexander Graf             val = s->control_regs.impl;
416f6ad2e32SAlexander Graf             break;
417215c41aaSJohn Snow         case AHCI_HOST_REG_VERSION:
418f6ad2e32SAlexander Graf             val = s->control_regs.version;
419f6ad2e32SAlexander Graf             break;
420215c41aaSJohn Snow         default:
4219da8ac32SJohn Snow             trace_ahci_mem_read_32_host_default(s, AHCIHostReg_lookup[regnum],
4229da8ac32SJohn Snow                                                 addr);
423f6ad2e32SAlexander Graf         }
4249da8ac32SJohn Snow         trace_ahci_mem_read_32_host(s, AHCIHostReg_lookup[regnum], addr, val);
425f6ad2e32SAlexander Graf     } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
4262c4b9d0eSAlexander Graf                (addr < (AHCI_PORT_REGS_START_ADDR +
4272c4b9d0eSAlexander Graf                 (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
428f6ad2e32SAlexander Graf         val = ahci_port_read(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
429f6ad2e32SAlexander Graf                              addr & AHCI_PORT_ADDR_OFFSET_MASK);
4309da8ac32SJohn Snow     } else {
4319da8ac32SJohn Snow         trace_ahci_mem_read_32_default(s, addr, val);
432f6ad2e32SAlexander Graf     }
433f6ad2e32SAlexander Graf 
434e4baa9f0SJohn Snow     trace_ahci_mem_read_32(s, addr, val);
435f6ad2e32SAlexander Graf     return val;
436f6ad2e32SAlexander Graf }
437f6ad2e32SAlexander Graf 
438f6ad2e32SAlexander Graf 
439e9ebb2f7SJohn Snow /**
440e9ebb2f7SJohn Snow  * AHCI 1.3 section 3 ("HBA Memory Registers")
441e9ebb2f7SJohn Snow  * Support unaligned 8/16/32 bit reads, and 64 bit aligned reads.
442e9ebb2f7SJohn Snow  * Caller is responsible for masking unwanted higher order bytes.
443e9ebb2f7SJohn Snow  */
ahci_mem_read(void * opaque,hwaddr addr,unsigned size)444e9ebb2f7SJohn Snow static uint64_t ahci_mem_read(void *opaque, hwaddr addr, unsigned size)
445e9ebb2f7SJohn Snow {
446e9ebb2f7SJohn Snow     hwaddr aligned = addr & ~0x3;
447e9ebb2f7SJohn Snow     int ofst = addr - aligned;
448e9ebb2f7SJohn Snow     uint64_t lo = ahci_mem_read_32(opaque, aligned);
449e9ebb2f7SJohn Snow     uint64_t hi;
45080274267SPeter Crosthwaite     uint64_t val;
451e9ebb2f7SJohn Snow 
452e9ebb2f7SJohn Snow     /* if < 8 byte read does not cross 4 byte boundary */
453e9ebb2f7SJohn Snow     if (ofst + size <= 4) {
45480274267SPeter Crosthwaite         val = lo >> (ofst * 8);
45580274267SPeter Crosthwaite     } else {
456719a3077SMarkus Armbruster         g_assert(size > 1);
457e9ebb2f7SJohn Snow 
458e9ebb2f7SJohn Snow         /* If the 64bit read is unaligned, we will produce undefined
459e9ebb2f7SJohn Snow          * results. AHCI does not support unaligned 64bit reads. */
460e9ebb2f7SJohn Snow         hi = ahci_mem_read_32(opaque, aligned + 4);
46180274267SPeter Crosthwaite         val = (hi << 32 | lo) >> (ofst * 8);
46280274267SPeter Crosthwaite     }
46380274267SPeter Crosthwaite 
464e4baa9f0SJohn Snow     trace_ahci_mem_read(opaque, size, addr, val);
46580274267SPeter Crosthwaite     return val;
466e9ebb2f7SJohn Snow }
467e9ebb2f7SJohn Snow 
468f6ad2e32SAlexander Graf 
ahci_mem_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)469a8170e5eSAvi Kivity static void ahci_mem_write(void *opaque, hwaddr addr,
47067e576c2SAvi Kivity                            uint64_t val, unsigned size)
471f6ad2e32SAlexander Graf {
47267e576c2SAvi Kivity     AHCIState *s = opaque;
473f6ad2e32SAlexander Graf 
474e4baa9f0SJohn Snow     trace_ahci_mem_write(s, size, addr, val);
47580274267SPeter Crosthwaite 
476f6ad2e32SAlexander Graf     /* Only aligned reads are allowed on AHCI */
477f6ad2e32SAlexander Graf     if (addr & 3) {
478580e7333SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR,
479580e7333SPhilippe Mathieu-Daudé                       "ahci: Mis-aligned write to addr 0x%03" HWADDR_PRIX "\n",
480580e7333SPhilippe Mathieu-Daudé                       addr);
481f6ad2e32SAlexander Graf         return;
482f6ad2e32SAlexander Graf     }
483f6ad2e32SAlexander Graf 
484f6ad2e32SAlexander Graf     if (addr < AHCI_GENERIC_HOST_CONTROL_REGS_MAX_ADDR) {
485d566811aSJohn Snow         enum AHCIHostReg regnum = addr / 4;
486d566811aSJohn Snow         assert(regnum < AHCI_HOST_REG__COUNT);
487d566811aSJohn Snow 
488d566811aSJohn Snow         switch (regnum) {
489d566811aSJohn Snow         case AHCI_HOST_REG_CAP: /* R/WO, RO */
490f6ad2e32SAlexander Graf             /* FIXME handle R/WO */
491f6ad2e32SAlexander Graf             break;
492d566811aSJohn Snow         case AHCI_HOST_REG_CTL: /* R/W */
493f6ad2e32SAlexander Graf             if (val & HOST_CTL_RESET) {
4948ab60a07SJan Kiszka                 ahci_reset(s);
495f6ad2e32SAlexander Graf             } else {
496f6ad2e32SAlexander Graf                 s->control_regs.ghc = (val & 0x3) | HOST_CTL_AHCI_EN;
497f6ad2e32SAlexander Graf                 ahci_check_irq(s);
498f6ad2e32SAlexander Graf             }
499f6ad2e32SAlexander Graf             break;
500d566811aSJohn Snow         case AHCI_HOST_REG_IRQ_STAT: /* R/WC, RO */
501f6ad2e32SAlexander Graf             s->control_regs.irqstatus &= ~val;
502f6ad2e32SAlexander Graf             ahci_check_irq(s);
503f6ad2e32SAlexander Graf             break;
504d566811aSJohn Snow         case AHCI_HOST_REG_PORTS_IMPL: /* R/WO, RO */
505f6ad2e32SAlexander Graf             /* FIXME handle R/WO */
506f6ad2e32SAlexander Graf             break;
507d566811aSJohn Snow         case AHCI_HOST_REG_VERSION: /* RO */
508f6ad2e32SAlexander Graf             /* FIXME report write? */
509f6ad2e32SAlexander Graf             break;
510f6ad2e32SAlexander Graf         default:
51101796126SJohn Snow             qemu_log_mask(LOG_UNIMP,
51201796126SJohn Snow                           "Attempted write to unimplemented register: "
51301796126SJohn Snow                           "AHCI host register %s, "
51401796126SJohn Snow                           "offset 0x%"PRIx64": 0x%"PRIx64,
51501796126SJohn Snow                           AHCIHostReg_lookup[regnum], addr, val);
51601796126SJohn Snow             trace_ahci_mem_write_host_unimpl(s, size,
51701796126SJohn Snow                                              AHCIHostReg_lookup[regnum], addr);
518f6ad2e32SAlexander Graf         }
51901796126SJohn Snow         trace_ahci_mem_write_host(s, size, AHCIHostReg_lookup[regnum],
52001796126SJohn Snow                                      addr, val);
521f6ad2e32SAlexander Graf     } else if ((addr >= AHCI_PORT_REGS_START_ADDR) &&
5222c4b9d0eSAlexander Graf                (addr < (AHCI_PORT_REGS_START_ADDR +
5232c4b9d0eSAlexander Graf                         (s->ports * AHCI_PORT_ADDR_OFFSET_LEN)))) {
524f6ad2e32SAlexander Graf         ahci_port_write(s, (addr - AHCI_PORT_REGS_START_ADDR) >> 7,
525f6ad2e32SAlexander Graf                         addr & AHCI_PORT_ADDR_OFFSET_MASK, val);
52601796126SJohn Snow     } else {
52701796126SJohn Snow         qemu_log_mask(LOG_UNIMP, "Attempted write to unimplemented register: "
52801796126SJohn Snow                       "AHCI global register at offset 0x%"PRIx64": 0x%"PRIx64,
52901796126SJohn Snow                       addr, val);
53001796126SJohn Snow         trace_ahci_mem_write_unimpl(s, size, addr, val);
531f6ad2e32SAlexander Graf     }
532f6ad2e32SAlexander Graf }
533f6ad2e32SAlexander Graf 
534a348f108SStefan Weil static const MemoryRegionOps ahci_mem_ops = {
53567e576c2SAvi Kivity     .read = ahci_mem_read,
53667e576c2SAvi Kivity     .write = ahci_mem_write,
53767e576c2SAvi Kivity     .endianness = DEVICE_LITTLE_ENDIAN,
538f6ad2e32SAlexander Graf };
539f6ad2e32SAlexander Graf 
ahci_idp_read(void * opaque,hwaddr addr,unsigned size)540a8170e5eSAvi Kivity static uint64_t ahci_idp_read(void *opaque, hwaddr addr,
541465f1ab1SDaniel Verkamp                               unsigned size)
542465f1ab1SDaniel Verkamp {
543465f1ab1SDaniel Verkamp     AHCIState *s = opaque;
544465f1ab1SDaniel Verkamp 
545465f1ab1SDaniel Verkamp     if (addr == s->idp_offset) {
546465f1ab1SDaniel Verkamp         /* index register */
547465f1ab1SDaniel Verkamp         return s->idp_index;
548465f1ab1SDaniel Verkamp     } else if (addr == s->idp_offset + 4) {
549465f1ab1SDaniel Verkamp         /* data register - do memory read at location selected by index */
550465f1ab1SDaniel Verkamp         return ahci_mem_read(opaque, s->idp_index, size);
551465f1ab1SDaniel Verkamp     } else {
552465f1ab1SDaniel Verkamp         return 0;
553465f1ab1SDaniel Verkamp     }
554465f1ab1SDaniel Verkamp }
555465f1ab1SDaniel Verkamp 
ahci_idp_write(void * opaque,hwaddr addr,uint64_t val,unsigned size)556a8170e5eSAvi Kivity static void ahci_idp_write(void *opaque, hwaddr addr,
557465f1ab1SDaniel Verkamp                            uint64_t val, unsigned size)
558465f1ab1SDaniel Verkamp {
559465f1ab1SDaniel Verkamp     AHCIState *s = opaque;
560465f1ab1SDaniel Verkamp 
561465f1ab1SDaniel Verkamp     if (addr == s->idp_offset) {
562465f1ab1SDaniel Verkamp         /* index register - mask off reserved bits */
563465f1ab1SDaniel Verkamp         s->idp_index = (uint32_t)val & ((AHCI_MEM_BAR_SIZE - 1) & ~3);
564465f1ab1SDaniel Verkamp     } else if (addr == s->idp_offset + 4) {
565465f1ab1SDaniel Verkamp         /* data register - do memory write at location selected by index */
566465f1ab1SDaniel Verkamp         ahci_mem_write(opaque, s->idp_index, val, size);
567465f1ab1SDaniel Verkamp     }
568465f1ab1SDaniel Verkamp }
569465f1ab1SDaniel Verkamp 
570a348f108SStefan Weil static const MemoryRegionOps ahci_idp_ops = {
571465f1ab1SDaniel Verkamp     .read = ahci_idp_read,
572465f1ab1SDaniel Verkamp     .write = ahci_idp_write,
573465f1ab1SDaniel Verkamp     .endianness = DEVICE_LITTLE_ENDIAN,
574465f1ab1SDaniel Verkamp };
575465f1ab1SDaniel Verkamp 
576465f1ab1SDaniel Verkamp 
ahci_reg_init(AHCIState * s)577f6ad2e32SAlexander Graf static void ahci_reg_init(AHCIState *s)
578f6ad2e32SAlexander Graf {
579f6ad2e32SAlexander Graf     int i;
580f6ad2e32SAlexander Graf 
5812c4b9d0eSAlexander Graf     s->control_regs.cap = (s->ports - 1) |
582f6ad2e32SAlexander Graf                           (AHCI_NUM_COMMAND_SLOTS << 8) |
583f6ad2e32SAlexander Graf                           (AHCI_SUPPORTED_SPEED_GEN1 << AHCI_SUPPORTED_SPEED) |
58498cb5dccSLadi Prosek                           HOST_CAP_NCQ | HOST_CAP_AHCI | HOST_CAP_64;
585f6ad2e32SAlexander Graf 
5862c4b9d0eSAlexander Graf     s->control_regs.impl = (1 << s->ports) - 1;
587f6ad2e32SAlexander Graf 
588f6ad2e32SAlexander Graf     s->control_regs.version = AHCI_VERSION_1_0;
589f6ad2e32SAlexander Graf 
5902c4b9d0eSAlexander Graf     for (i = 0; i < s->ports; i++) {
591f6ad2e32SAlexander Graf         s->dev[i].port_state = STATE_RUN;
592f6ad2e32SAlexander Graf     }
593f6ad2e32SAlexander Graf }
594f6ad2e32SAlexander Graf 
check_cmd(AHCIState * s,int port)595f6ad2e32SAlexander Graf static void check_cmd(AHCIState *s, int port)
596f6ad2e32SAlexander Graf {
597f6ad2e32SAlexander Graf     AHCIPortRegs *pr = &s->dev[port].port_regs;
5989364384dSJohn Snow     uint8_t slot;
599f6ad2e32SAlexander Graf 
600f6ad2e32SAlexander Graf     if ((pr->cmd & PORT_CMD_START) && pr->cmd_issue) {
601f6ad2e32SAlexander Graf         for (slot = 0; (slot < 32) && pr->cmd_issue; slot++) {
602e2a5d9b3SNiklas Cassel             if (pr->cmd_issue & (1U << slot)) {
603e2a5d9b3SNiklas Cassel                 handle_cmd(s, port, slot);
604f6ad2e32SAlexander Graf             }
605f6ad2e32SAlexander Graf         }
606f6ad2e32SAlexander Graf     }
607f6ad2e32SAlexander Graf }
608f6ad2e32SAlexander Graf 
ahci_check_cmd_bh(void * opaque)609f6ad2e32SAlexander Graf static void ahci_check_cmd_bh(void *opaque)
610f6ad2e32SAlexander Graf {
611f6ad2e32SAlexander Graf     AHCIDevice *ad = opaque;
612f6ad2e32SAlexander Graf 
613f6ad2e32SAlexander Graf     qemu_bh_delete(ad->check_bh);
614f6ad2e32SAlexander Graf     ad->check_bh = NULL;
615f6ad2e32SAlexander Graf 
616f6ad2e32SAlexander Graf     check_cmd(ad->hba, ad->port_no);
617f6ad2e32SAlexander Graf }
618f6ad2e32SAlexander Graf 
ahci_init_d2h(AHCIDevice * ad)61987e62065SAlexander Graf static void ahci_init_d2h(AHCIDevice *ad)
62087e62065SAlexander Graf {
62187e62065SAlexander Graf     IDEState *ide_state = &ad->port.ifs[0];
62233a983cbSJohn Snow     AHCIPortRegs *pr = &ad->port_regs;
62387e62065SAlexander Graf 
624e47f9eb1SJohn Snow     if (ad->init_d2h_sent) {
625e47f9eb1SJohn Snow         return;
626e47f9eb1SJohn Snow     }
627e47f9eb1SJohn Snow 
628eabb9212SNiklas Cassel     /*
629eabb9212SNiklas Cassel      * For simplicity, do not call ahci_clear_cmd_issue() for this
630eabb9212SNiklas Cassel      * ahci_write_fis_d2h(). (The reset value for PxCI is 0.)
631eabb9212SNiklas Cassel      */
6322967dc82SNiklas Cassel     if (ahci_write_fis_d2h(ad, true)) {
633e47f9eb1SJohn Snow         ad->init_d2h_sent = true;
634eabb9212SNiklas Cassel         /* We're emulating receiving the first Reg D2H FIS from the device;
63533a983cbSJohn Snow          * Update the SIG register, but otherwise proceed as normal. */
63640fe17beSPeter Maydell         pr->sig = ((uint32_t)ide_state->hcyl << 24) |
63733a983cbSJohn Snow             (ide_state->lcyl << 16) |
63833a983cbSJohn Snow             (ide_state->sector << 8) |
63933a983cbSJohn Snow             (ide_state->nsector & 0xFF);
640e47f9eb1SJohn Snow     }
64187e62065SAlexander Graf }
64287e62065SAlexander Graf 
ahci_set_signature(AHCIDevice * ad,uint32_t sig)64333a983cbSJohn Snow static void ahci_set_signature(AHCIDevice *ad, uint32_t sig)
64433a983cbSJohn Snow {
64533a983cbSJohn Snow     IDEState *s = &ad->port.ifs[0];
64633a983cbSJohn Snow     s->hcyl = sig >> 24 & 0xFF;
64733a983cbSJohn Snow     s->lcyl = sig >> 16 & 0xFF;
64833a983cbSJohn Snow     s->sector = sig >> 8 & 0xFF;
64933a983cbSJohn Snow     s->nsector = sig & 0xFF;
65033a983cbSJohn Snow 
651e4baa9f0SJohn Snow     trace_ahci_set_signature(ad->hba, ad->port_no, s->nsector, s->sector,
652e4baa9f0SJohn Snow                              s->lcyl, s->hcyl, sig);
65333a983cbSJohn Snow }
65433a983cbSJohn Snow 
ahci_reset_port(AHCIState * s,int port)655f6ad2e32SAlexander Graf static void ahci_reset_port(AHCIState *s, int port)
656f6ad2e32SAlexander Graf {
657f6ad2e32SAlexander Graf     AHCIDevice *d = &s->dev[port];
658f6ad2e32SAlexander Graf     AHCIPortRegs *pr = &d->port_regs;
659f6ad2e32SAlexander Graf     IDEState *ide_state = &d->port.ifs[0];
660f6ad2e32SAlexander Graf     int i;
661f6ad2e32SAlexander Graf 
662e4baa9f0SJohn Snow     trace_ahci_reset_port(s, port);
663f6ad2e32SAlexander Graf 
664f6ad2e32SAlexander Graf     ide_bus_reset(&d->port);
665f6ad2e32SAlexander Graf     ide_state->ncq_queues = AHCI_MAX_CMDS;
666f6ad2e32SAlexander Graf 
667f6ad2e32SAlexander Graf     pr->scr_stat = 0;
668f6ad2e32SAlexander Graf     pr->scr_err = 0;
669f6ad2e32SAlexander Graf     pr->scr_act = 0;
670fac7aa7fSJohn Snow     pr->tfdata = 0x7F;
671fac7aa7fSJohn Snow     pr->sig = 0xFFFFFFFF;
672eabb9212SNiklas Cassel     pr->cmd_issue = 0;
673f6ad2e32SAlexander Graf     d->busy_slot = -1;
6744ac557c8SKevin Wolf     d->init_d2h_sent = false;
675f6ad2e32SAlexander Graf 
676f6ad2e32SAlexander Graf     ide_state = &s->dev[port].port.ifs[0];
6774be74634SMarkus Armbruster     if (!ide_state->blk) {
678f6ad2e32SAlexander Graf         return;
679f6ad2e32SAlexander Graf     }
680f6ad2e32SAlexander Graf 
681f6ad2e32SAlexander Graf     /* reset ncq queue */
682f6ad2e32SAlexander Graf     for (i = 0; i < AHCI_MAX_CMDS; i++) {
683f6ad2e32SAlexander Graf         NCQTransferState *ncq_tfs = &s->dev[port].ncq_tfs[i];
6847c03a691SJohn Snow         ncq_tfs->halt = false;
685f6ad2e32SAlexander Graf         if (!ncq_tfs->used) {
686f6ad2e32SAlexander Graf             continue;
687f6ad2e32SAlexander Graf         }
688f6ad2e32SAlexander Graf 
689f6ad2e32SAlexander Graf         if (ncq_tfs->aiocb) {
6904be74634SMarkus Armbruster             blk_aio_cancel(ncq_tfs->aiocb);
691f6ad2e32SAlexander Graf             ncq_tfs->aiocb = NULL;
692f6ad2e32SAlexander Graf         }
693f6ad2e32SAlexander Graf 
6944be74634SMarkus Armbruster         /* Maybe we just finished the request thanks to blk_aio_cancel() */
695c9b308d2SAlexander Graf         if (!ncq_tfs->used) {
696c9b308d2SAlexander Graf             continue;
697c9b308d2SAlexander Graf         }
698c9b308d2SAlexander Graf 
699f6ad2e32SAlexander Graf         qemu_sglist_destroy(&ncq_tfs->sglist);
700f6ad2e32SAlexander Graf         ncq_tfs->used = 0;
701f6ad2e32SAlexander Graf     }
702f6ad2e32SAlexander Graf 
703f6ad2e32SAlexander Graf     s->dev[port].port_state = STATE_RUN;
704f91a0aa3SJohn Snow     if (ide_state->drive_kind == IDE_CD) {
705af33a321SNiklas Cassel         ahci_set_signature(d, SATA_SIGNATURE_CDROM);
706f6ad2e32SAlexander Graf         ide_state->status = SEEK_STAT | WRERR_STAT | READY_STAT;
707f6ad2e32SAlexander Graf     } else {
70833a983cbSJohn Snow         ahci_set_signature(d, SATA_SIGNATURE_DISK);
709f6ad2e32SAlexander Graf         ide_state->status = SEEK_STAT | WRERR_STAT;
710f6ad2e32SAlexander Graf     }
711f6ad2e32SAlexander Graf 
712f6ad2e32SAlexander Graf     ide_state->error = 1;
71387e62065SAlexander Graf     ahci_init_d2h(d);
714f6ad2e32SAlexander Graf }
715f6ad2e32SAlexander Graf 
716797285c8SJohn Snow /* Buffer pretty output based on a raw FIS structure. */
ahci_pretty_buffer_fis(const uint8_t * fis,int cmd_len)71726941eb4SAlexander Bulekov static char *ahci_pretty_buffer_fis(const uint8_t *fis, int cmd_len)
718f6ad2e32SAlexander Graf {
719f6ad2e32SAlexander Graf     int i;
720797285c8SJohn Snow     GString *s = g_string_new("FIS:");
721f6ad2e32SAlexander Graf 
722f6ad2e32SAlexander Graf     for (i = 0; i < cmd_len; i++) {
723f6ad2e32SAlexander Graf         if ((i & 0xf) == 0) {
724797285c8SJohn Snow             g_string_append_printf(s, "\n0x%02x: ", i);
725f6ad2e32SAlexander Graf         }
726797285c8SJohn Snow         g_string_append_printf(s, "%02x ", fis[i]);
727f6ad2e32SAlexander Graf     }
728797285c8SJohn Snow     g_string_append_c(s, '\n');
729797285c8SJohn Snow 
730797285c8SJohn Snow     return g_string_free(s, FALSE);
731f6ad2e32SAlexander Graf }
732f6ad2e32SAlexander Graf 
ahci_map_fis_address(AHCIDevice * ad)733a13ab5a3SJohn Snow static bool ahci_map_fis_address(AHCIDevice *ad)
734a13ab5a3SJohn Snow {
735a13ab5a3SJohn Snow     AHCIPortRegs *pr = &ad->port_regs;
736a13ab5a3SJohn Snow     map_page(ad->hba->as, &ad->res_fis,
737a13ab5a3SJohn Snow              ((uint64_t)pr->fis_addr_hi << 32) | pr->fis_addr, 256);
738f32a2f33SJohn Snow     if (ad->res_fis != NULL) {
739f32a2f33SJohn Snow         pr->cmd |= PORT_CMD_FIS_ON;
740f32a2f33SJohn Snow         return true;
741f32a2f33SJohn Snow     }
742f32a2f33SJohn Snow 
743f32a2f33SJohn Snow     pr->cmd &= ~PORT_CMD_FIS_ON;
744f32a2f33SJohn Snow     return false;
745a13ab5a3SJohn Snow }
746a13ab5a3SJohn Snow 
ahci_unmap_fis_address(AHCIDevice * ad)747fc3d8e11SJohn Snow static void ahci_unmap_fis_address(AHCIDevice *ad)
748fc3d8e11SJohn Snow {
74999b4cb71SJohn Snow     if (ad->res_fis == NULL) {
750e4baa9f0SJohn Snow         trace_ahci_unmap_fis_address_null(ad->hba, ad->port_no);
75199b4cb71SJohn Snow         return;
75299b4cb71SJohn Snow     }
753f32a2f33SJohn Snow     ad->port_regs.cmd &= ~PORT_CMD_FIS_ON;
754fc3d8e11SJohn Snow     dma_memory_unmap(ad->hba->as, ad->res_fis, 256,
755fc3d8e11SJohn Snow                      DMA_DIRECTION_FROM_DEVICE, 256);
756fc3d8e11SJohn Snow     ad->res_fis = NULL;
757fc3d8e11SJohn Snow }
758fc3d8e11SJohn Snow 
ahci_map_clb_address(AHCIDevice * ad)759a13ab5a3SJohn Snow static bool ahci_map_clb_address(AHCIDevice *ad)
760a13ab5a3SJohn Snow {
761a13ab5a3SJohn Snow     AHCIPortRegs *pr = &ad->port_regs;
762a13ab5a3SJohn Snow     ad->cur_cmd = NULL;
763a13ab5a3SJohn Snow     map_page(ad->hba->as, &ad->lst,
764a13ab5a3SJohn Snow              ((uint64_t)pr->lst_addr_hi << 32) | pr->lst_addr, 1024);
765f32a2f33SJohn Snow     if (ad->lst != NULL) {
766f32a2f33SJohn Snow         pr->cmd |= PORT_CMD_LIST_ON;
767f32a2f33SJohn Snow         return true;
768f32a2f33SJohn Snow     }
769f32a2f33SJohn Snow 
770f32a2f33SJohn Snow     pr->cmd &= ~PORT_CMD_LIST_ON;
771f32a2f33SJohn Snow     return false;
772a13ab5a3SJohn Snow }
773a13ab5a3SJohn Snow 
ahci_unmap_clb_address(AHCIDevice * ad)774fc3d8e11SJohn Snow static void ahci_unmap_clb_address(AHCIDevice *ad)
775fc3d8e11SJohn Snow {
77699b4cb71SJohn Snow     if (ad->lst == NULL) {
777e4baa9f0SJohn Snow         trace_ahci_unmap_clb_address_null(ad->hba, ad->port_no);
77899b4cb71SJohn Snow         return;
77999b4cb71SJohn Snow     }
780f32a2f33SJohn Snow     ad->port_regs.cmd &= ~PORT_CMD_LIST_ON;
781fc3d8e11SJohn Snow     dma_memory_unmap(ad->hba->as, ad->lst, 1024,
782fc3d8e11SJohn Snow                      DMA_DIRECTION_FROM_DEVICE, 1024);
783fc3d8e11SJohn Snow     ad->lst = NULL;
784fc3d8e11SJohn Snow }
785fc3d8e11SJohn Snow 
ahci_write_fis_sdb(AHCIState * s,NCQTransferState * ncq_tfs)7867c649ac5SJohn Snow static void ahci_write_fis_sdb(AHCIState *s, NCQTransferState *ncq_tfs)
787f6ad2e32SAlexander Graf {
7887c649ac5SJohn Snow     AHCIDevice *ad = ncq_tfs->drive;
789fac7aa7fSJohn Snow     AHCIPortRegs *pr = &ad->port_regs;
790f6ad2e32SAlexander Graf     IDEState *ide_state;
79154a7f8f3SJohn Snow     SDBFIS *sdb_fis;
792f6ad2e32SAlexander Graf 
7937c649ac5SJohn Snow     if (!ad->res_fis ||
794f6ad2e32SAlexander Graf         !(pr->cmd & PORT_CMD_FIS_RX)) {
795f6ad2e32SAlexander Graf         return;
796f6ad2e32SAlexander Graf     }
797f6ad2e32SAlexander Graf 
79854a7f8f3SJohn Snow     sdb_fis = (SDBFIS *)&ad->res_fis[RES_FIS_SDBFIS];
799fac7aa7fSJohn Snow     ide_state = &ad->port.ifs[0];
800f6ad2e32SAlexander Graf 
80117fcb74aSStefan Hajnoczi     sdb_fis->type = SATA_FIS_TYPE_SDB;
80254a7f8f3SJohn Snow     /* Interrupt pending & Notification bit */
8037c649ac5SJohn Snow     sdb_fis->flags = 0x40; /* Interrupt bit, always 1 for NCQ */
80454a7f8f3SJohn Snow     sdb_fis->status = ide_state->status & 0x77;
80554a7f8f3SJohn Snow     sdb_fis->error = ide_state->error;
80654a7f8f3SJohn Snow     /* update SAct field in SDB_FIS */
80754a7f8f3SJohn Snow     sdb_fis->payload = cpu_to_le32(ad->finished);
808f6ad2e32SAlexander Graf 
809fac7aa7fSJohn Snow     /* Update shadow registers (except BSY 0x80 and DRQ 0x08) */
810fac7aa7fSJohn Snow     pr->tfdata = (ad->port.ifs[0].error << 8) |
811fac7aa7fSJohn Snow         (ad->port.ifs[0].status & 0x77) |
812fac7aa7fSJohn Snow         (pr->tfdata & 0x88);
8137c649ac5SJohn Snow     pr->scr_act &= ~ad->finished;
8147c649ac5SJohn Snow     ad->finished = 0;
815fac7aa7fSJohn Snow 
8167e85cb0dSNiklas Cassel     /*
8177e85cb0dSNiklas Cassel      * TFES IRQ is always raised if ERR_STAT is set, regardless of I bit.
8187e85cb0dSNiklas Cassel      * If ERR_STAT is not set, trigger SDBS IRQ if interrupt bit is set
8197e85cb0dSNiklas Cassel      * (which currently, it always is).
8207e85cb0dSNiklas Cassel      */
8217e85cb0dSNiklas Cassel     if (sdb_fis->status & ERR_STAT) {
8227e85cb0dSNiklas Cassel         ahci_trigger_irq(s, ad, AHCI_PORT_IRQ_BIT_TFES);
8237e85cb0dSNiklas Cassel     } else if (sdb_fis->flags & 0x40) {
8245fa0feecSJohn Snow         ahci_trigger_irq(s, ad, AHCI_PORT_IRQ_BIT_SDBS);
825f6ad2e32SAlexander Graf     }
8267c649ac5SJohn Snow }
827f6ad2e32SAlexander Graf 
ahci_write_fis_pio(AHCIDevice * ad,uint16_t len,bool pio_fis_i)828ae79c2dbSPaolo Bonzini static void ahci_write_fis_pio(AHCIDevice *ad, uint16_t len, bool pio_fis_i)
82908841520SPaolo Bonzini {
83008841520SPaolo Bonzini     AHCIPortRegs *pr = &ad->port_regs;
831dd628221SJohn Snow     uint8_t *pio_fis;
8327b8bad1bSJohn Snow     IDEState *s = &ad->port.ifs[0];
83308841520SPaolo Bonzini 
83408841520SPaolo Bonzini     if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) {
83508841520SPaolo Bonzini         return;
83608841520SPaolo Bonzini     }
83708841520SPaolo Bonzini 
83808841520SPaolo Bonzini     pio_fis = &ad->res_fis[RES_FIS_PSFIS];
83908841520SPaolo Bonzini 
84017fcb74aSStefan Hajnoczi     pio_fis[0] = SATA_FIS_TYPE_PIO_SETUP;
841ae79c2dbSPaolo Bonzini     pio_fis[1] = (pio_fis_i ? (1 << 6) : 0);
8427b8bad1bSJohn Snow     pio_fis[2] = s->status;
8437b8bad1bSJohn Snow     pio_fis[3] = s->error;
84408841520SPaolo Bonzini 
8457b8bad1bSJohn Snow     pio_fis[4] = s->sector;
8467b8bad1bSJohn Snow     pio_fis[5] = s->lcyl;
8477b8bad1bSJohn Snow     pio_fis[6] = s->hcyl;
8487b8bad1bSJohn Snow     pio_fis[7] = s->select;
8497b8bad1bSJohn Snow     pio_fis[8] = s->hob_sector;
8507b8bad1bSJohn Snow     pio_fis[9] = s->hob_lcyl;
8517b8bad1bSJohn Snow     pio_fis[10] = s->hob_hcyl;
8527b8bad1bSJohn Snow     pio_fis[11] = 0;
853dd628221SJohn Snow     pio_fis[12] = s->nsector & 0xFF;
854dd628221SJohn Snow     pio_fis[13] = (s->nsector >> 8) & 0xFF;
85508841520SPaolo Bonzini     pio_fis[14] = 0;
8567b8bad1bSJohn Snow     pio_fis[15] = s->status;
85708841520SPaolo Bonzini     pio_fis[16] = len & 255;
85808841520SPaolo Bonzini     pio_fis[17] = len >> 8;
85908841520SPaolo Bonzini     pio_fis[18] = 0;
86008841520SPaolo Bonzini     pio_fis[19] = 0;
86108841520SPaolo Bonzini 
862fac7aa7fSJohn Snow     /* Update shadow registers: */
863fac7aa7fSJohn Snow     pr->tfdata = (ad->port.ifs[0].error << 8) |
864fac7aa7fSJohn Snow         ad->port.ifs[0].status;
865fac7aa7fSJohn Snow 
86608841520SPaolo Bonzini     if (pio_fis[2] & ERR_STAT) {
8675fa0feecSJohn Snow         ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_TFES);
86808841520SPaolo Bonzini     }
86908841520SPaolo Bonzini }
87008841520SPaolo Bonzini 
ahci_write_fis_d2h(AHCIDevice * ad,bool d2h_fis_i)8712967dc82SNiklas Cassel static bool ahci_write_fis_d2h(AHCIDevice *ad, bool d2h_fis_i)
872f6ad2e32SAlexander Graf {
873f6ad2e32SAlexander Graf     AHCIPortRegs *pr = &ad->port_regs;
874f6ad2e32SAlexander Graf     uint8_t *d2h_fis;
875f6ad2e32SAlexander Graf     int i;
8767b8bad1bSJohn Snow     IDEState *s = &ad->port.ifs[0];
877f6ad2e32SAlexander Graf 
878f6ad2e32SAlexander Graf     if (!ad->res_fis || !(pr->cmd & PORT_CMD_FIS_RX)) {
879e47f9eb1SJohn Snow         return false;
880f6ad2e32SAlexander Graf     }
881f6ad2e32SAlexander Graf 
882f6ad2e32SAlexander Graf     d2h_fis = &ad->res_fis[RES_FIS_RFIS];
883f6ad2e32SAlexander Graf 
88417fcb74aSStefan Hajnoczi     d2h_fis[0] = SATA_FIS_TYPE_REGISTER_D2H;
8852967dc82SNiklas Cassel     d2h_fis[1] = d2h_fis_i ? (1 << 6) : 0; /* interrupt bit */
8867b8bad1bSJohn Snow     d2h_fis[2] = s->status;
8877b8bad1bSJohn Snow     d2h_fis[3] = s->error;
888f6ad2e32SAlexander Graf 
8897b8bad1bSJohn Snow     d2h_fis[4] = s->sector;
8907b8bad1bSJohn Snow     d2h_fis[5] = s->lcyl;
8917b8bad1bSJohn Snow     d2h_fis[6] = s->hcyl;
8927b8bad1bSJohn Snow     d2h_fis[7] = s->select;
8937b8bad1bSJohn Snow     d2h_fis[8] = s->hob_sector;
8947b8bad1bSJohn Snow     d2h_fis[9] = s->hob_lcyl;
8957b8bad1bSJohn Snow     d2h_fis[10] = s->hob_hcyl;
8967b8bad1bSJohn Snow     d2h_fis[11] = 0;
897dd628221SJohn Snow     d2h_fis[12] = s->nsector & 0xFF;
898dd628221SJohn Snow     d2h_fis[13] = (s->nsector >> 8) & 0xFF;
8994bb9c939SDaniel Verkamp     for (i = 14; i < 20; i++) {
900f6ad2e32SAlexander Graf         d2h_fis[i] = 0;
901f6ad2e32SAlexander Graf     }
902f6ad2e32SAlexander Graf 
903fac7aa7fSJohn Snow     /* Update shadow registers: */
904fac7aa7fSJohn Snow     pr->tfdata = (ad->port.ifs[0].error << 8) |
905fac7aa7fSJohn Snow         ad->port.ifs[0].status;
906fac7aa7fSJohn Snow 
907b523a3d5SNiklas Cassel     /* TFES IRQ is always raised if ERR_STAT is set, regardless of I bit. */
908f6ad2e32SAlexander Graf     if (d2h_fis[2] & ERR_STAT) {
9095fa0feecSJohn Snow         ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_TFES);
910b523a3d5SNiklas Cassel     } else if (d2h_fis_i) {
9115fa0feecSJohn Snow         ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_DHRS);
9122967dc82SNiklas Cassel     }
9132967dc82SNiklas Cassel 
914e47f9eb1SJohn Snow     return true;
915f6ad2e32SAlexander Graf }
916f6ad2e32SAlexander Graf 
prdt_tbl_entry_size(const AHCI_SG * tbl)917d02f8adcSReza Jelveh static int prdt_tbl_entry_size(const AHCI_SG *tbl)
918d02f8adcSReza Jelveh {
919a718978eSJohn Snow     /* flags_size is zero-based */
920d02f8adcSReza Jelveh     return (le32_to_cpu(tbl->flags_size) & AHCI_PRDT_SIZE_MASK) + 1;
921d02f8adcSReza Jelveh }
922d02f8adcSReza Jelveh 
9239fbf0fa8SJohn Snow /**
9249fbf0fa8SJohn Snow  * Fetch entries in a guest-provided PRDT and convert it into a QEMU SGlist.
9259fbf0fa8SJohn Snow  * @ad: The AHCIDevice for whom we are building the SGList.
9269fbf0fa8SJohn Snow  * @sglist: The SGList target to add PRD entries to.
9279fbf0fa8SJohn Snow  * @cmd: The AHCI Command Header that describes where the PRDT is.
9289fbf0fa8SJohn Snow  * @limit: The remaining size of the S/ATA transaction, in bytes.
9299fbf0fa8SJohn Snow  * @offset: The number of bytes already transferred, in bytes.
9309fbf0fa8SJohn Snow  *
9319fbf0fa8SJohn Snow  * The AHCI PRDT can describe up to 256GiB. S/ATA only support transactions of
9329fbf0fa8SJohn Snow  * up to 32MiB as of ATA8-ACS3 rev 1b, assuming a 512 byte sector size. We stop
9339fbf0fa8SJohn Snow  * building the sglist from the PRDT as soon as we hit @limit bytes,
9349fbf0fa8SJohn Snow  * which is <= INT32_MAX/2GiB.
9359fbf0fa8SJohn Snow  */
ahci_populate_sglist(AHCIDevice * ad,QEMUSGList * sglist,AHCICmdHdr * cmd,int64_t limit,uint64_t offset)9363251bdcfSJohn Snow static int ahci_populate_sglist(AHCIDevice *ad, QEMUSGList *sglist,
9379fbf0fa8SJohn Snow                                 AHCICmdHdr *cmd, int64_t limit, uint64_t offset)
938f6ad2e32SAlexander Graf {
939d56f4d69SJohn Snow     uint16_t opts = le16_to_cpu(cmd->opts);
940d56f4d69SJohn Snow     uint16_t prdtl = le16_to_cpu(cmd->prdtl);
941d56f4d69SJohn Snow     uint64_t cfis_addr = le64_to_cpu(cmd->tbl_addr);
942d56f4d69SJohn Snow     uint64_t prdt_addr = cfis_addr + 0x80;
943d56f4d69SJohn Snow     dma_addr_t prdt_len = (prdtl * sizeof(AHCI_SG));
94410ca2943SDavid Gibson     dma_addr_t real_prdt_len = prdt_len;
945f6ad2e32SAlexander Graf     uint8_t *prdt;
946f6ad2e32SAlexander Graf     int i;
947f6ad2e32SAlexander Graf     int r = 0;
9483251bdcfSJohn Snow     uint64_t sum = 0;
94961f52e06SJason Baron     int off_idx = -1;
9503251bdcfSJohn Snow     int64_t off_pos = -1;
951f487b677SPaolo Bonzini     IDEBus *bus = &ad->port;
952f487b677SPaolo Bonzini     BusState *qbus = BUS(bus);
953f6ad2e32SAlexander Graf 
954e4baa9f0SJohn Snow     trace_ahci_populate_sglist(ad->hba, ad->port_no);
955e4baa9f0SJohn Snow 
956d56f4d69SJohn Snow     if (!prdtl) {
957e4baa9f0SJohn Snow         trace_ahci_populate_sglist_no_prdtl(ad->hba, ad->port_no, opts);
958f6ad2e32SAlexander Graf         return -1;
959f6ad2e32SAlexander Graf     }
960f6ad2e32SAlexander Graf 
961f6ad2e32SAlexander Graf     /* map PRDT */
962df32fd1cSPaolo Bonzini     if (!(prdt = dma_memory_map(ad->hba->as, prdt_addr, &prdt_len,
963a1d4b0a3SPhilippe Mathieu-Daudé                                 DMA_DIRECTION_TO_DEVICE,
964a1d4b0a3SPhilippe Mathieu-Daudé                                 MEMTXATTRS_UNSPECIFIED))){
965e4baa9f0SJohn Snow         trace_ahci_populate_sglist_no_map(ad->hba, ad->port_no);
966f6ad2e32SAlexander Graf         return -1;
967f6ad2e32SAlexander Graf     }
968f6ad2e32SAlexander Graf 
969f6ad2e32SAlexander Graf     if (prdt_len < real_prdt_len) {
970e4baa9f0SJohn Snow         trace_ahci_populate_sglist_short_map(ad->hba, ad->port_no);
971f6ad2e32SAlexander Graf         r = -1;
972f6ad2e32SAlexander Graf         goto out;
973f6ad2e32SAlexander Graf     }
974f6ad2e32SAlexander Graf 
975f6ad2e32SAlexander Graf     /* Get entries in the PRDT, init a qemu sglist accordingly */
976d56f4d69SJohn Snow     if (prdtl > 0) {
977f6ad2e32SAlexander Graf         AHCI_SG *tbl = (AHCI_SG *)prdt;
978*7d6e63d9SMarc-André Lureau         int tbl_entry_size = 0;
979*7d6e63d9SMarc-André Lureau 
98061f52e06SJason Baron         sum = 0;
981d56f4d69SJohn Snow         for (i = 0; i < prdtl; i++) {
982d02f8adcSReza Jelveh             tbl_entry_size = prdt_tbl_entry_size(&tbl[i]);
983a718978eSJohn Snow             if (offset < (sum + tbl_entry_size)) {
98461f52e06SJason Baron                 off_idx = i;
98561f52e06SJason Baron                 off_pos = offset - sum;
98661f52e06SJason Baron                 break;
98761f52e06SJason Baron             }
98861f52e06SJason Baron             sum += tbl_entry_size;
98961f52e06SJason Baron         }
99061f52e06SJason Baron         if ((off_idx == -1) || (off_pos < 0) || (off_pos > tbl_entry_size)) {
991e4baa9f0SJohn Snow             trace_ahci_populate_sglist_bad_offset(ad->hba, ad->port_no,
992e4baa9f0SJohn Snow                                                   off_idx, off_pos);
99361f52e06SJason Baron             r = -1;
99461f52e06SJason Baron             goto out;
99561f52e06SJason Baron         }
99661f52e06SJason Baron 
997d56f4d69SJohn Snow         qemu_sglist_init(sglist, qbus->parent, (prdtl - off_idx),
998f487b677SPaolo Bonzini                          ad->hba->as);
999ac381236SJohn Snow         qemu_sglist_add(sglist, le64_to_cpu(tbl[off_idx].addr) + off_pos,
1000a718978eSJohn Snow                         MIN(prdt_tbl_entry_size(&tbl[off_idx]) - off_pos,
1001a718978eSJohn Snow                             limit));
100261f52e06SJason Baron 
1003a718978eSJohn Snow         for (i = off_idx + 1; i < prdtl && sglist->size < limit; i++) {
1004f6ad2e32SAlexander Graf             qemu_sglist_add(sglist, le64_to_cpu(tbl[i].addr),
1005a718978eSJohn Snow                             MIN(prdt_tbl_entry_size(&tbl[i]),
1006a718978eSJohn Snow                                 limit - sglist->size));
1007f6ad2e32SAlexander Graf         }
1008f6ad2e32SAlexander Graf     }
1009f6ad2e32SAlexander Graf 
1010f6ad2e32SAlexander Graf out:
1011df32fd1cSPaolo Bonzini     dma_memory_unmap(ad->hba->as, prdt, prdt_len,
101210ca2943SDavid Gibson                      DMA_DIRECTION_TO_DEVICE, prdt_len);
1013f6ad2e32SAlexander Graf     return r;
1014f6ad2e32SAlexander Graf }
1015f6ad2e32SAlexander Graf 
ncq_err(NCQTransferState * ncq_tfs)1016a55c8231SJohn Snow static void ncq_err(NCQTransferState *ncq_tfs)
1017a55c8231SJohn Snow {
1018a55c8231SJohn Snow     IDEState *ide_state = &ncq_tfs->drive->port.ifs[0];
1019a55c8231SJohn Snow 
1020a55c8231SJohn Snow     ide_state->error = ABRT_ERR;
1021a55c8231SJohn Snow     ide_state->status = READY_STAT | ERR_STAT;
10225839df7bSMarc-André Lureau     qemu_sglist_destroy(&ncq_tfs->sglist);
10234ab0359aSPrasad J Pandit     ncq_tfs->used = 0;
1024a55c8231SJohn Snow }
1025a55c8231SJohn Snow 
ncq_finish(NCQTransferState * ncq_tfs)102654f32237SJohn Snow static void ncq_finish(NCQTransferState *ncq_tfs)
1027f6ad2e32SAlexander Graf {
10287c649ac5SJohn Snow     /* If we didn't error out, set our finished bit. Errored commands
10297c649ac5SJohn Snow      * do not get a bit set for the SDB FIS ACT register, nor do they
10307c649ac5SJohn Snow      * clear the outstanding bit in scr_act (PxSACT). */
10319f894235SNiklas Cassel     if (ncq_tfs->used) {
10327c649ac5SJohn Snow         ncq_tfs->drive->finished |= (1 << ncq_tfs->tag);
10337c649ac5SJohn Snow     }
1034f6ad2e32SAlexander Graf 
10357c649ac5SJohn Snow     ahci_write_fis_sdb(ncq_tfs->drive->hba, ncq_tfs);
1036f6ad2e32SAlexander Graf 
1037e4baa9f0SJohn Snow     trace_ncq_finish(ncq_tfs->drive->hba, ncq_tfs->drive->port_no,
1038f6ad2e32SAlexander Graf                      ncq_tfs->tag);
1039f6ad2e32SAlexander Graf 
10404be74634SMarkus Armbruster     block_acct_done(blk_get_stats(ncq_tfs->drive->port.ifs[0].blk),
10415366d0c8SBenoît Canet                     &ncq_tfs->acct);
1042f6ad2e32SAlexander Graf     qemu_sglist_destroy(&ncq_tfs->sglist);
1043f6ad2e32SAlexander Graf     ncq_tfs->used = 0;
1044f6ad2e32SAlexander Graf }
1045f6ad2e32SAlexander Graf 
ncq_cb(void * opaque,int ret)104654f32237SJohn Snow static void ncq_cb(void *opaque, int ret)
104754f32237SJohn Snow {
104854f32237SJohn Snow     NCQTransferState *ncq_tfs = (NCQTransferState *)opaque;
104954f32237SJohn Snow     IDEState *ide_state = &ncq_tfs->drive->port.ifs[0];
105054f32237SJohn Snow 
1051df403bc5SJohn Snow     ncq_tfs->aiocb = NULL;
105254f32237SJohn Snow 
105354f32237SJohn Snow     if (ret < 0) {
10547c03a691SJohn Snow         bool is_read = ncq_tfs->cmd == READ_FPDMA_QUEUED;
10557c03a691SJohn Snow         BlockErrorAction action = blk_get_error_action(ide_state->blk,
10567c03a691SJohn Snow                                                        is_read, -ret);
10577c03a691SJohn Snow         if (action == BLOCK_ERROR_ACTION_STOP) {
10587c03a691SJohn Snow             ncq_tfs->halt = true;
10597c03a691SJohn Snow             ide_state->bus->error_status = IDE_RETRY_HBA;
10607c03a691SJohn Snow         } else if (action == BLOCK_ERROR_ACTION_REPORT) {
106154f32237SJohn Snow             ncq_err(ncq_tfs);
10627c03a691SJohn Snow         }
10637c03a691SJohn Snow         blk_error_action(ide_state->blk, action, is_read, -ret);
106454f32237SJohn Snow     } else {
106554f32237SJohn Snow         ide_state->status = READY_STAT | SEEK_STAT;
106654f32237SJohn Snow     }
106754f32237SJohn Snow 
10687c03a691SJohn Snow     if (!ncq_tfs->halt) {
106954f32237SJohn Snow         ncq_finish(ncq_tfs);
107054f32237SJohn Snow     }
10717c03a691SJohn Snow }
107254f32237SJohn Snow 
is_ncq(uint8_t ata_cmd)107372a065dbSJohn Snow static int is_ncq(uint8_t ata_cmd)
107472a065dbSJohn Snow {
107572a065dbSJohn Snow     /* Based on SATA 3.2 section 13.6.3.2 */
107672a065dbSJohn Snow     switch (ata_cmd) {
107772a065dbSJohn Snow     case READ_FPDMA_QUEUED:
107872a065dbSJohn Snow     case WRITE_FPDMA_QUEUED:
107972a065dbSJohn Snow     case NCQ_NON_DATA:
108072a065dbSJohn Snow     case RECEIVE_FPDMA_QUEUED:
108172a065dbSJohn Snow     case SEND_FPDMA_QUEUED:
108272a065dbSJohn Snow         return 1;
108372a065dbSJohn Snow     default:
108472a065dbSJohn Snow         return 0;
108572a065dbSJohn Snow     }
108672a065dbSJohn Snow }
108772a065dbSJohn Snow 
execute_ncq_command(NCQTransferState * ncq_tfs)1088631ddc22SJohn Snow static void execute_ncq_command(NCQTransferState *ncq_tfs)
1089631ddc22SJohn Snow {
1090631ddc22SJohn Snow     AHCIDevice *ad = ncq_tfs->drive;
1091631ddc22SJohn Snow     IDEState *ide_state = &ad->port.ifs[0];
1092631ddc22SJohn Snow     int port = ad->port_no;
10937c03a691SJohn Snow 
1094631ddc22SJohn Snow     g_assert(is_ncq(ncq_tfs->cmd));
10957c03a691SJohn Snow     ncq_tfs->halt = false;
1096631ddc22SJohn Snow 
1097631ddc22SJohn Snow     switch (ncq_tfs->cmd) {
1098631ddc22SJohn Snow     case READ_FPDMA_QUEUED:
1099e4baa9f0SJohn Snow         trace_execute_ncq_command_read(ad->hba, port, ncq_tfs->tag,
1100e4baa9f0SJohn Snow                                        ncq_tfs->sector_count, ncq_tfs->lba);
1101631ddc22SJohn Snow         dma_acct_start(ide_state->blk, &ncq_tfs->acct,
1102631ddc22SJohn Snow                        &ncq_tfs->sglist, BLOCK_ACCT_READ);
1103631ddc22SJohn Snow         ncq_tfs->aiocb = dma_blk_read(ide_state->blk, &ncq_tfs->sglist,
1104cbe0ed62SPaolo Bonzini                                       ncq_tfs->lba << BDRV_SECTOR_BITS,
110599868af3SMark Cave-Ayland                                       BDRV_SECTOR_SIZE,
1106cbe0ed62SPaolo Bonzini                                       ncq_cb, ncq_tfs);
1107631ddc22SJohn Snow         break;
1108631ddc22SJohn Snow     case WRITE_FPDMA_QUEUED:
1109eb8fde18SFiona Ebner         trace_execute_ncq_command_write(ad->hba, port, ncq_tfs->tag,
1110e4baa9f0SJohn Snow                                         ncq_tfs->sector_count, ncq_tfs->lba);
1111631ddc22SJohn Snow         dma_acct_start(ide_state->blk, &ncq_tfs->acct,
1112631ddc22SJohn Snow                        &ncq_tfs->sglist, BLOCK_ACCT_WRITE);
1113631ddc22SJohn Snow         ncq_tfs->aiocb = dma_blk_write(ide_state->blk, &ncq_tfs->sglist,
1114cbe0ed62SPaolo Bonzini                                        ncq_tfs->lba << BDRV_SECTOR_BITS,
111599868af3SMark Cave-Ayland                                        BDRV_SECTOR_SIZE,
1116cbe0ed62SPaolo Bonzini                                        ncq_cb, ncq_tfs);
1117631ddc22SJohn Snow         break;
1118631ddc22SJohn Snow     default:
1119e4baa9f0SJohn Snow         trace_execute_ncq_command_unsup(ad->hba, port,
1120e4baa9f0SJohn Snow                                         ncq_tfs->tag, ncq_tfs->cmd);
1121631ddc22SJohn Snow         ncq_err(ncq_tfs);
1122631ddc22SJohn Snow     }
1123631ddc22SJohn Snow }
1124631ddc22SJohn Snow 
1125631ddc22SJohn Snow 
process_ncq_command(AHCIState * s,int port,const uint8_t * cmd_fis,uint8_t slot)112626941eb4SAlexander Bulekov static void process_ncq_command(AHCIState *s, int port, const uint8_t *cmd_fis,
11279364384dSJohn Snow                                 uint8_t slot)
1128f6ad2e32SAlexander Graf {
1129b6fe41faSJohn Snow     AHCIDevice *ad = &s->dev[port];
113026941eb4SAlexander Bulekov     const NCQFrame *ncq_fis = (NCQFrame *)cmd_fis;
1131f6ad2e32SAlexander Graf     uint8_t tag = ncq_fis->tag >> 3;
1132b6fe41faSJohn Snow     NCQTransferState *ncq_tfs = &ad->ncq_tfs[tag];
11333bcbe4aaSJohn Snow     size_t size;
1134f6ad2e32SAlexander Graf 
1135922f893eSJohn Snow     g_assert(is_ncq(ncq_fis->command));
1136f6ad2e32SAlexander Graf     if (ncq_tfs->used) {
1137f6ad2e32SAlexander Graf         /* error - already in use */
1138580e7333SPhilippe Mathieu-Daudé         qemu_log_mask(LOG_GUEST_ERROR, "%s: tag %d already used\n",
1139580e7333SPhilippe Mathieu-Daudé                       __func__, tag);
1140f6ad2e32SAlexander Graf         return;
1141f6ad2e32SAlexander Graf     }
1142f6ad2e32SAlexander Graf 
1143e2a5d9b3SNiklas Cassel     /*
1144e2a5d9b3SNiklas Cassel      * A NCQ command clears the bit in PxCI after the command has been QUEUED
1145e2a5d9b3SNiklas Cassel      * successfully (ERROR not set, BUSY and DRQ cleared).
1146e2a5d9b3SNiklas Cassel      *
1147e2a5d9b3SNiklas Cassel      * For NCQ commands, PxCI will always be cleared here.
1148e2a5d9b3SNiklas Cassel      *
1149e2a5d9b3SNiklas Cassel      * (Once the NCQ command is COMPLETED, the device will send a SDB FIS with
1150e2a5d9b3SNiklas Cassel      * the interrupt bit set, which will clear PxSACT and raise an interrupt.)
1151e2a5d9b3SNiklas Cassel      */
1152e2a5d9b3SNiklas Cassel     ahci_clear_cmd_issue(ad, slot);
1153e2a5d9b3SNiklas Cassel 
1154e2a5d9b3SNiklas Cassel     /*
1155e2a5d9b3SNiklas Cassel      * In reality, for NCQ commands, PxCI is cleared after receiving a D2H FIS
1156e2a5d9b3SNiklas Cassel      * without the interrupt bit set, but since ahci_write_fis_d2h() can raise
1157e2a5d9b3SNiklas Cassel      * an IRQ on error, we need to call them in reverse order.
1158e2a5d9b3SNiklas Cassel      */
11592967dc82SNiklas Cassel     ahci_write_fis_d2h(ad, false);
11602967dc82SNiklas Cassel 
1161f6ad2e32SAlexander Graf     ncq_tfs->used = 1;
1162b6fe41faSJohn Snow     ncq_tfs->drive = ad;
1163f6ad2e32SAlexander Graf     ncq_tfs->slot = slot;
1164c82bd3c8SJohn Snow     ncq_tfs->cmdh = &((AHCICmdHdr *)ad->lst)[slot];
11654614619eSJohn Snow     ncq_tfs->cmd = ncq_fis->command;
1166f6ad2e32SAlexander Graf     ncq_tfs->lba = ((uint64_t)ncq_fis->lba5 << 40) |
1167f6ad2e32SAlexander Graf                    ((uint64_t)ncq_fis->lba4 << 32) |
1168f6ad2e32SAlexander Graf                    ((uint64_t)ncq_fis->lba3 << 24) |
1169f6ad2e32SAlexander Graf                    ((uint64_t)ncq_fis->lba2 << 16) |
1170f6ad2e32SAlexander Graf                    ((uint64_t)ncq_fis->lba1 << 8) |
1171f6ad2e32SAlexander Graf                    (uint64_t)ncq_fis->lba0;
11723bcbe4aaSJohn Snow     ncq_tfs->tag = tag;
1173f6ad2e32SAlexander Graf 
11745d5f8921SJohn Snow     /* Sanity-check the NCQ packet */
11755d5f8921SJohn Snow     if (tag != slot) {
1176e4baa9f0SJohn Snow         trace_process_ncq_command_mismatch(s, port, tag, slot);
11775d5f8921SJohn Snow     }
11785d5f8921SJohn Snow 
11795d5f8921SJohn Snow     if (ncq_fis->aux0 || ncq_fis->aux1 || ncq_fis->aux2 || ncq_fis->aux3) {
1180e4baa9f0SJohn Snow         trace_process_ncq_command_aux(s, port, tag);
11815d5f8921SJohn Snow     }
11825d5f8921SJohn Snow     if (ncq_fis->prio || ncq_fis->icc) {
1183e4baa9f0SJohn Snow         trace_process_ncq_command_prioicc(s, port, tag);
11845d5f8921SJohn Snow     }
11855d5f8921SJohn Snow     if (ncq_fis->fua & NCQ_FIS_FUA_MASK) {
1186e4baa9f0SJohn Snow         trace_process_ncq_command_fua(s, port, tag);
11875d5f8921SJohn Snow     }
11885d5f8921SJohn Snow     if (ncq_fis->tag & NCQ_FIS_RARC_MASK) {
1189e4baa9f0SJohn Snow         trace_process_ncq_command_rarc(s, port, tag);
11905d5f8921SJohn Snow     }
11915d5f8921SJohn Snow 
1192e08a9835SJohn Snow     ncq_tfs->sector_count = ((ncq_fis->sector_count_high << 8) |
1193e08a9835SJohn Snow                              ncq_fis->sector_count_low);
1194e08a9835SJohn Snow     if (!ncq_tfs->sector_count) {
1195e08a9835SJohn Snow         ncq_tfs->sector_count = 0x10000;
1196e08a9835SJohn Snow     }
1197075f32d3SPhilippe Mathieu-Daudé     size = ncq_tfs->sector_count * BDRV_SECTOR_SIZE;
1198c82bd3c8SJohn Snow     ahci_populate_sglist(ad, &ncq_tfs->sglist, ncq_tfs->cmdh, size, 0);
11993bcbe4aaSJohn Snow 
12003bcbe4aaSJohn Snow     if (ncq_tfs->sglist.size < size) {
120160791a2cSPhilippe Mathieu-Daudé         error_report("ahci: PRDT length for NCQ command (0x" DMA_ADDR_FMT ") "
12023bcbe4aaSJohn Snow                      "is smaller than the requested size (0x%zx)",
12033bcbe4aaSJohn Snow                      ncq_tfs->sglist.size, size);
12043bcbe4aaSJohn Snow         ncq_err(ncq_tfs);
12055fa0feecSJohn Snow         ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_OFS);
12063bcbe4aaSJohn Snow         return;
12075d5f8921SJohn Snow     } else if (ncq_tfs->sglist.size != size) {
1208e4baa9f0SJohn Snow         trace_process_ncq_command_large(s, port, tag,
12095d5f8921SJohn Snow                                         ncq_tfs->sglist.size, size);
12103bcbe4aaSJohn Snow     }
1211f6ad2e32SAlexander Graf 
1212e4baa9f0SJohn Snow     trace_process_ncq_command(s, port, tag,
1213e4baa9f0SJohn Snow                               ncq_fis->command,
1214e4baa9f0SJohn Snow                               ncq_tfs->lba,
1215e4baa9f0SJohn Snow                               ncq_tfs->lba + ncq_tfs->sector_count - 1);
1216631ddc22SJohn Snow     execute_ncq_command(ncq_tfs);
1217f6ad2e32SAlexander Graf }
1218f6ad2e32SAlexander Graf 
get_cmd_header(AHCIState * s,uint8_t port,uint8_t slot)1219ee364416SJohn Snow static AHCICmdHdr *get_cmd_header(AHCIState *s, uint8_t port, uint8_t slot)
1220ee364416SJohn Snow {
1221ee364416SJohn Snow     if (port >= s->ports || slot >= AHCI_MAX_CMDS) {
1222ee364416SJohn Snow         return NULL;
1223ee364416SJohn Snow     }
1224ee364416SJohn Snow 
1225ee364416SJohn Snow     return s->dev[port].lst ? &((AHCICmdHdr *)s->dev[port].lst)[slot] : NULL;
1226ee364416SJohn Snow }
1227ee364416SJohn Snow 
handle_reg_h2d_fis(AHCIState * s,int port,uint8_t slot,const uint8_t * cmd_fis)1228107f0d46SJohn Snow static void handle_reg_h2d_fis(AHCIState *s, int port,
122926941eb4SAlexander Bulekov                                uint8_t slot, const uint8_t *cmd_fis)
1230f6ad2e32SAlexander Graf {
1231107f0d46SJohn Snow     IDEState *ide_state = &s->dev[port].port.ifs[0];
1232ee364416SJohn Snow     AHCICmdHdr *cmd = get_cmd_header(s, port, slot);
1233e2a5d9b3SNiklas Cassel     AHCIDevice *ad = &s->dev[port];
1234d56f4d69SJohn Snow     uint16_t opts = le16_to_cpu(cmd->opts);
1235f6ad2e32SAlexander Graf 
1236102e5625SJohn Snow     if (cmd_fis[1] & 0x0F) {
1237e4baa9f0SJohn Snow         trace_handle_reg_h2d_fis_pmp(s, port, cmd_fis[1],
1238e4baa9f0SJohn Snow                                      cmd_fis[2], cmd_fis[3]);
1239107f0d46SJohn Snow         return;
1240102e5625SJohn Snow     }
1241102e5625SJohn Snow 
1242102e5625SJohn Snow     if (cmd_fis[1] & 0x70) {
1243e4baa9f0SJohn Snow         trace_handle_reg_h2d_fis_res(s, port, cmd_fis[1],
1244e4baa9f0SJohn Snow                                      cmd_fis[2], cmd_fis[3]);
1245107f0d46SJohn Snow         return;
1246f6ad2e32SAlexander Graf     }
1247f6ad2e32SAlexander Graf 
12481cbdd968SJohn Snow     if (!(cmd_fis[1] & SATA_FIS_REG_H2D_UPDATE_COMMAND_REGISTER)) {
1249f6ad2e32SAlexander Graf         switch (s->dev[port].port_state) {
1250f6ad2e32SAlexander Graf         case STATE_RUN:
1251f6ad2e32SAlexander Graf             if (cmd_fis[15] & ATA_SRST) {
1252f6ad2e32SAlexander Graf                 s->dev[port].port_state = STATE_RESET;
1253eabb9212SNiklas Cassel                 /*
1254eabb9212SNiklas Cassel                  * When setting SRST in the first H2D FIS in the reset sequence,
1255eabb9212SNiklas Cassel                  * the device does not send a D2H FIS. Host software thus has to
1256eabb9212SNiklas Cassel                  * set the "Clear Busy upon R_OK" bit such that PxCI (and BUSY)
1257eabb9212SNiklas Cassel                  * gets cleared. See AHCI 1.3.1, section 10.4.1 Software Reset.
1258eabb9212SNiklas Cassel                  */
1259eabb9212SNiklas Cassel                 if (opts & AHCI_CMD_CLR_BUSY) {
1260eabb9212SNiklas Cassel                     ahci_clear_cmd_issue(ad, slot);
1261eabb9212SNiklas Cassel                 }
1262f6ad2e32SAlexander Graf             }
1263f6ad2e32SAlexander Graf             break;
1264f6ad2e32SAlexander Graf         case STATE_RESET:
1265f6ad2e32SAlexander Graf             if (!(cmd_fis[15] & ATA_SRST)) {
1266eabb9212SNiklas Cassel                 /*
1267eabb9212SNiklas Cassel                  * When clearing SRST in the second H2D FIS in the reset
1268eabb9212SNiklas Cassel                  * sequence, the device will execute diagnostics. When this is
1269eabb9212SNiklas Cassel                  * done, the device will send a D2H FIS with the good status.
1270eabb9212SNiklas Cassel                  * See SATA 3.5a Gold, section 11.4 Software reset protocol.
1271eabb9212SNiklas Cassel                  *
1272eabb9212SNiklas Cassel                  * This D2H FIS is the first D2H FIS received from the device,
1273eabb9212SNiklas Cassel                  * and is received regardless if the reset was performed by a
1274eabb9212SNiklas Cassel                  * COMRESET or by setting and clearing the SRST bit. Therefore,
1275eabb9212SNiklas Cassel                  * the logic for this is found in ahci_init_d2h() and not here.
1276eabb9212SNiklas Cassel                  */
1277f6ad2e32SAlexander Graf                 ahci_reset_port(s, port);
1278f6ad2e32SAlexander Graf             }
1279f6ad2e32SAlexander Graf             break;
1280f6ad2e32SAlexander Graf         }
1281107f0d46SJohn Snow         return;
12821cbdd968SJohn Snow     }
1283f6ad2e32SAlexander Graf 
1284f6ad2e32SAlexander Graf     /* Check for NCQ command */
128572a065dbSJohn Snow     if (is_ncq(cmd_fis[2])) {
1286f6ad2e32SAlexander Graf         process_ncq_command(s, port, cmd_fis, slot);
1287107f0d46SJohn Snow         return;
1288f6ad2e32SAlexander Graf     }
1289f6ad2e32SAlexander Graf 
12901cbdd968SJohn Snow     /* Decompose the FIS:
12911cbdd968SJohn Snow      * AHCI does not interpret FIS packets, it only forwards them.
12921cbdd968SJohn Snow      * SATA 1.0 describes how to decode LBA28 and CHS FIS packets.
12931cbdd968SJohn Snow      * Later specifications, e.g, SATA 3.2, describe LBA48 FIS packets.
12941cbdd968SJohn Snow      *
12951cbdd968SJohn Snow      * ATA4 describes sector number for LBA28/CHS commands.
12961cbdd968SJohn Snow      * ATA6 describes sector number for LBA48 commands.
12971cbdd968SJohn Snow      * ATA8 deprecates CHS fully, describing only LBA28/48.
12981cbdd968SJohn Snow      *
12991cbdd968SJohn Snow      * We dutifully convert the FIS into IDE registers, and allow the
13001cbdd968SJohn Snow      * core layer to interpret them as needed. */
1301f6ad2e32SAlexander Graf     ide_state->feature = cmd_fis[3];
13021cbdd968SJohn Snow     ide_state->sector = cmd_fis[4];      /* LBA 7:0 */
13031cbdd968SJohn Snow     ide_state->lcyl = cmd_fis[5];        /* LBA 15:8  */
13041cbdd968SJohn Snow     ide_state->hcyl = cmd_fis[6];        /* LBA 23:16 */
13051cbdd968SJohn Snow     ide_state->select = cmd_fis[7];      /* LBA 27:24 (LBA28) */
13061cbdd968SJohn Snow     ide_state->hob_sector = cmd_fis[8];  /* LBA 31:24 */
13071cbdd968SJohn Snow     ide_state->hob_lcyl = cmd_fis[9];    /* LBA 39:32 */
13081cbdd968SJohn Snow     ide_state->hob_hcyl = cmd_fis[10];   /* LBA 47:40 */
13091cbdd968SJohn Snow     ide_state->hob_feature = cmd_fis[11];
13101cbdd968SJohn Snow     ide_state->nsector = (int64_t)((cmd_fis[13] << 8) | cmd_fis[12]);
13111cbdd968SJohn Snow     /* 14, 16, 17, 18, 19: Reserved (SATA 1.0) */
13121cbdd968SJohn Snow     /* 15: Only valid when UPDATE_COMMAND not set. */
1313f6ad2e32SAlexander Graf 
1314f6ad2e32SAlexander Graf     /* Copy the ACMD field (ATAPI packet, if any) from the AHCI command
1315107f0d46SJohn Snow      * table to ide_state->io_buffer */
1316f6ad2e32SAlexander Graf     if (opts & AHCI_CMD_ATAPI) {
1317f6ad2e32SAlexander Graf         memcpy(ide_state->io_buffer, &cmd_fis[AHCI_COMMAND_TABLE_ACMD], 0x10);
1318797285c8SJohn Snow         if (trace_event_get_state_backends(TRACE_HANDLE_REG_H2D_FIS_DUMP)) {
1319797285c8SJohn Snow             char *pretty_fis = ahci_pretty_buffer_fis(ide_state->io_buffer, 0x10);
1320797285c8SJohn Snow             trace_handle_reg_h2d_fis_dump(s, port, pretty_fis);
1321797285c8SJohn Snow             g_free(pretty_fis);
1322797285c8SJohn Snow         }
1323f6ad2e32SAlexander Graf     }
1324f6ad2e32SAlexander Graf 
1325f6ad2e32SAlexander Graf     ide_state->error = 0;
1326ae79c2dbSPaolo Bonzini     s->dev[port].done_first_drq = false;
1327f6ad2e32SAlexander Graf     /* Reset transferred byte counter */
1328f6ad2e32SAlexander Graf     cmd->status = 0;
1329f6ad2e32SAlexander Graf 
1330e2a5d9b3SNiklas Cassel     /*
1331e2a5d9b3SNiklas Cassel      * A non-NCQ command clears the bit in PxCI after the command has COMPLETED
1332e2a5d9b3SNiklas Cassel      * successfully (ERROR not set, BUSY and DRQ cleared).
1333e2a5d9b3SNiklas Cassel      *
1334e2a5d9b3SNiklas Cassel      * For non-NCQ commands, PxCI will always be cleared by ahci_cmd_done().
1335e2a5d9b3SNiklas Cassel      */
1336e2a5d9b3SNiklas Cassel     ad->busy_slot = slot;
1337e2a5d9b3SNiklas Cassel 
1338f6ad2e32SAlexander Graf     /* We're ready to process the command in FIS byte 2. */
1339783f4474SPhilippe Mathieu-Daudé     ide_bus_exec_cmd(&s->dev[port].port, cmd_fis[2]);
1340f6ad2e32SAlexander Graf }
1341f6ad2e32SAlexander Graf 
handle_cmd(AHCIState * s,int port,uint8_t slot)1342e2a5d9b3SNiklas Cassel static void handle_cmd(AHCIState *s, int port, uint8_t slot)
1343107f0d46SJohn Snow {
1344107f0d46SJohn Snow     IDEState *ide_state;
1345107f0d46SJohn Snow     uint64_t tbl_addr;
1346107f0d46SJohn Snow     AHCICmdHdr *cmd;
1347107f0d46SJohn Snow     uint8_t *cmd_fis;
1348107f0d46SJohn Snow     dma_addr_t cmd_len;
1349107f0d46SJohn Snow 
1350107f0d46SJohn Snow     if (s->dev[port].port.ifs[0].status & (BUSY_STAT|DRQ_STAT)) {
1351107f0d46SJohn Snow         /* Engine currently busy, try again later */
1352e4baa9f0SJohn Snow         trace_handle_cmd_busy(s, port);
1353e2a5d9b3SNiklas Cassel         return;
1354107f0d46SJohn Snow     }
1355107f0d46SJohn Snow 
1356107f0d46SJohn Snow     if (!s->dev[port].lst) {
1357e4baa9f0SJohn Snow         trace_handle_cmd_nolist(s, port);
1358e2a5d9b3SNiklas Cassel         return;
1359107f0d46SJohn Snow     }
1360ee364416SJohn Snow     cmd = get_cmd_header(s, port, slot);
1361107f0d46SJohn Snow     /* remember current slot handle for later */
1362107f0d46SJohn Snow     s->dev[port].cur_cmd = cmd;
1363107f0d46SJohn Snow 
1364107f0d46SJohn Snow     /* The device we are working for */
1365107f0d46SJohn Snow     ide_state = &s->dev[port].port.ifs[0];
1366107f0d46SJohn Snow     if (!ide_state->blk) {
1367e4baa9f0SJohn Snow         trace_handle_cmd_badport(s, port);
1368e2a5d9b3SNiklas Cassel         return;
1369107f0d46SJohn Snow     }
1370107f0d46SJohn Snow 
1371107f0d46SJohn Snow     tbl_addr = le64_to_cpu(cmd->tbl_addr);
1372107f0d46SJohn Snow     cmd_len = 0x80;
1373107f0d46SJohn Snow     cmd_fis = dma_memory_map(s->as, tbl_addr, &cmd_len,
1374a1d4b0a3SPhilippe Mathieu-Daudé                              DMA_DIRECTION_TO_DEVICE, MEMTXATTRS_UNSPECIFIED);
1375107f0d46SJohn Snow     if (!cmd_fis) {
1376e4baa9f0SJohn Snow         trace_handle_cmd_badfis(s, port);
1377e2a5d9b3SNiklas Cassel         return;
1378107f0d46SJohn Snow     } else if (cmd_len != 0x80) {
13795fa0feecSJohn Snow         ahci_trigger_irq(s, &s->dev[port], AHCI_PORT_IRQ_BIT_HBFS);
1380e4baa9f0SJohn Snow         trace_handle_cmd_badmap(s, port, cmd_len);
1381107f0d46SJohn Snow         goto out;
1382107f0d46SJohn Snow     }
1383797285c8SJohn Snow     if (trace_event_get_state_backends(TRACE_HANDLE_CMD_FIS_DUMP)) {
1384797285c8SJohn Snow         char *pretty_fis = ahci_pretty_buffer_fis(cmd_fis, 0x80);
1385797285c8SJohn Snow         trace_handle_cmd_fis_dump(s, port, pretty_fis);
1386797285c8SJohn Snow         g_free(pretty_fis);
1387797285c8SJohn Snow     }
1388107f0d46SJohn Snow     switch (cmd_fis[0]) {
1389107f0d46SJohn Snow         case SATA_FIS_TYPE_REGISTER_H2D:
1390107f0d46SJohn Snow             handle_reg_h2d_fis(s, port, slot, cmd_fis);
1391107f0d46SJohn Snow             break;
1392107f0d46SJohn Snow         default:
1393e4baa9f0SJohn Snow             trace_handle_cmd_unhandled_fis(s, port,
1394e4baa9f0SJohn Snow                                            cmd_fis[0], cmd_fis[1], cmd_fis[2]);
1395107f0d46SJohn Snow             break;
1396107f0d46SJohn Snow     }
1397107f0d46SJohn Snow 
1398f6ad2e32SAlexander Graf out:
139926941eb4SAlexander Bulekov     dma_memory_unmap(s->as, cmd_fis, cmd_len, DMA_DIRECTION_TO_DEVICE,
140010ca2943SDavid Gibson                      cmd_len);
1401f6ad2e32SAlexander Graf }
1402f6ad2e32SAlexander Graf 
1403bed9bcfaSPaolo Bonzini /* Transfer PIO data between RAM and device */
ahci_pio_transfer(const IDEDMA * dma)1404ae0cebd7SPhilippe Mathieu-Daudé static void ahci_pio_transfer(const IDEDMA *dma)
1405f6ad2e32SAlexander Graf {
1406f6ad2e32SAlexander Graf     AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1407f6ad2e32SAlexander Graf     IDEState *s = &ad->port.ifs[0];
1408f6ad2e32SAlexander Graf     uint32_t size = (uint32_t)(s->data_end - s->data_ptr);
1409f6ad2e32SAlexander Graf     /* write == ram -> device */
1410d56f4d69SJohn Snow     uint16_t opts = le16_to_cpu(ad->cur_cmd->opts);
1411f6ad2e32SAlexander Graf     int is_write = opts & AHCI_CMD_WRITE;
1412f6ad2e32SAlexander Graf     int is_atapi = opts & AHCI_CMD_ATAPI;
1413f6ad2e32SAlexander Graf     int has_sglist = 0;
1414ae79c2dbSPaolo Bonzini     bool pio_fis_i;
1415f6ad2e32SAlexander Graf 
1416ae79c2dbSPaolo Bonzini     /* The PIO Setup FIS is received prior to transfer, but the interrupt
1417ae79c2dbSPaolo Bonzini      * is only triggered after data is received.
1418ae79c2dbSPaolo Bonzini      *
1419ae79c2dbSPaolo Bonzini      * The device only sets the 'I' bit in the PIO Setup FIS for device->host
1420ae79c2dbSPaolo Bonzini      * requests (see "DPIOI1" in the SATA spec), or for host->device DRQs after
1421ae79c2dbSPaolo Bonzini      * the first (see "DPIOO1").  The latter is consistent with the spec's
1422ae79c2dbSPaolo Bonzini      * description of the PACKET protocol, where the command part of ATAPI requests
1423ae79c2dbSPaolo Bonzini      * ("DPKT0") has the 'I' bit clear, while the data part of PIO ATAPI requests
1424ae79c2dbSPaolo Bonzini      * ("DPKT4a" and "DPKT7") has the 'I' bit set for both directions for all DRQs.
1425ae79c2dbSPaolo Bonzini      */
1426ae79c2dbSPaolo Bonzini     pio_fis_i = ad->done_first_drq || (!is_atapi && !is_write);
1427ae79c2dbSPaolo Bonzini     ahci_write_fis_pio(ad, size, pio_fis_i);
1428956556e1SJohn Snow 
1429ae79c2dbSPaolo Bonzini     if (is_atapi && !ad->done_first_drq) {
1430f6ad2e32SAlexander Graf         /* already prepopulated iobuffer */
1431f6ad2e32SAlexander Graf         goto out;
1432f6ad2e32SAlexander Graf     }
1433f6ad2e32SAlexander Graf 
1434a718978eSJohn Snow     if (ahci_dma_prepare_buf(dma, size)) {
1435f6ad2e32SAlexander Graf         has_sglist = 1;
1436f6ad2e32SAlexander Graf     }
1437f6ad2e32SAlexander Graf 
1438bed9bcfaSPaolo Bonzini     trace_ahci_pio_transfer(ad->hba, ad->port_no, is_write ? "writ" : "read",
1439e4baa9f0SJohn Snow                             size, is_atapi ? "atapi" : "ata",
1440f6ad2e32SAlexander Graf                             has_sglist ? "" : "o");
1441f6ad2e32SAlexander Graf 
1442da221327SPaolo Bonzini     if (has_sglist && size) {
1443392e48afSPhilippe Mathieu-Daudé         const MemTxAttrs attrs = MEMTXATTRS_UNSPECIFIED;
1444392e48afSPhilippe Mathieu-Daudé 
1445da221327SPaolo Bonzini         if (is_write) {
1446f02b664aSPhilippe Mathieu-Daudé             dma_buf_write(s->data_ptr, size, NULL, &s->sg, attrs);
1447da221327SPaolo Bonzini         } else {
1448f02b664aSPhilippe Mathieu-Daudé             dma_buf_read(s->data_ptr, size, NULL, &s->sg, attrs);
1449f6ad2e32SAlexander Graf         }
1450f6ad2e32SAlexander Graf     }
1451f6ad2e32SAlexander Graf 
1452956556e1SJohn Snow     /* Update number of transferred bytes, destroy sglist */
1453956556e1SJohn Snow     dma_buf_commit(s, size);
1454ae79c2dbSPaolo Bonzini 
1455f6ad2e32SAlexander Graf out:
1456f6ad2e32SAlexander Graf     /* declare that we processed everything */
1457f6ad2e32SAlexander Graf     s->data_ptr = s->data_end;
1458ae79c2dbSPaolo Bonzini 
1459ae79c2dbSPaolo Bonzini     ad->done_first_drq = true;
1460ae79c2dbSPaolo Bonzini     if (pio_fis_i) {
1461ae79c2dbSPaolo Bonzini         ahci_trigger_irq(ad->hba, ad, AHCI_PORT_IRQ_BIT_PSS);
1462ae79c2dbSPaolo Bonzini     }
1463f6ad2e32SAlexander Graf }
1464f6ad2e32SAlexander Graf 
ahci_start_dma(const IDEDMA * dma,IDEState * s,BlockCompletionFunc * dma_cb)1465ae0cebd7SPhilippe Mathieu-Daudé static void ahci_start_dma(const IDEDMA *dma, IDEState *s,
1466097310b5SMarkus Armbruster                            BlockCompletionFunc *dma_cb)
1467f6ad2e32SAlexander Graf {
1468f6ad2e32SAlexander Graf     AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1469e4baa9f0SJohn Snow     trace_ahci_start_dma(ad->hba, ad->port_no);
147061f52e06SJason Baron     s->io_buffer_offset = 0;
1471f6ad2e32SAlexander Graf     dma_cb(s, 0);
1472f6ad2e32SAlexander Graf }
1473f6ad2e32SAlexander Graf 
ahci_restart_dma(const IDEDMA * dma)1474ae0cebd7SPhilippe Mathieu-Daudé static void ahci_restart_dma(const IDEDMA *dma)
1475e8ef8743SPaolo Bonzini {
1476e8ef8743SPaolo Bonzini     /* Nothing to do, ahci_start_dma already resets s->io_buffer_offset.  */
1477e8ef8743SPaolo Bonzini }
1478e8ef8743SPaolo Bonzini 
1479659142ecSJohn Snow /**
14807c03a691SJohn Snow  * IDE/PIO restarts are handled by the core layer, but NCQ commands
14817c03a691SJohn Snow  * need an extra kick from the AHCI HBA.
14827c03a691SJohn Snow  */
ahci_restart(const IDEDMA * dma)1483ae0cebd7SPhilippe Mathieu-Daudé static void ahci_restart(const IDEDMA *dma)
14847c03a691SJohn Snow {
14857c03a691SJohn Snow     AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
14867c03a691SJohn Snow     int i;
14877c03a691SJohn Snow 
14887c03a691SJohn Snow     for (i = 0; i < AHCI_MAX_CMDS; i++) {
14897c03a691SJohn Snow         NCQTransferState *ncq_tfs = &ad->ncq_tfs[i];
14907c03a691SJohn Snow         if (ncq_tfs->halt) {
14917c03a691SJohn Snow             execute_ncq_command(ncq_tfs);
14927c03a691SJohn Snow         }
14937c03a691SJohn Snow     }
14947c03a691SJohn Snow }
14957c03a691SJohn Snow 
14967c03a691SJohn Snow /**
1497aaeda4a3SJohn Snow  * Called in DMA and PIO R/W chains to read the PRDT.
1498aaeda4a3SJohn Snow  * Not shared with NCQ pathways.
1499659142ecSJohn Snow  */
ahci_dma_prepare_buf(const IDEDMA * dma,int32_t limit)1500ae0cebd7SPhilippe Mathieu-Daudé static int32_t ahci_dma_prepare_buf(const IDEDMA *dma, int32_t limit)
1501f6ad2e32SAlexander Graf {
1502f6ad2e32SAlexander Graf     AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1503f6ad2e32SAlexander Graf     IDEState *s = &ad->port.ifs[0];
1504f6ad2e32SAlexander Graf 
1505c82bd3c8SJohn Snow     if (ahci_populate_sglist(ad, &s->sg, ad->cur_cmd,
1506c82bd3c8SJohn Snow                              limit, s->io_buffer_offset) == -1) {
1507e4baa9f0SJohn Snow         trace_ahci_dma_prepare_buf_fail(ad->hba, ad->port_no);
15083251bdcfSJohn Snow         return -1;
15093251bdcfSJohn Snow     }
1510da221327SPaolo Bonzini     s->io_buffer_size = s->sg.size;
1511f6ad2e32SAlexander Graf 
1512e4baa9f0SJohn Snow     trace_ahci_dma_prepare_buf(ad->hba, ad->port_no, limit, s->io_buffer_size);
15133251bdcfSJohn Snow     return s->io_buffer_size;
1514f6ad2e32SAlexander Graf }
1515f6ad2e32SAlexander Graf 
1516659142ecSJohn Snow /**
1517aaeda4a3SJohn Snow  * Updates the command header with a bytes-read value.
1518aaeda4a3SJohn Snow  * Called via dma_buf_commit, for both DMA and PIO paths.
1519aaeda4a3SJohn Snow  * sglist destruction is handled within dma_buf_commit.
1520659142ecSJohn Snow  */
ahci_commit_buf(const IDEDMA * dma,uint32_t tx_bytes)1521ae0cebd7SPhilippe Mathieu-Daudé static void ahci_commit_buf(const IDEDMA *dma, uint32_t tx_bytes)
1522659142ecSJohn Snow {
1523659142ecSJohn Snow     AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1524659142ecSJohn Snow 
1525659142ecSJohn Snow     tx_bytes += le32_to_cpu(ad->cur_cmd->status);
1526659142ecSJohn Snow     ad->cur_cmd->status = cpu_to_le32(tx_bytes);
1527659142ecSJohn Snow }
1528659142ecSJohn Snow 
ahci_dma_rw_buf(const IDEDMA * dma,bool is_write)1529ae0cebd7SPhilippe Mathieu-Daudé static int ahci_dma_rw_buf(const IDEDMA *dma, bool is_write)
1530f6ad2e32SAlexander Graf {
1531f6ad2e32SAlexander Graf     AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
1532f6ad2e32SAlexander Graf     IDEState *s = &ad->port.ifs[0];
1533f6ad2e32SAlexander Graf     uint8_t *p = s->io_buffer + s->io_buffer_index;
1534f6ad2e32SAlexander Graf     int l = s->io_buffer_size - s->io_buffer_index;
1535f6ad2e32SAlexander Graf 
1536c82bd3c8SJohn Snow     if (ahci_populate_sglist(ad, &s->sg, ad->cur_cmd, l, s->io_buffer_offset)) {
1537f6ad2e32SAlexander Graf         return 0;
1538f6ad2e32SAlexander Graf     }
1539f6ad2e32SAlexander Graf 
1540f6ad2e32SAlexander Graf     if (is_write) {
1541f02b664aSPhilippe Mathieu-Daudé         dma_buf_read(p, l, NULL, &s->sg, MEMTXATTRS_UNSPECIFIED);
1542f6ad2e32SAlexander Graf     } else {
1543f02b664aSPhilippe Mathieu-Daudé         dma_buf_write(p, l, NULL, &s->sg, MEMTXATTRS_UNSPECIFIED);
1544f6ad2e32SAlexander Graf     }
1545f6ad2e32SAlexander Graf 
1546659142ecSJohn Snow     /* free sglist, update byte count */
1547aaeda4a3SJohn Snow     dma_buf_commit(s, l);
1548f6ad2e32SAlexander Graf     s->io_buffer_index += l;
1549f6ad2e32SAlexander Graf 
1550e4baa9f0SJohn Snow     trace_ahci_dma_rw_buf(ad->hba, ad->port_no, l);
1551f6ad2e32SAlexander Graf     return 1;
1552f6ad2e32SAlexander Graf }
1553f6ad2e32SAlexander Graf 
ahci_clear_cmd_issue(AHCIDevice * ad,uint8_t slot)1554e2a5d9b3SNiklas Cassel static void ahci_clear_cmd_issue(AHCIDevice *ad, uint8_t slot)
1555e2a5d9b3SNiklas Cassel {
1556e2a5d9b3SNiklas Cassel     IDEState *ide_state = &ad->port.ifs[0];
1557e2a5d9b3SNiklas Cassel 
15581a16ce64SNiklas Cassel     if (!(ide_state->status & ERR_STAT) &&
15591a16ce64SNiklas Cassel         !(ide_state->status & (BUSY_STAT | DRQ_STAT))) {
1560e2a5d9b3SNiklas Cassel         ad->port_regs.cmd_issue &= ~(1 << slot);
1561e2a5d9b3SNiklas Cassel     }
1562e2a5d9b3SNiklas Cassel }
1563e2a5d9b3SNiklas Cassel 
1564e2a5d9b3SNiklas Cassel /* Non-NCQ command is done - This function is never called for NCQ commands. */
ahci_cmd_done(const IDEDMA * dma)1565ae0cebd7SPhilippe Mathieu-Daudé static void ahci_cmd_done(const IDEDMA *dma)
1566a62eaa26SKevin Wolf {
1567f6ad2e32SAlexander Graf     AHCIDevice *ad = DO_UPCAST(AHCIDevice, dma, dma);
15681a16ce64SNiklas Cassel     IDEState *ide_state = &ad->port.ifs[0];
1569f6ad2e32SAlexander Graf 
1570e4baa9f0SJohn Snow     trace_ahci_cmd_done(ad->hba, ad->port_no);
1571f6ad2e32SAlexander Graf 
15725694c7eaSJohn Snow     /* no longer busy */
15735694c7eaSJohn Snow     if (ad->busy_slot != -1) {
1574e2a5d9b3SNiklas Cassel         ahci_clear_cmd_issue(ad, ad->busy_slot);
15755694c7eaSJohn Snow         ad->busy_slot = -1;
15765694c7eaSJohn Snow     }
15775694c7eaSJohn Snow 
1578e2a5d9b3SNiklas Cassel     /*
1579e2a5d9b3SNiklas Cassel      * In reality, for non-NCQ commands, PxCI is cleared after receiving a D2H
1580e2a5d9b3SNiklas Cassel      * FIS with the interrupt bit set, but since ahci_write_fis_d2h() will raise
1581e2a5d9b3SNiklas Cassel      * an IRQ, we need to call them in reverse order.
1582e2a5d9b3SNiklas Cassel      */
15832967dc82SNiklas Cassel     ahci_write_fis_d2h(ad, true);
1584f6ad2e32SAlexander Graf 
15851a16ce64SNiklas Cassel     if (!(ide_state->status & ERR_STAT) &&
15861a16ce64SNiklas Cassel         ad->port_regs.cmd_issue && !ad->check_bh) {
1587f63192b0SAlexander Bulekov         ad->check_bh = qemu_bh_new_guarded(ahci_check_cmd_bh, ad,
1588f63192b0SAlexander Bulekov                                            &ad->mem_reentrancy_guard);
1589f6ad2e32SAlexander Graf         qemu_bh_schedule(ad->check_bh);
15904d29b50aSJan Kiszka     }
1591f6ad2e32SAlexander Graf }
1592f6ad2e32SAlexander Graf 
ahci_irq_set(void * opaque,int n,int level)1593f6ad2e32SAlexander Graf static void ahci_irq_set(void *opaque, int n, int level)
1594f6ad2e32SAlexander Graf {
1595c5f12a80SPhilippe Mathieu-Daudé     qemu_log_mask(LOG_UNIMP, "ahci: IRQ#%d level:%d\n", n, level);
1596f6ad2e32SAlexander Graf }
1597f6ad2e32SAlexander Graf 
1598f6ad2e32SAlexander Graf static const IDEDMAOps ahci_dma_ops = {
1599f6ad2e32SAlexander Graf     .start_dma = ahci_start_dma,
16007c03a691SJohn Snow     .restart = ahci_restart,
1601e8ef8743SPaolo Bonzini     .restart_dma = ahci_restart_dma,
1602bed9bcfaSPaolo Bonzini     .pio_transfer = ahci_pio_transfer,
1603f6ad2e32SAlexander Graf     .prepare_buf = ahci_dma_prepare_buf,
1604659142ecSJohn Snow     .commit_buf = ahci_commit_buf,
1605f6ad2e32SAlexander Graf     .rw_buf = ahci_dma_rw_buf,
1606c7e73adbSPaolo Bonzini     .cmd_done = ahci_cmd_done,
1607f6ad2e32SAlexander Graf };
1608f6ad2e32SAlexander Graf 
ahci_init(AHCIState * s,DeviceState * qdev)16090487eea4SPeter Crosthwaite void ahci_init(AHCIState *s, DeviceState *qdev)
16100487eea4SPeter Crosthwaite {
16110487eea4SPeter Crosthwaite     s->container = qdev;
16120487eea4SPeter Crosthwaite     /* XXX BAR size should be 1k, but that breaks, so bump it to 4k for now */
16130487eea4SPeter Crosthwaite     memory_region_init_io(&s->mem, OBJECT(qdev), &ahci_mem_ops, s,
16140487eea4SPeter Crosthwaite                           "ahci", AHCI_MEM_BAR_SIZE);
16150487eea4SPeter Crosthwaite     memory_region_init_io(&s->idp, OBJECT(qdev), &ahci_idp_ops, s,
16160487eea4SPeter Crosthwaite                           "ahci-idp", 32);
16170487eea4SPeter Crosthwaite }
16180487eea4SPeter Crosthwaite 
ahci_realize(AHCIState * s,DeviceState * qdev,AddressSpace * as)1619be021501SPhilippe Mathieu-Daudé void ahci_realize(AHCIState *s, DeviceState *qdev, AddressSpace *as)
1620f6ad2e32SAlexander Graf {
1621f6ad2e32SAlexander Graf     qemu_irq *irqs;
1622f6ad2e32SAlexander Graf     int i;
1623f6ad2e32SAlexander Graf 
1624df32fd1cSPaolo Bonzini     s->as = as;
1625be021501SPhilippe Mathieu-Daudé     assert(s->ports > 0);
1626be021501SPhilippe Mathieu-Daudé     s->dev = g_new0(AHCIDevice, s->ports);
1627f6ad2e32SAlexander Graf     ahci_reg_init(s);
16282c4b9d0eSAlexander Graf     irqs = qemu_allocate_irqs(ahci_irq_set, s, s->ports);
16292c4b9d0eSAlexander Graf     for (i = 0; i < s->ports; i++) {
1630f6ad2e32SAlexander Graf         AHCIDevice *ad = &s->dev[i];
1631f6ad2e32SAlexander Graf 
163282c74ac4SPeter Maydell         ide_bus_init(&ad->port, sizeof(ad->port), qdev, i, 1);
1633c9519630SPhilippe Mathieu-Daudé         ide_bus_init_output_irq(&ad->port, irqs[i]);
1634f6ad2e32SAlexander Graf 
1635f6ad2e32SAlexander Graf         ad->hba = s;
1636f6ad2e32SAlexander Graf         ad->port_no = i;
1637f6ad2e32SAlexander Graf         ad->port.dma = &ad->dma;
1638f6ad2e32SAlexander Graf         ad->port.dma->ops = &ahci_dma_ops;
1639e29b1246SPhilippe Mathieu-Daudé         ide_bus_register_restart_cb(&ad->port);
1640f6ad2e32SAlexander Graf     }
16419d324b0eSMarc-André Lureau     g_free(irqs);
1642f6ad2e32SAlexander Graf }
1643f6ad2e32SAlexander Graf 
ahci_uninit(AHCIState * s)16442c4b9d0eSAlexander Graf void ahci_uninit(AHCIState *s)
16452c4b9d0eSAlexander Graf {
1646d68f0f77SLi Qiang     int i, j;
1647d68f0f77SLi Qiang 
1648d68f0f77SLi Qiang     for (i = 0; i < s->ports; i++) {
1649d68f0f77SLi Qiang         AHCIDevice *ad = &s->dev[i];
1650d68f0f77SLi Qiang 
1651d68f0f77SLi Qiang         for (j = 0; j < 2; j++) {
1652a5afeefbSPhilippe Mathieu-Daudé             ide_exit(&ad->port.ifs[j]);
1653d68f0f77SLi Qiang         }
1654955f5c7bSIgor Mammedov         object_unparent(OBJECT(&ad->port));
1655d68f0f77SLi Qiang     }
1656d68f0f77SLi Qiang 
16577267c094SAnthony Liguori     g_free(s->dev);
16582c4b9d0eSAlexander Graf }
16592c4b9d0eSAlexander Graf 
ahci_reset(AHCIState * s)16608ab60a07SJan Kiszka void ahci_reset(AHCIState *s)
1661f6ad2e32SAlexander Graf {
1662a26a13daSAlexander Motin     AHCIPortRegs *pr;
1663f6ad2e32SAlexander Graf     int i;
1664f6ad2e32SAlexander Graf 
1665e4baa9f0SJohn Snow     trace_ahci_reset(s);
1666e4baa9f0SJohn Snow 
16678ab60a07SJan Kiszka     s->control_regs.irqstatus = 0;
166813164591SMichael S. Tsirkin     /* AHCI Enable (AE)
166913164591SMichael S. Tsirkin      * The implementation of this bit is dependent upon the value of the
167013164591SMichael S. Tsirkin      * CAP.SAM bit. If CAP.SAM is '0', then GHC.AE shall be read-write and
167113164591SMichael S. Tsirkin      * shall have a reset value of '0'. If CAP.SAM is '1', then AE shall be
167213164591SMichael S. Tsirkin      * read-only and shall have a reset value of '1'.
167313164591SMichael S. Tsirkin      *
167413164591SMichael S. Tsirkin      * We set HOST_CAP_AHCI so we must enable AHCI at reset.
167513164591SMichael S. Tsirkin      */
167613164591SMichael S. Tsirkin     s->control_regs.ghc = HOST_CTL_AHCI_EN;
1677760c3e44SAlexander Graf 
16788ab60a07SJan Kiszka     for (i = 0; i < s->ports; i++) {
16798ab60a07SJan Kiszka         pr = &s->dev[i].port_regs;
1680a26a13daSAlexander Motin         pr->irq_stat = 0;
1681a26a13daSAlexander Motin         pr->irq_mask = 0;
1682a26a13daSAlexander Motin         pr->scr_ctl = 0;
16832a4f4f34SJason Baron         pr->cmd = PORT_CMD_SPIN_UP | PORT_CMD_POWER_ON;
16848ab60a07SJan Kiszka         ahci_reset_port(s, i);
1685f6ad2e32SAlexander Graf     }
1686f6ad2e32SAlexander Graf }
1687d9fa31a3SRob Herring 
1688684d5013SJohn Snow static const VMStateDescription vmstate_ncq_tfs = {
1689684d5013SJohn Snow     .name = "ncq state",
1690684d5013SJohn Snow     .version_id = 1,
16918595c054SRichard Henderson     .fields = (const VMStateField[]) {
1692684d5013SJohn Snow         VMSTATE_UINT32(sector_count, NCQTransferState),
1693684d5013SJohn Snow         VMSTATE_UINT64(lba, NCQTransferState),
1694684d5013SJohn Snow         VMSTATE_UINT8(tag, NCQTransferState),
1695684d5013SJohn Snow         VMSTATE_UINT8(cmd, NCQTransferState),
1696684d5013SJohn Snow         VMSTATE_UINT8(slot, NCQTransferState),
1697684d5013SJohn Snow         VMSTATE_BOOL(used, NCQTransferState),
1698684d5013SJohn Snow         VMSTATE_BOOL(halt, NCQTransferState),
1699684d5013SJohn Snow         VMSTATE_END_OF_LIST()
1700684d5013SJohn Snow     },
1701684d5013SJohn Snow };
1702684d5013SJohn Snow 
1703a2623021SJason Baron static const VMStateDescription vmstate_ahci_device = {
1704a2623021SJason Baron     .name = "ahci port",
1705a2623021SJason Baron     .version_id = 1,
17068595c054SRichard Henderson     .fields = (const VMStateField[]) {
1707a2623021SJason Baron         VMSTATE_IDE_BUS(port, AHCIDevice),
1708bd664910SJohn Snow         VMSTATE_IDE_DRIVE(port.ifs[0], AHCIDevice),
1709a2623021SJason Baron         VMSTATE_UINT32(port_state, AHCIDevice),
1710a2623021SJason Baron         VMSTATE_UINT32(finished, AHCIDevice),
1711a2623021SJason Baron         VMSTATE_UINT32(port_regs.lst_addr, AHCIDevice),
1712a2623021SJason Baron         VMSTATE_UINT32(port_regs.lst_addr_hi, AHCIDevice),
1713a2623021SJason Baron         VMSTATE_UINT32(port_regs.fis_addr, AHCIDevice),
1714a2623021SJason Baron         VMSTATE_UINT32(port_regs.fis_addr_hi, AHCIDevice),
1715a2623021SJason Baron         VMSTATE_UINT32(port_regs.irq_stat, AHCIDevice),
1716a2623021SJason Baron         VMSTATE_UINT32(port_regs.irq_mask, AHCIDevice),
1717a2623021SJason Baron         VMSTATE_UINT32(port_regs.cmd, AHCIDevice),
1718a2623021SJason Baron         VMSTATE_UINT32(port_regs.tfdata, AHCIDevice),
1719a2623021SJason Baron         VMSTATE_UINT32(port_regs.sig, AHCIDevice),
1720a2623021SJason Baron         VMSTATE_UINT32(port_regs.scr_stat, AHCIDevice),
1721a2623021SJason Baron         VMSTATE_UINT32(port_regs.scr_ctl, AHCIDevice),
1722a2623021SJason Baron         VMSTATE_UINT32(port_regs.scr_err, AHCIDevice),
1723a2623021SJason Baron         VMSTATE_UINT32(port_regs.scr_act, AHCIDevice),
1724a2623021SJason Baron         VMSTATE_UINT32(port_regs.cmd_issue, AHCIDevice),
1725ae79c2dbSPaolo Bonzini         VMSTATE_BOOL(done_first_drq, AHCIDevice),
1726a2623021SJason Baron         VMSTATE_INT32(busy_slot, AHCIDevice),
1727a2623021SJason Baron         VMSTATE_BOOL(init_d2h_sent, AHCIDevice),
1728684d5013SJohn Snow         VMSTATE_STRUCT_ARRAY(ncq_tfs, AHCIDevice, AHCI_MAX_CMDS,
1729684d5013SJohn Snow                              1, vmstate_ncq_tfs, NCQTransferState),
1730a2623021SJason Baron         VMSTATE_END_OF_LIST()
1731a2623021SJason Baron     },
1732a2623021SJason Baron };
1733a2623021SJason Baron 
ahci_state_post_load(void * opaque,int version_id)1734a2623021SJason Baron static int ahci_state_post_load(void *opaque, int version_id)
1735a2623021SJason Baron {
1736684d5013SJohn Snow     int i, j;
1737a2623021SJason Baron     struct AHCIDevice *ad;
1738684d5013SJohn Snow     NCQTransferState *ncq_tfs;
1739f8a6c5f3SJohn Snow     AHCIPortRegs *pr;
1740a2623021SJason Baron     AHCIState *s = opaque;
1741a2623021SJason Baron 
1742a2623021SJason Baron     for (i = 0; i < s->ports; i++) {
1743a2623021SJason Baron         ad = &s->dev[i];
1744f8a6c5f3SJohn Snow         pr = &ad->port_regs;
1745f8a6c5f3SJohn Snow 
1746f8a6c5f3SJohn Snow         if (!(pr->cmd & PORT_CMD_START) && (pr->cmd & PORT_CMD_LIST_ON)) {
1747f8a6c5f3SJohn Snow             error_report("AHCI: DMA engine should be off, but status bit "
1748f8a6c5f3SJohn Snow                          "indicates it is still running.");
1749f8a6c5f3SJohn Snow             return -1;
1750f8a6c5f3SJohn Snow         }
1751f8a6c5f3SJohn Snow         if (!(pr->cmd & PORT_CMD_FIS_RX) && (pr->cmd & PORT_CMD_FIS_ON)) {
1752f8a6c5f3SJohn Snow             error_report("AHCI: FIS RX engine should be off, but status bit "
1753f8a6c5f3SJohn Snow                          "indicates it is still running.");
1754f8a6c5f3SJohn Snow             return -1;
1755f8a6c5f3SJohn Snow         }
1756a2623021SJason Baron 
1757d5904749SJohn Snow         /* After a migrate, the DMA/FIS engines are "off" and
1758d5904749SJohn Snow          * need to be conditionally restarted */
1759d5904749SJohn Snow         pr->cmd &= ~(PORT_CMD_LIST_ON | PORT_CMD_FIS_ON);
1760d5904749SJohn Snow         if (ahci_cond_start_engines(ad) != 0) {
1761cd6cb73bSJohn Snow             return -1;
1762cd6cb73bSJohn Snow         }
1763cd6cb73bSJohn Snow 
1764684d5013SJohn Snow         for (j = 0; j < AHCI_MAX_CMDS; j++) {
1765684d5013SJohn Snow             ncq_tfs = &ad->ncq_tfs[j];
1766684d5013SJohn Snow             ncq_tfs->drive = ad;
1767684d5013SJohn Snow 
1768684d5013SJohn Snow             if (ncq_tfs->used != ncq_tfs->halt) {
1769684d5013SJohn Snow                 return -1;
1770684d5013SJohn Snow             }
1771684d5013SJohn Snow             if (!ncq_tfs->halt) {
1772684d5013SJohn Snow                 continue;
1773684d5013SJohn Snow             }
1774684d5013SJohn Snow             if (!is_ncq(ncq_tfs->cmd)) {
1775684d5013SJohn Snow                 return -1;
1776684d5013SJohn Snow             }
1777684d5013SJohn Snow             if (ncq_tfs->slot != ncq_tfs->tag) {
1778684d5013SJohn Snow                 return -1;
1779684d5013SJohn Snow             }
1780684d5013SJohn Snow             /* If ncq_tfs->halt is justly set, the engine should be engaged,
1781684d5013SJohn Snow              * and the command list buffer should be mapped. */
1782684d5013SJohn Snow             ncq_tfs->cmdh = get_cmd_header(s, i, ncq_tfs->slot);
1783684d5013SJohn Snow             if (!ncq_tfs->cmdh) {
1784684d5013SJohn Snow                 return -1;
1785684d5013SJohn Snow             }
1786684d5013SJohn Snow             ahci_populate_sglist(ncq_tfs->drive, &ncq_tfs->sglist,
1787075f32d3SPhilippe Mathieu-Daudé                                  ncq_tfs->cmdh,
1788075f32d3SPhilippe Mathieu-Daudé                                  ncq_tfs->sector_count * BDRV_SECTOR_SIZE,
1789684d5013SJohn Snow                                  0);
1790684d5013SJohn Snow             if (ncq_tfs->sector_count != ncq_tfs->sglist.size >> 9) {
1791684d5013SJohn Snow                 return -1;
1792684d5013SJohn Snow             }
1793684d5013SJohn Snow         }
1794684d5013SJohn Snow 
1795684d5013SJohn Snow 
1796a2623021SJason Baron         /*
1797e8ef8743SPaolo Bonzini          * If an error is present, ad->busy_slot will be valid and not -1.
1798e8ef8743SPaolo Bonzini          * In this case, an operation is waiting to resume and will re-check
1799e8ef8743SPaolo Bonzini          * for additional AHCI commands to execute upon completion.
1800e8ef8743SPaolo Bonzini          *
1801e8ef8743SPaolo Bonzini          * In the case where no error was present, busy_slot will be -1,
1802e8ef8743SPaolo Bonzini          * and we should check to see if there are additional commands waiting.
1803a2623021SJason Baron          */
1804e8ef8743SPaolo Bonzini         if (ad->busy_slot == -1) {
1805a2623021SJason Baron             check_cmd(s, i);
1806c27c73aaSJohn Snow         } else {
1807c27c73aaSJohn Snow             /* We are in the middle of a command, and may need to access
1808c27c73aaSJohn Snow              * the command header in guest memory again. */
1809c27c73aaSJohn Snow             if (ad->busy_slot < 0 || ad->busy_slot >= AHCI_MAX_CMDS) {
1810c27c73aaSJohn Snow                 return -1;
1811c27c73aaSJohn Snow             }
1812ee364416SJohn Snow             ad->cur_cmd = get_cmd_header(s, i, ad->busy_slot);
1813a2623021SJason Baron         }
1814e8ef8743SPaolo Bonzini     }
1815a2623021SJason Baron 
1816a2623021SJason Baron     return 0;
1817a2623021SJason Baron }
1818a2623021SJason Baron 
1819a2623021SJason Baron const VMStateDescription vmstate_ahci = {
1820a2623021SJason Baron     .name = "ahci",
1821a2623021SJason Baron     .version_id = 1,
1822a2623021SJason Baron     .post_load = ahci_state_post_load,
18238595c054SRichard Henderson     .fields = (const VMStateField[]) {
182444c11b2eSPhilippe Mathieu-Daudé         VMSTATE_STRUCT_VARRAY_POINTER_UINT32(dev, AHCIState, ports,
1825a2623021SJason Baron                                      vmstate_ahci_device, AHCIDevice),
1826a2623021SJason Baron         VMSTATE_UINT32(control_regs.cap, AHCIState),
1827a2623021SJason Baron         VMSTATE_UINT32(control_regs.ghc, AHCIState),
1828a2623021SJason Baron         VMSTATE_UINT32(control_regs.irqstatus, AHCIState),
1829a2623021SJason Baron         VMSTATE_UINT32(control_regs.impl, AHCIState),
1830a2623021SJason Baron         VMSTATE_UINT32(control_regs.version, AHCIState),
1831a2623021SJason Baron         VMSTATE_UINT32(idp_index, AHCIState),
183244c11b2eSPhilippe Mathieu-Daudé         VMSTATE_UINT32_EQUAL(ports, AHCIState, NULL),
1833a2623021SJason Baron         VMSTATE_END_OF_LIST()
1834a2623021SJason Baron     },
1835a2623021SJason Baron };
1836a2623021SJason Baron 
1837d9fa31a3SRob Herring static const VMStateDescription vmstate_sysbus_ahci = {
1838d9fa31a3SRob Herring     .name = "sysbus-ahci",
18398595c054SRichard Henderson     .fields = (const VMStateField[]) {
1840bd164307SRob Herring         VMSTATE_AHCI(ahci, SysbusAHCIState),
1841a2623021SJason Baron         VMSTATE_END_OF_LIST()
1842a2623021SJason Baron     },
1843d9fa31a3SRob Herring };
1844d9fa31a3SRob Herring 
sysbus_ahci_reset(DeviceState * dev)18458ab60a07SJan Kiszka static void sysbus_ahci_reset(DeviceState *dev)
18468ab60a07SJan Kiszka {
1847b3b162c3SHu Tao     SysbusAHCIState *s = SYSBUS_AHCI(dev);
18488ab60a07SJan Kiszka 
18498ab60a07SJan Kiszka     ahci_reset(&s->ahci);
18508ab60a07SJan Kiszka }
18518ab60a07SJan Kiszka 
sysbus_ahci_init(Object * obj)18520487eea4SPeter Crosthwaite static void sysbus_ahci_init(Object *obj)
1853d9fa31a3SRob Herring {
18540487eea4SPeter Crosthwaite     SysbusAHCIState *s = SYSBUS_AHCI(obj);
18550487eea4SPeter Crosthwaite     SysBusDevice *sbd = SYS_BUS_DEVICE(obj);
1856d9fa31a3SRob Herring 
18570487eea4SPeter Crosthwaite     ahci_init(&s->ahci, DEVICE(obj));
18587acb423fSHu Tao 
18597acb423fSHu Tao     sysbus_init_mmio(sbd, &s->ahci.mem);
18607acb423fSHu Tao     sysbus_init_irq(sbd, &s->ahci.irq);
1861d9fa31a3SRob Herring }
1862d9fa31a3SRob Herring 
sysbus_ahci_realize(DeviceState * dev,Error ** errp)18630487eea4SPeter Crosthwaite static void sysbus_ahci_realize(DeviceState *dev, Error **errp)
18640487eea4SPeter Crosthwaite {
18650487eea4SPeter Crosthwaite     SysbusAHCIState *s = SYSBUS_AHCI(dev);
18660487eea4SPeter Crosthwaite 
1867be021501SPhilippe Mathieu-Daudé     ahci_realize(&s->ahci, dev, &address_space_memory);
18680487eea4SPeter Crosthwaite }
18690487eea4SPeter Crosthwaite 
187039bffca2SAnthony Liguori static Property sysbus_ahci_properties[] = {
1871b0bccc6aSPhilippe Mathieu-Daudé     DEFINE_PROP_UINT32("num-ports", SysbusAHCIState, ahci.ports, 1),
187239bffca2SAnthony Liguori     DEFINE_PROP_END_OF_LIST(),
187339bffca2SAnthony Liguori };
187439bffca2SAnthony Liguori 
sysbus_ahci_class_init(ObjectClass * klass,void * data)1875999e12bbSAnthony Liguori static void sysbus_ahci_class_init(ObjectClass *klass, void *data)
1876999e12bbSAnthony Liguori {
187739bffca2SAnthony Liguori     DeviceClass *dc = DEVICE_CLASS(klass);
1878999e12bbSAnthony Liguori 
18797acb423fSHu Tao     dc->realize = sysbus_ahci_realize;
188039bffca2SAnthony Liguori     dc->vmsd = &vmstate_sysbus_ahci;
18814f67d30bSMarc-André Lureau     device_class_set_props(dc, sysbus_ahci_properties);
1882e3d08143SPeter Maydell     device_class_set_legacy_reset(dc, sysbus_ahci_reset);
1883125ee0edSMarcel Apfelbaum     set_bit(DEVICE_CATEGORY_STORAGE, dc->categories);
1884999e12bbSAnthony Liguori }
1885999e12bbSAnthony Liguori 
18868c43a6f0SAndreas Färber static const TypeInfo sysbus_ahci_info = {
1887b3b162c3SHu Tao     .name          = TYPE_SYSBUS_AHCI,
188839bffca2SAnthony Liguori     .parent        = TYPE_SYS_BUS_DEVICE,
188939bffca2SAnthony Liguori     .instance_size = sizeof(SysbusAHCIState),
18900487eea4SPeter Crosthwaite     .instance_init = sysbus_ahci_init,
1891999e12bbSAnthony Liguori     .class_init    = sysbus_ahci_class_init,
1892d9fa31a3SRob Herring };
1893d9fa31a3SRob Herring 
sysbus_ahci_register_types(void)189483f7d43aSAndreas Färber static void sysbus_ahci_register_types(void)
1895d9fa31a3SRob Herring {
189639bffca2SAnthony Liguori     type_register_static(&sysbus_ahci_info);
1897d9fa31a3SRob Herring }
1898d9fa31a3SRob Herring 
type_init(sysbus_ahci_register_types)189983f7d43aSAndreas Färber type_init(sysbus_ahci_register_types)
1900d93162e1SJohn Snow 
1901e2f8d280SPhilippe Mathieu-Daudé void ahci_ide_create_devs(AHCIState *ahci, DriveInfo **hd)
1902d93162e1SJohn Snow {
1903d93162e1SJohn Snow     int i;
1904d93162e1SJohn Snow 
1905d93162e1SJohn Snow     for (i = 0; i < ahci->ports; i++) {
1906d93162e1SJohn Snow         if (hd[i] == NULL) {
1907d93162e1SJohn Snow             continue;
1908d93162e1SJohn Snow         }
1909b6a5ab27SPhilippe Mathieu-Daudé         ide_bus_create_drive(&ahci->dev[i].port, 0, hd[i]);
1910d93162e1SJohn Snow     }
1911d93162e1SJohn Snow }
1912